### Shortform Catalog 1991



### Shortform Catalog

| Table of<br>Contents | Products and Services                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 5                                                                          |
|----------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------|
| Contents             | ASIC Design Tools<br>Silicon 1076<br>C-MDE (Concurrent Modular Design Environment)<br>MDE (Modular Design Environment)<br>Design Builder Synthesis Software<br>ChipSizer Synthesis Software<br>Memory Compiler<br>Test Builder<br>Logic Block Synthesizer<br>Logic Expression Synthesizer Tool<br>Silicon Builder                                                                                                                                                      | 9<br>11<br>12<br>13<br>16<br>17<br>18<br>19<br>20<br>21<br>21              |
|                      | Data Path Compiler<br>Block Compiler<br>MDE Support Service<br>CDE/MG Co-Designer Software for Mentor Graphics<br>Verilog Design Kit<br>Synopsis Synthesis Libraries<br>LLC Valid Logic LCA10000, LMA9000 Libraries<br>Third Parties                                                                                                                                                                                                                                   | 23<br>24<br>25<br>26<br>27<br>28<br>29<br>30                               |
|                      | <b>Design Services</b><br>Design Building Blocks<br>Cell Development<br>Full Scan Testing and ATPG<br>Fault Grading<br>SPICE Models<br>Layout<br>Applications Engineering Support                                                                                                                                                                                                                                                                                      | 31<br>33<br>34<br>35<br>36<br>37<br>38<br>39                               |
|                      | Array-Based ASICS<br>LCA200K Compacted Array Turbo Series<br>LFT150K FasTest Array Series<br>LCA100K Compacted Array Plus Series<br>LEA100K Embedded Array Series<br>LCA10000 Compacted Array Series<br>LCA10000 Compacted Array Series<br>BiCM0S LDD10000 Direct Drive Array Series<br>BiCM0S LAD310 Analog/Digital Array Series<br>RHASIC LRH10000 Radiation Hardened Series<br>RHASIC LRH9000 Radiation Hardened Series<br>L63500 ARINC 629 Terminal Device (DATAC) | 41<br>43<br>44<br>45<br>46<br>47<br>48<br>49<br>50<br>51<br>51<br>52<br>53 |
|                      | <b>Cell-Based ASICS</b><br>LCB007 Series<br>LCB15 Series                                                                                                                                                                                                                                                                                                                                                                                                               | 55<br>57<br>58                                                             |
|                      | IEEE P1149.1/JTAG<br>IEEE P1149.1/JTAG Testability Bus                                                                                                                                                                                                                                                                                                                                                                                                                 | 59<br>61                                                                   |

### **Shortform Catalog**

| Table of | DSP Stand | lard Products                                   | 63  |
|----------|-----------|-------------------------------------------------|-----|
| Contents | L64032    | 32-Bit MAC                                      | 65  |
| (Cont'd) | L64134    | 32-Bit HCMOS IEEE Floating-Point Processor      | 66  |
|          | L64210/11 | Variable-Length Video Shift Registers           | 67  |
|          | L64212    | Variable-Length Video Shift Register (HVSR)     | 68  |
|          | L64220    | Rank-Value Filter (RVF)                         | 69  |
|          | L64230    | Binary Filter and Template Matcher (BFIR)       | 70  |
|          | L64240    | Multi-Bit Filter                                | 71  |
|          | L64243    | 3 x 3 Multi-Bit Filter (MFIR3)                  | 72  |
|          | L64245    | Fir Filter Processor                            | 73  |
|          | L64250    | Histogram/Hough Transform Processor (HHP)       | 74  |
|          | L64260/61 | High-Speed Versatile Fir Filter (VFIR)          | 75  |
|          | L64270    | 64 to 64 Crossbar Switch (XBAR)                 | 76  |
|          | L64280    | Complex FFT Processor (FFTP)                    | 77  |
|          | L64281    | FFT Video Shift Register (FFTSR)                | 78  |
|          | L64290    | Object Contour Tracer                           | 79  |
|          | Video and | Still Image Compression                         | 81  |
|          | L64710    | 8-Error Correcting Reed-Solomon Codec           | 83  |
|          | L64715    | Two-Error Correcting BCH Encoder-Decoder        | 84  |
|          | L64720    | Video Motion Estimation Processor (MEP)         | 85  |
|          | L64730    | Discrete Cosine Transform Processor (DCT)       | 86  |
|          | L64735    | Discrete Cosine Transform Processor             | 87  |
|          | L64740    | DCT Quantization Processor (DCTQ)               | 88  |
|          | L64745    | JPEG Coder                                      | 89  |
|          | L64750/51 | CCITT Variable Length Coder/Decoder             | 90  |
|          | L64760    | Interframe Processor                            | 91  |
|          | MIPS Mic  | rodrocessors                                    | 93  |
|          | RISC Prod | ucts MIPS Architecture                          | 95  |
|          | LR2000    | RISC Microprocessor                             | 97  |
|          | LR2010    | Floating-Point Accelerator                      | 98  |
|          | LR3000    | RISC Microprocessor                             | 99  |
|          | LR3000A   | RISC Microprocessor                             | 100 |
|          | LR3010    | Floating-Point Accelerator                      | 101 |
|          | LR3010A   | Floating-Point Accelerator                      | 102 |
|          | LR3220    | Read-Write Buffer                               | 103 |
|          | MipSET CI | hips                                            | 104 |
|          | LR3201    | RST-INT Controller                              | 105 |
|          | LR3202    | Bus Controller                                  | 106 |
|          | LR3203    | DRAM Controller                                 | 107 |
|          | LR32D04   | DRAM Data Bus Buffer (16-Bit)                   | 108 |
|          | LR3205    | Block Transfer Buffer                           | 109 |
|          | LR33000   | MIPS Embedded Processor                         | 110 |
|          | RPM3310   | MIPS Naine Module                               | 111 |
|          | RPM3330   | MIPS Ngine Module                               | 112 |
|          | MIPS Svst | tem Programmer's Package                        | 113 |
|          | L64500    | MIL-STD-1750A Microprocessor                    | 114 |
|          | L64550    | MIL-STD-1750A MBU Peripheral                    | 115 |
|          | L64501    | MIL-STD-1750A Radiation-Hardened Microprocessor | 116 |
|          | L64551    | MIL-STD-1750A Radiation-Hardened MBU            | 117 |

2



### **Shortform Catalog**

| Table of | SPARC Microprocessors |                                                     |     |
|----------|-----------------------|-----------------------------------------------------|-----|
| Contents | RISC Proc             | lucts SPARC Architecture                            | 121 |
| (Cont'd) | L64801                | Integer Unit                                        | 123 |
|          | L64804                | Floating-Point Unit                                 | 124 |
|          | L64821                | Memory Management Unit                              | 125 |
|          | L64822                | Data Buffer                                         | 126 |
|          | L64823                | Clock Controller                                    | 127 |
|          | L64824                | Cache Controller                                    | 128 |
|          | L64825                | SBus Video Controller                               | 129 |
|          | L64826                | SBus DRAM Controller                                | 130 |
|          | L64811                | Enhanced Integer Unit                               | 131 |
|          | L64814                | Enhanced Floating-Point Unit                        | 132 |
|          | L64815                | Memory Management, Cahce Control and Cache Tag Unit | 133 |
|          | L64850                | Mbus DRAM Controller                                | 134 |
|          | L64851                | Mbus Standard I/O Bus Interface                     | 135 |
|          | L64852                | Mbus-to-SBus Controller                             | 136 |
|          | L64853                | SBus DMA Controller                                 | 137 |
|          | L64853A               | SBus Direct Memory Access (DMA) Controller          | 138 |
|          | L64855                | SBus Video Frame Buffer                             | 139 |
|          | L64901                | Embedded Processor                                  | 140 |
|          | L64951                | Integrated System Controller                        | 141 |
|          | Sales Offi            | ces and Design Resource Centers                     | 143 |



**Products and Services** 

### Products and Services



### Introduction

LSI Logic is the leading designer, developer and manufacturer of the most advanced ASICs (Application-Specific Integrated Circuits) in the includes high performance HCMOS and BiCMOS array-based and cell-based ASICs which integrate random logic, microprocessors, memory and analog functions on chips with up to 200,000 equivalent gates. LSI Logic also manufactures and markets SPARC and MIPS microprocessors using RISC (Reduced Instruction Set Computing) technology and other selected standard products.

#### Military

ASICs

Radiation-hardened versions of array-based ASICs are available from 10,000 to 50,000 usable gates with a total dose of 200 to 1,000 krads (Si). LSI's mil/aero facility in Fremont, CA is fully self-contained, with assembly, burn-in, test and qualification in one domestic location.

#### **MDE Design Tools**

LSI Logic's comprehensive and flexible ASIC design tools support both silicon-specific and system design environments. The MDE® (Modular Design Environment®) Design Tools, CDE® (Co-Designer™ Environment) Design System and interface tools are fully integrated with the company's advanced manufacturing capabilities.

MDE tools offer Design Builder and Silicon Builder, which greatly increase ASIC designers' productivity while making sure that correct-by-construction circuits are designed. Design Builder tools synthesize higher level descriptions of circuits into netlists. These netlists are then synthesized using the Silicon Builder tools to produce efficient physical layout. This combination produces ASICs guaranteed to meet specifications, whether customers use in-house MDE software, or one of LSI Logics's Design Resource Centers.

The MDE toolset, comprised of over 25 modules, is used to design chips with up to 200,000 gates and systems in excess of two million gates. More than 1,000 library elements ranging from simple macrocells to complex megacells are available for both array- and cellbased ASICs.

©1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

### **RISC Microprocessors**

The LSI Logic MIPS and SPARC microprocessor product lines provide open-architecture RISC design solutions. A variety of peripheral chips and chip sets, including processors optimized for embedded control, and innovative chip-on-board module packaging technology, enhance the product line. LSI Logic's leadingedge microprocessor products simplify design and shorten the time-to-market for SPARC- and MIPS-based products.

### **DSP Products**

LSI Logic manufactures selected standard products, such as DSP (Digital Signal Processing) products. LSI Logic's DSP family currently includes 32-bit building block processors, special purpose memory devices, Function-Specific DSP, Crossbar Switch, Error Correcting Reed-Solomon Codec and still image and video compression chip sets.

The term "Function-Specific DSP" covers a wide range of devices which are optimized to perform a particular algorithm, or function. Typically the system designer turns to functionspecific devices when the performance required far exceeds that which can be delivered by a single chip DSP microprocessor. LSI Logic offers devices capable of processing video data at 20 or even 40 MHz in real time. Application areas where this kind of performance is required include image processing, radar, sonar, C3I, visualization systems and any application where video data rates are required.

Image and video compression products, the newest LSI Logic DSP products, offer the ability to drastically reduce the amount of digital information required to store or transmit images (either still or full motion video). The still image compression chip set is compatible with the JPEG standard, while the video compression chip set is designed to the CCITT H.261 standard.



### Products and Services

8

| Introduction<br>Cont'd     | Worldwide Manufacturing<br>LSI Logic has state-of-the-art manufacturing<br>sites in the US, Japan, West Germany and<br>Canada. Through these facilities, LSI Logic<br>offers high-performance 1.0-micron drawn<br>gate length (0.7-micron effective channel<br>length) processes and more than 400 different<br>advanced package types.                                                                                                                                                                                                     | Right-First-Time™ Silicon<br>Prototype turnaround times average two<br>weeks for gate arrays and six weeks for sell-<br>based ASICsthe fastest in the industry. LSI<br>Logic's proven track record of over 10,000 suc-<br>cessful designs assures Right-First-Time™<br>ASIC solutions.                                                                                                                                              |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Design Concept             | LSI Logic design tools are focused on reducing<br>the design cycle and "buying you time". This is<br>vital in establishing a market lead in product<br>introduction.                                                                                                                                                                                                                                                                                                                                                                        | They also leverage the silicon technology pro-<br>viding highly optimized, fast circuits that lead<br>to differentiated products.                                                                                                                                                                                                                                                                                                   |
| Design Resource<br>Centers | LSI Logic offers the industry's most extensive<br>ASIC design support network and a full range<br>of hardware and software design tools. At 39<br>LSI Logic Design Resource Centers worldwide<br>and 12 authorized distributor Design Centers,                                                                                                                                                                                                                                                                                              | experienced application engineers offer train-<br>ing and design assistance giving customers<br>the expertise, hardware platforms and design<br>tools they need to integrate systems into sili-<br>con.                                                                                                                                                                                                                             |
| Manufacturing              | Advanced wafer fabrication, assembly, testing<br>and packaging technology make LSI Logic the<br>leader in prototype and volume ASIC manufac-<br>turing. With worldwide production facilities<br>extending from the US to the United Kingdom,<br>Japan, West Germany and Canada, LSI Logic's<br>manufacturing operations are geared to pro-<br>duce dense and fast chips, a wide variety of<br>packages, small-to-large production runs and<br>extensive test patterns. These manufacturing<br>sites offer advanced ASIC processes including | <ul> <li>1.0 and 1.5-micron drawn gate lengths (0.7-micron and 0.9-micron effective channel lengths) HCMOS and high-performance BiCMOS.</li> <li>LSI Logic offers more than 400 different plastic and ceramic package types with up to 524 leads and accommodating die up to 1.5 cm sq. These include pin grid array, leaded and leadless chip carrier, chip on tape, plastic quad flat packs and dual-in-line packages.</li> </ul> |
| Fast Prototypes            | LSI Logic offers the fastest ASIC prototype ser-<br>vices in the industry. Fully tested and working<br>gate array prototypes are delivered in only two<br>to three weeks – or an eight-day <i>Hot Lot</i> ser-                                                                                                                                                                                                                                                                                                                              | vices is offered if a customer requires faster<br>turnaround. For cell-based ASICs, tested and<br>working prototypes are delivered in six weeks<br>– or <i>Hot Lots</i> in just four weeks.                                                                                                                                                                                                                                         |

### ASIC Design Tools

9



### Silicon 1076 VHDL Preliminary

| Overview | <ul> <li>Silicon 1076 is an advanced system development environment that reduces the time-to-market for ASIC-based systems. It provides a complete concept-to-silicon design methodology based on the VHDL (VHSIC Hardware Description Language). Because Silicon 1076 is integrated with LSI Logic's MDE<sup>®</sup> Design Tools and advanced manufacturing capabilities, it is the only environment that provides Right-First-Time™ manufacturing assurance for the most complex systems.</li> <li>Silicon 1076 eliminates labor-intensive mapping of code from one design level to the next:</li> <li>At the architectural level, partitioning tools turn abstract code into design alternatives. Area estimation software helps the designer evaluate the alternatives. Synthesizing software generates a register transfer level VHDL description of the selected alternative</li> <li>At the register transfer level (RTL), synthesis tools generate and optimize gate-level VHDL netlist</li> </ul> | <text></text>                                                                                                                                                                                                                                                                                                                                       |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Benefits | <ul> <li>Reduces the time-to-market for ASIC-based electronic systems</li> <li>Ensures that the complex designs can be built in silicon</li> <li>Facilitates the design of complex systems in silicon</li> <li>Maximizes designer creativity and productivity by supporting top-down design</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <ul> <li>Eases the translation of designs to new or different technologies</li> <li>Shortens the learning curve with its integrated, single-language design environment</li> <li>Complies fully with MIL-STD 454M requirement 64</li> </ul>                                                                                                         |
| Features | <ul> <li>Integrates powerful VHDL design tools with LSI Logic's proven design analysis and signoff tools and worldwide manufacturing capability</li> <li>Allows flexible VHDL data entry at the architectural, RTL or gate level</li> <li>Provides flexible design optimization: library-independent or based on LSI Logic libraries</li> <li>Partitions functions, estimates area and synthesizes RTL code from VHDL architectural descriptions</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | <ul> <li>Synthesizes memory and logic blocks through calls to LSI Logic distributed experts: Logic Block Synthesizer (LBS) and Memory Compiler (MEMCOMP)</li> <li>Annotates delays from MDE back into the gate-level VHDL netlist</li> <li>Supports LSI Logic product line libraries</li> <li>Assures LSI Logic Right-First-Time silicon</li> </ul> |

### **C-MDE Design System** Preliminary



| Overview              | C-MDE <sup>™</sup> (Concurrent Modular Design<br>Environment) Design System is a new state-of-<br>the-art ASIC design environment that enables<br>you to meet and beat your time-to-market<br>deadlines. The C-MDE Design System com-<br>bines new capability, ease of use and LSI's<br>proven ASIC design methodology with power-<br>ful results. | In the C-MDE environment, concurrency and a<br>unified database means designers can open<br>simultaneously a schematic capture window<br>and a simulation window. Changes made to the<br>schematic are reflected almost immediately in<br>the simulation window. This eliminates having<br>to exit schematic entry, transfer the netlist to a<br>file and import the netlist into simulation before<br>proceeding. This rapid feedback speeds |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | The C-MDE tool set was designed to take<br>schematic capture and simulation through to<br>layout tools into an integrated environment<br>that allows multiple programs to run and inter-<br>act concurrently.                                                                                                                                      | design cycle time.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Features and Benefits | <ul> <li>Concurrency and intertasking among applications dramatically cut the analysis and debug cycle</li> <li>Common design database simplifies the flow of data and reduces memory requirements</li> <li>Interactive, integrated graphical interface quickly transfers vital design data to the user</li> </ul>                                 | <ul> <li>Incremental linking and compilation reduces<br/>design cycle time</li> <li>Rule-based automation manages design com-<br/>plexity</li> </ul>                                                                                                                                                                                                                                                                                          |

### Modular Design Environment Design Tools



### Description

LSI Logic's MDE® (Modular Design Environment®) Design Tools represent the industry's most advanced and proven arrayand cell-based design system. MDE software products and third-party offerings (CAE design tools, testers and accelerators) meet any ASIC design requirement and run in virtually any workstation or mainframe environment.

The MDE Integrator Series, Logic Integrator<sup>™</sup> and Silicon Integrator<sup>™</sup>, offers a diverse range of high-performance graphics and non-graphic design-entry tools supported by the most extensive library in the industry. The Integrator Series includes all the elements necessary to quickly and accurately design arrays and cell-based ASICs (Application-Specific Integrated Circuits).

The entry-level Logic Integrator is for designs with complexities up to 12,500 gates. It can be upgraded with Silicon Integrator modules for building ASICs with up to 200,000 usable gates. The Silicon Integrator can also be easily coupled to the System Integrator's multi-chip mixed-mode simulation capabilities. The Integrator Series operates on a variety of popular workstations.

Highly integrated, yet expandable, MDE configurations can include optional hardware accelerators and behavioral modelling, plus automated schematic and production test-pattern generators. MDE's modular approach allows easy migration into new leading-edge technologies and emerging CAE standards. MDE links the design to LSI Logic technology guaranteeing accuracy with a Right-First-Time™ record of over 10,000 successful designs.

MDE offerings are backed by LSI Logic's software support and technology training classes with complete documentation, system consulting and maintenance. A user hotline is available with trained engineering professionals on hand to assist with urgent customer problems. MDE tools are also available through LSI Logic's 39 global Design Resource Centers.

| MDE Integrator Series |                                                      |                                                                                                           |                                                                  |                                                                               |                                       |                             |
|-----------------------|------------------------------------------------------|-----------------------------------------------------------------------------------------------------------|------------------------------------------------------------------|-------------------------------------------------------------------------------|---------------------------------------|-----------------------------|
| ASIC Design Flow      | System<br>Simulation                                 | <b>Design Entry</b><br>Schematic Editor                                                                   | Pre-Simualtion<br>Analysis                                       | Simulation<br>LDS <sup>®</sup> Simulator                                      | Systems<br>Modeling                   | Post-Simulation<br>Analysis |
|                       | Behavioral                                           | Waveform Editor<br>Schematic Builder<br>Netlist Description<br>Language<br>Simulation Control<br>Language | Path Timing<br>Analyzer<br>Delay Prediction<br>Chip FloorPlanner | Accelerated Logic<br>Simulator<br>Accelerated Fault<br>Simulator<br>Simulator | Multi-Chip<br>Behavioral<br>Simulatar | Waveform Editor             |
|                       | Specification<br>Language<br>Multichip<br>Simulation |                                                                                                           |                                                                  |                                                                               |                                       | Path Timing<br>Analyzer     |
|                       |                                                      |                                                                                                           |                                                                  |                                                                               | Simulator                             |                             |
|                       |                                                      |                                                                                                           |                                                                  |                                                                               | Standard<br>Product<br>Gate Modeling  | Power Analyzer              |
|                       |                                                      |                                                                                                           |                                                                  | Multi-ASIC Logic<br>Simulator                                                 |                                       | Package Planning            |
|                       |                                                      | 5                                                                                                         |                                                                  | Behavioral<br>Simulator                                                       |                                       |                             |

The Integrator Series ASIC Design Flow lists the MDE modules available for each design step. The Logic Integrator, Silicon Integrator and System Integrator design packages each include a subset of these modules as standard and optional offerings.



### Modular Design Environment **Design Tools**

**MDE Integrator Series Products** 

**MDE Integrator** 

**Series Platforms** 

| CAE Modules                           | Logic Integrator                      | Silicon Integrator |
|---------------------------------------|---------------------------------------|--------------------|
| LDS Simulation and Verification Tools |                                       |                    |
| Schematic Editor*                     |                                       | 8                  |
| Waveform Editor*                      |                                       |                    |
| Schematic Builder*                    |                                       |                    |
| Path Timing Analyzer <sup>†</sup>     |                                       |                    |
| Power Analyzer <sup>†</sup>           |                                       |                    |
| Chip FloorPlanner                     |                                       |                    |
| Behavioral Simulator                  |                                       |                    |
| Multi-ASIC Simulator                  |                                       |                    |
| Multi-Chip Behavioral Simulator       |                                       |                    |
| Standard Product Gate Modeling        |                                       |                    |
| Hardware-Accelerated Logic Simulator  |                                       |                    |
| Hardware-Accelerated Fault Simulator  |                                       |                    |
| Package Planner                       | · · · · · · · · · · · · · · · · · · · |                    |
| Silicon Compilers                     |                                       |                    |

Modules included.

Modules available as options. Requires graphics platform. □ \*

t Supports 1.5-micron drawn gate length technology and under.

### Workstations

Sun Microsystems 3 series, 4 series

Sun UNIX

Contact your LSI Logic sales representative for specific configurations and availability. The integrator Series runs in nearly any CAE environment. The Logic Integrator runs on Sun Microsystems 3 and 4 series only. Graphics tools are supported only on Sun Microsystems workstations. Modular Design Environment Design Tools



| Silicon Integrator<br>Overview | The Silicon Integrator is a comprehensive sin-<br>gle-chip design system for creating ASICs.<br>Designed to run on high-performance multi-<br>tasking computers, the Silicon Integrator fea-<br>tures interactive event-driven simulation and<br>one of the most extensive ASIC cell library sets<br>in the industry. Graphics and multi-windowing<br>provide a high productivity CAE environment.<br>Non-graphic support on popular mainframes<br>extends the Silicon Integrator availability to<br>most high-powered computer hardware in use<br>today.                                                                                                                                                             | A modular system, the Silicon Integrator antici-<br>pates a wide variety of user needs with stan-<br>dard features and add-on capabilities such as<br>silicon compilation, chip sizing, hardware<br>acceleration and PLA-to-ASIC cell conversion.<br>The Silicon Integrator includes the following<br>modules: schematic capture, waveform editor,<br>single-chip simulator, test program extraction,<br>path timing analysis, power analysis, chip<br>floorplanning and schematic builder.<br>Customers can select optional library support<br>for specific applications.                                                                         |
|--------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features                       | <ul> <li>Extensive library support         <ul> <li>Macrocell Libraries-over 800 fully characterized SSI/MSI logic cells for device families from 700-gate channeled arrays to 100K-gate Compacted Arrays™ as well as cell-based ASICs</li> <li>Megafunction and Megacell Libraries (optional library set) – more than 400 complex LSI/VLSI building blocks, including industrystandard parts and proprietary LSI Logic functions</li> <li>Precise gate-level simulation with back-annotated wire lengths guarantees ASIC performance and eliminates breadboarding</li> <li>Automatic error checking and reporting catches design problems early, enhancing productivity and manufacturability</li> </ul> </li> </ul> | <ul> <li>Automatic test program formatting for industry-<br/>standard test equipment</li> <li>Add-on capabilities         <ul> <li>Design productivity tools such as Design<br/>Builder, Test Builder and Silicon Builder</li> <li>Multi-ASIC gate-level simulators</li> <li>Behavioral simulators</li> <li>Mixed-mode simulators</li> <li>Automatic test pattern generator for scan-<br/>based synchronous circuits</li> <li>ChipSizer™</li> </ul> </li> </ul>                                                                                                                                                                                    |
| Logic Integrator<br>Overview   | The Logic Integrator is a low-cost entry-level<br>system containing design and simulation tools<br>for creating single-chip ASICs on Sun plat-<br>forms. Optimized for graphic entry and multi-<br>window tasking, the Logic Integrator boosts<br>CAE productivity for 1.5-micron drawn gate<br>length (0.9-micron effective channel length)<br>HCMOS Channel-Free™ designs using<br>LSI Logic's design libraries. These libraries<br>contain hundreds of industry-standard logic<br>elements, supporting designs with up to 12,500<br>usable gates.<br>The Logic Integrator provides a low-cost entry                                                                                                                | point to the MDE Design Tools allowing ASIC<br>designers to upgrade to more powerful tools<br>and emerging technologies later. A modular<br>expansion path offers application and design<br>portability to a variety of hardware platforms as<br>well as upgrades to emerging technologies and<br>mixed-mode behavioral and gate-level multi-<br>chip simulation. The Logic Integrator features<br>near-mainframe performance providing<br>schematic capture, waveform editor, graphic<br>entry and editing of simulation test patterns,<br>interactive (single-chip) simulation, design veri-<br>fication and production test pattern extraction. |
| Features                       | <ul> <li>Graphic schematic editing with advanced<br/>automated features</li> <li>Graphic waveform logic editing for precise<br/>interactive simulation of all or part of a design</li> <li>Automatic extraction of production test pro-<br/>grams, including patterns to evaluate timing<br/>sensitivity</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                   | <ul> <li>Silicon-specific designs for guaranteed ASIC perfomance-to-simulation specifications</li> <li>Upgrade path to Silicon Integrator and System Integrator tools</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

### LSI LOCIC

### **Design Builder Synthesis Software**



#### Description

Design Builder enables the designer to design complex ASICs (Application-Specific Integrated Circuits) on his own workstation or at any of LSI Logic's worldwide Design Resource Center locations. With this sophisticated set of design tools, the designer no longer needs to worry about designing ASICs at gate level. He simply describes what he wants, be it a state machine, logic functions, ASIC memories or a datapath block, such as the adder. Design Builder automatically generates optimized netlists.

While designing various components of a single or multi-ASIC system, Design Builder allows the designer to perform quick feasibility analysis and get reliable answers to "what if" kinds of questions about alternative chip sizes, packages, etc. Design Builder is fully compatible with LSI Logic's MDE® Design Tools and is available on the Sun/UNIX platform. Support for other platforms is available if needed.

Design Builder demonstrates LSI Logic's con-

tinued commitment to Right-First-Time™ delivery of working prototypes that are verified and fully tested.



Design Builder provides capabilities to implement RAM/ROM. DataPath logic, control logic, logic blocks, and logic arrays on an ASIC efficiently.

- Expert technical support is available in local **Design Resource Centers at worldwide locations**
- Full MDE Design Tools support including customer training and a hotline service is available

- **Benefits**
- Design productivity is enhanced and ASIC development costs are reduced
- First-pass working silicon ensures on-time product market entry
- On-site design tools offer efficient project management control and promote a team project approach and the sharing of design system resources

### ChipSizer Synthesis Software

| Overview | LSI Logic's ChipSizer™ software offers sys-<br>tems designers an ASIC (Application-Specific<br>Integrated Circuit) planning environment. In<br>this environment, designers can evaluate vari-<br>ous alternatives in determining which system<br>functions are ideal for ASIC implementation,<br>the appropriate technology and die size of an<br>ASIC, and the package requirements based on<br>the die size and the pin requirements. ASIC<br>designers can quickly perform this iterative<br>task and document "what if" type of analysis<br>to evaluate various alternatives of system par-<br>titioning. The versatility of the software allows<br>expert designers to supplement the rules<br>based on their experience. The ChipSizer tool<br>is fully automatic in effectively illustrating mul-<br>tiple ASIC solutions. The user specifies system<br>components such as logic blocks, memories,<br>I/Os or other elements via a user-friendly<br>graphics interface. Then the ChipSizer tool<br>graphically displays the area allocation dia-<br>gram and pad locations of various components | <text></text>                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Benefits | <ul> <li>Ensures silicon efficiency to a high level of confidence</li> <li>Analyzes design alternatives without having to describe the netlist or physical design</li> <li>Describes designs as logic blocks, ASIC memory blocks or other LSI Logic library elements, such as megafunctions</li> <li>Describes designs independent of the technology and helps in realizing an optimum system configuration of multiple ASICs</li> <li>Bases the floorplan of the chip on place-and-</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>route software algorithms, which can be fine-<br/>tuned using graphic commands, such as move,<br/>rotate and reshape</li> <li>Allows expert designers to specify their own<br/>rules to tailor the tool to their particular needs</li> <li>Can easily implement alternative technologies<br/>or design rule changes</li> <li>Documents system concepts and various alter-<br/>natives</li> <li>Offers a user-friendly graphics interface</li> </ul> |
| Features | <ul> <li>Specifies buses as global (that is, with connection between blocks) or local to a logic block</li> <li>Evaluates multiple ASIC architectures by hierarchical function</li> <li>Computes memories with the use of LSI Logic's Design Builder</li> <li>Offers a wide range of user-specified options within each class of logic functions</li> <li>Describes designs independent of technology</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <ul> <li>Can easily evaluate a given design under alternative technologies</li> <li>Bases its floorplan estimation on layout design tools</li> <li>Automatically calculates power pad requirements</li> <li>Ensures that packaging requirements are met and suggests suitable packages</li> <li>Has full MDE<sup>®</sup> Design Tools support available</li> </ul>                                                                                           |



### **Memory Compiler** Preliminary

| Overview    | LSI Logic's Memory Compiler sc<br>ASIC system designers to autom<br>pile memories such as multi-por<br>FiFOs, ROM-Multipliers or Barre<br>Memory Compiler generates me<br>based products and Channel-Fr<br>based products using 1.0 and 1.1<br>gate length (0.7 and 0.9-micron e<br>nel length) HCMOS technology.<br>Compiler, the user can quickly a<br>generate memories optimized fo<br>and area. Memory Compiler gen<br>necessary data files for accurat<br>tion as well as physical layout d<br>with on-board mem-ory requirer<br>be implemented easily, using ad<br>micron gate length HCMOS tech | ftware allows<br>natically com-<br>t RAMs, ROMs,<br>I-Shifters. The<br>gacells for cell-<br>ge™ array-<br>5-micron drawn<br>affective chan-<br>With Memory<br>nd efficiently<br>or both speed<br>terates all the<br>e timing simula-<br>esign. ASICs<br>ments can now<br>vanced 1.0-<br>unology. | ASIC RAMs and ROMs can be generated in minutes using Memory Compiler.                                                                                                                                                                                                                                                                                                                                                       |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Benefits    | <ul> <li>Megacells can be compiled and i<br/>user's own workstation</li> <li>Fast megacell turnaround signific<br/>ASIC development cycles</li> <li>Automatic test vector generation<br/>cant design time</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                    | mplemented on<br>antly reduces<br>saves signifi-                                                                                                                                                                                                                                                 | <ul> <li>Risks are reduced, since megacells are "right by construction"</li> <li>Easy to use, graphics menu interface</li> <li>Fully integrated within MDE® Design Tools</li> <li>Has full MDE Design Tools support available</li> <li>Technical training available from experienced staff</li> </ul>                                                                                                                       |
| Features    | <ul> <li>Memory Compiler supports both<br/>and cell-based products</li> <li>Memory Compiler supports both<br/>1.5-micron gate length HCMOS<br/>nologies</li> <li>RAMs can be compiled with sin<br/>ports, three ports or six ports</li> <li>ROMs can be compiled with ma<br/>size of up to 64K bits</li> <li>Single-port RAMs can be comp<br/>types: low power RAMs with up</li> </ul>                                                                                                                                                                                                                  | n array-based<br>th 1.0 and<br>5 process tech-<br>gle port, two<br>ximum block<br>iled in two<br>to 4K bits max-                                                                                                                                                                                 | <ul> <li>imum, and 1.0-micron gate length high-density cell-based RAMs with up to 72K bits maximum per block</li> <li>High-density, single-port RAM's performance is competitive with commercially available SRAMs, Taa &lt; 7.5uS</li> <li>Programmable I/Os allow easy expansion for wide data word widths such as 16, 32 or 64 bits</li> <li>Flexible design allows for easy scan test implementation by user</li> </ul> |
| Description | The user specifies the memory<br>such as Words, Bits (wordlengt<br>types of Address ports. As show<br>Megacell Type: IP_RAM<br>Technology: LCB007<br>Number of Words?<br>Number of Bits?<br>Byte Write?                                                                                                                                                                                                                                                                                                                                                                                                 | parameters<br>h), number and<br>vn in figure 1, a<br>32<br>16<br>Yes                                                                                                                                                                                                                             | 32 x 16 single-port RAM with one read/write<br>Address port and an eight-bit Byte Write capa-<br>bility is specified.                                                                                                                                                                                                                                                                                                       |

Figure 1. Memory Compiler User Specifications and Output Files

©1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

### **Test Builder** Preliminary

| Overview | Test Builder is an advanced scan design<br>environment that reduces time-to-market and<br>improves productivity for ASIC-based systems.<br>It provides high fault coverage and perfor-<br>mance based on the full scan design method-<br>ology. Because Test Builder is integrated with<br>LSI Logic's MDE <sup>®</sup> Design Tools and advanced<br>manufacturing capabilities, it is the only scan<br>design environment that provides Right-First-<br>Time/Medican | Test Builder is an integrated scan design envi-<br>ronment that automates creation of test vec-<br>tors to achieve high stuck-at-fault coverage for<br>synchronous designs. It consists of Scan<br>Design Expert (LDMC), Scan Design<br>Synthesizer (LSCAN) and Synchronous<br>Automatic Pattern Generator (SATPG).                                                    |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Benefits | <ul> <li>Time scale for test vector development is substantially reduced</li> <li>Ensures that the complex scan designs are fully testable</li> <li>Increases reliability of ASICs</li> <li>Generates test patterns that typically have 95% or more stuck-at-fault coverage</li> </ul>                                                                                                                                                                                | <ul> <li>Eases ASICs debugging and straightforward timing analysis</li> <li>Maximizes designer creativity and productivity by supporting higher level design</li> <li>Full software support</li> <li>Easy to learn and use</li> <li>Technical training available from experienced staff</li> </ul>                                                                     |
| Features | <ul> <li>Fast and efficient built-in fault simulation and test vector generation</li> <li>No additional hardware required</li> <li>Full support of LSI Logic scan methodology</li> <li>Checks all scan design rules automatically</li> <li>Automatically converts non-scan design to scan design</li> <li>Produces compact and optimized test vectors</li> <li>Provides flexibility in handling special blocks such as RAM/ROM and megafunction</li> </ul>            | <ul> <li>Enables flexible integration of boundary scan<br/>(JTAG) scheme</li> <li>Works at net-list level</li> <li>Only one test pin is needed for scan com-<br/>patible designs. Scan in and scan out can be<br/>multiplexed with regular I/Os</li> <li>Selects best scan chain order to minimize chip<br/>area overhead</li> <li>Detailed summary reports</li> </ul> |

### Logic Block Synthesizer



| Overview    | The Logic Block Synthesizer (LBS) is a logic<br>design tool which significantly enhances<br>designer productivity during the logic design<br>phase by automating the design, verification<br>and documentation of common logic functions.<br>Counters, registers and muxes are examples of<br>such functions that are part of almost every                                                                                                                                                                                                                                                                                                                                                                                                                         | digital system design. With the LBS, optimized<br>logic functions which are "right by construc-<br>tion" can be automatically generated from<br>user specifications. As a result, ASIC systems<br>and logic designers greatly enhance their<br>design productivity. |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Benefits    | <ul> <li>Increases logic design productivity thus reducing ASIC development costs</li> <li>Datapath building blocks such as multipliers and adders are available. As a result of this Datapath, designs can be built efficiently</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | <ul> <li>13 logic functions, each with different varieties of modules supported</li> <li>Hotline service is available</li> <li>Fully integrated within MDE<sup>®</sup> Design Tools</li> <li>Technical training available from experienced staff</li> </ul>         |
| Features    | <ul> <li>Supports most commonly used logic building blocks</li> <li>Generated circuits are optimized for speed or area (gate count)</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <ul> <li>Wide range of user specified options within each class of logic functions</li> <li>On-line help menu available</li> <li>Easy to use, menu driven user interface</li> </ul>                                                                                 |
| Description | LSI Logic's Block Synthesizer generates<br>adders, counters, muxes, incrementer/decre-<br>menter, decoders, shift-registers and fallthru<br>FIFOs. The Logic Block Synthesizer generates<br>an NDL netlist and a file with file type or exten-<br>sion of .PINS, which contains the I/O signal<br>names. The netlist can be implemented in<br>Channel-Free™ array-based products or cell-<br>based products using 1.0 or 1.5-micron drawn<br>gate length (0.7 or 0.9-micron effective channel<br>length) HCMOS technology. Schematic of the<br>netlists thus generated is made available by<br>the Schematic Builder software. The simula-<br>tion of the whole ASIC, of which the complied<br>function is a part, is done within LSI Logic's<br>MDE Design Tools. | 2000000000000000000000000000000000000                                                                                                                                                                                                                               |

| Availability | Technology | Channel-Free<br>Array Products |         | Cell-Based<br>Products |  |
|--------------|------------|--------------------------------|---------|------------------------|--|
|              | 1.5-micron | LCA10000                       | LMA9000 | LCB15<br>✓             |  |
|              | 1.0-micron | LCA100K                        | -       | LCB007                 |  |

### Logic Expression Synthesizer Design Tool



| Description | LSI Logic's Design Builder software includes<br>Logic Expression Synthesizer (LES), a logic<br>synthesis tool, that helps to design high-perfor-<br>mance ASICs (Application-Specific Integrated<br>Circuits). LES provides an efficient means of<br>designing finite state machines, sequencers<br>and other control logic, which are essential<br>parts of most digital ASIC circuits. It allows<br>design description using Boolean equations,<br>truth tables or a HDL language similar to C. An<br>associated Register-Transfer Level simulator<br>allows the verification of a circuit at the<br>design-language level without a gate-level<br>translation. As a result, the design can be iter-<br>ated quickly for evaluating various alterna-<br>tives. Once the design is functionally complete,<br>LES automatically builds a gate-level NDL netlist<br>for either Channel-Free™ array-based products<br>or cell-based products. It also features an<br>optimizer. With this logic synthesis tool, design- | ers can shorten design time to build finite state<br>machines, datapaths and control logic circuits<br>that are correct by construction.                                                                                                                                                                                           |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
|             |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | Logic Expression Synthesizer synthesizes finite state machines, control and Datapath logic efficiently.                                                                                                                                                                                                                            |  |
| Benefits    | <ul> <li>Saves weeks in generating gate-level netlists<br/>from higher levels of abstraction compared to<br/>the schematic capture approach</li> <li>Simplifies the tracking of design details</li> <li>Efficiently manages complex ASICs because<br/>logic is described in higher levels of<br/>abstraction</li> <li>Optimizes the circuit for area and speed, sav-<br/>ing designers a great deal of time</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <ul> <li>Is technology-independent</li> <li>Minimizes production costs by reducing the overall chip size due to increased silicon efficiency compared with Schematic Capture</li> <li>Is fully supported by LSI Logic's MDE<sup>®</sup> Design Tools</li> </ul>                                                                    |  |
| Features    | <ul> <li>Offers an easy-to-use, flexible, high-level synthesis language</li> <li>Offers multi-tasking capability, nonstandard clocking and compile-time control structures</li> <li>Synthesizes gate-level schematics directly from Boolean equations and finite state machines in Mealy or Moore form</li> <li>Translates truth table inputs similar to UC Berkeley's format into LES</li> <li>Supports both combinational and synchronous circuits</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <ul> <li>Offers a logic optimization capability for technology implementation to achieve high performance</li> <li>Features a source-level debugger</li> <li>Offers a mixed-mode simulator by translating LES models to behavioral simulation language (BSL) models</li> <li>Performs static timing analysis using LCAP</li> </ul> |  |

### **Silicon Builder** Preliminary



| Overview | <ul> <li>Silicon Builder is a suite of design tools that automatically generates layouts of random and regular structure logic block functions. This productivity-enhancing toolset is comprised of two compilers, Data Path Compiler and Block Compiler with its powerful Graphics Editor, and is yet another MDE® Design Tools package. Silicon Builder enables the designer to manage the design of today's and tomorrow's ASICs (Application-Specific Integrated Circuits) by offering:</li> <li>Complete control of the design process because the design tools are available on his own workstation</li> <li>Improved predictability of the final die size and length of the design cycle</li> </ul> | timing behavior of the circuit including setup<br>and hold time checks. As a result, the designer<br>can design ASICs on time with the assurance<br>of first-time success.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | <ul> <li>Increased accuracy of simulation and ability to<br/>avoid costly post-layout design changes</li> <li>Although Silicon Builder is targeted for ASIC<br/>designers with limited layout expertise, these<br/>flexible tools allow expert designers to influ-<br/>ence layouts. Actual segment length informa-<br/>tion enables the designer to verify accurate</li> </ul>                                                                                                                                                                                                                                                                                                                            | With Silicon Builder, high-performance ASICs<br>can be designed quickly and efficiently<br>because the designer has access to actual<br>layout information early in the design cycle<br>for accurate timing verification of the func-<br>tional logic blocks.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Benefits | <ul> <li>Provides access to a proven layout design system with over 10,000 completed designs</li> <li>Guarantees Right-First-Time™ ASICs</li> <li>Offers user control of the design cycle, because designers have access to Silicon Builder on their own workstations</li> <li>Allows easy sharing of design tool resources among various design projects, which significantly reduces ASIC development costs</li> <li>Eliminates the need for post-layout design productivity</li> <li>Saves silicon area and improves speed performance of ASICs</li> <li>Offers customer support, training and a hotline service</li> </ul>                                                                             | Logic Expression<br>Synthesizer (LES)       Logic Block<br>Synthesizer (LBS)       Schematic<br>or NDL Nettist         Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)         Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)         Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)         Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)         Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS)       Image: Complete the synthesizer (LBS |
| Features | <ul> <li>Provides a segment length file (SEGLEN) that<br/>allows the designer to accurately verify the tim-<br/>ing of the compiled blocks or datapath circuits</li> <li>Produces optimized layouts to minimize overall<br/>die size and to improve the performance of the<br/>ASIC circuits</li> <li>Allows expert designers to influence the layout<br/>so that they can meet their design goals</li> </ul>                                                                                                                                                                                                                                                                                              | <ul> <li>Features a powerful layout Graphics Editor<br/>(GE) with built-in design rule checking</li> <li>Features a Graphics Editor with a rich command set that offers great flexibility in the interactive layout process, while ensuring compliance with design rules</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

©1990, 1991 LSI Logic Corporation. All rights reserved.

### **Data Path Compiler** Preliminary

| Overview | Data Path Compiler is a specialized Silicon<br>Builder design tool that automatically gener-<br>ates optimized layouts of regular datapath<br>structures for cell-based and array-based<br>ASICs (Annlication-Specific Integrated                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | feedback on size estimate and wiring efficien-<br>cy, and generates a completed layout along<br>with wire segment information for accurate<br>timing simulation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|          | Circuits). Its flexibility permits easy handling of<br>designs with regular multibit logic elements<br>connected by buses and non-bit-slice struc-<br>tures. Unlike conventional approaches to data-<br>path compilation, the designer is not restricted<br>to a limited set of cell library elements or a<br>specific design description tool.<br>Datapaths can be efficiently described using<br>the powerful Schematic Editor (LSED), an<br>MDE® Design Tool. Alternatively, datapaths<br>can be described using a high-level design<br>language. For example, Logic Block<br>Synthesizer (LBS), one of the Design Builder<br>design tools, can be used to automatically gen-<br>erate NDL netlists of datapath elements, such<br>as adders and muxes. Data Path Compiler<br>accepts a netlist of the design, provides quick | Data Path Compiler produces dense layout datapath blocks by taking advantage of the regularity of structures and generates wire segment information for accurate timing verification.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
| Benefits | <ul> <li>Enhances system performance because optimized layouts are produced</li> <li>Minimizes costly post-layout design changes because datapath circuits can be accurately verified at an early stage</li> <li>Gives the designer complete control of the design process</li> <li>Increases design productivity, thus reducing ASIC development costs</li> <li>Provides expert technical support at worldwide Design Resource Center locations</li> <li>Offers full MDE design tools support, including customer training and a hotline service</li> </ul>                                                                                                                                                                                                                                                                    | Image: Netlist Backplane       IGL Backplane         Logic       Data Path         Block       Compiler         Synthesizer       Image: Synthesizer         Image: Synthesizer       Image: Section Secti |
| Features | <ul> <li>Provides feedback on area estimation and wiring efficiency</li> <li>Compiles datapaths at the cell or chip level</li> <li>Allows routing of signal nets over the compiled datapath megacell</li> <li>Allows expert designers to use LSI Logic's powerful Graphics Editor (GE) to modify the layout manually</li> <li>Supports nonuniform bus widths and inter-bit-slice wiring</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                              | <ul> <li>Is compatible with Logic Block Synthesizer<br/>(LBS) to allow automatic generation of datap-<br/>ath elements, such as adders, incrementers/<br/>decrementers, registers, muxes and decoders</li> <li>Supports 1.0 and 1.5-micron drawn gate length<br/>(0.7 and 0.9-micron effective channel length)<br/>HCMOS Channel-Free™ array-based and cell-<br/>based products</li> <li>Allows easy use of graphics interface</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

## LSI <mark>LOG</mark>IC

### Block Compiler Preliminary

#### **Overview**

**Benefits** 

Block Compiler is a specialized Silicon Builder design tool that automatically generates optimized layouts of random logic blocks for Channel-Free™ array-based or cell-based ASICs (Application-Specific Integrated Circuits). Block Compiler offers control of the layout process during the ASIC design phase. Block Compiler accepts a flat or a hierarchical netlist of functional blocks. It then places all of the cells and routes signal nets within the block, including clock lines and power buses automatically. ASIC designers with limited layout expertise benefit from the use of Block Compiler because the compiler produces block layouts that are 100% executed.

At the same time this flexible tool allows expert designers to interactively influence the layout and meet performance goals. With Block Compiler, sections of the design, including the physical layout, are fully implemented. Actual wiring information is quickly made available by the compiler to facilitate accurate timing verification of the blocks.

As a result, designers are able to predict both the size of an ASIC and its performance at an

- Gives ASIC designers complete control of the ASIC design process because it's available on their own workstations
- Produces optimized layouts, which enhance system performance
- Verifies critical sections of the circuit with accuracy at an early stage; therefore, no major surprises are encountered when the chip layout is completed
- Eliminates the need for costly design iterations and greatly enhances design productivity resulting in minimized ASIC development costs
- Offers full MDE<sup>®</sup> Design Tools support, including customer training and a hotline service

early stage rather than at the chip layout completion stage. Any design changes in the postlayout stage have an adverse effect on design schedules. Block Compiler virtually eliminates costly design iterations allowing timely market introduction of products. As a result, design productivity is enhanced.



Block Compiler produces finished layouts of logic blocks and generates wire segment information for accurate timing verification.





### MDE Support Service

| Service Description | LSI Logic's MDE Support Service offers a com-<br>prehensive software support and maintenance<br>package for MDE users. The service is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | required for each computer node authorized to run MDE design tools.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|---------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features            | The MDE Support Service offers the following<br>benefits to the customer:<br>• Hotline Support:<br>A dedicated, toll-free hotline is available for MDE<br>Support Service subscribers (1.800.MDE.4545).<br>Customers designate one primary and one alter-<br>nate contact who may place direct calls to the<br>Technical Support Center. Knowledgeable design<br>tool engineers are ready to answer software<br>questions and if software problems arise, assist<br>in resolving them. In addition, users may report<br>enhancement requests for the design tools<br>through the Hotline. This service is not intended<br>to replace or augment customer product training. | <ul> <li>Periodic Library Updates:<br/>Technology libraries are updated on a regularly<br/>scheduled basis. Changes reflected in these<br/>library updates can affect design perfomance<br/>and functionality.</li> <li>MDE Design Tools User Conference:<br/>An annual conference allowing MDE users from<br/>across the country to meet with LSI Logic's man-<br/>agement, engineering and CAD engineers to dis-<br/>cuss various design issues ranging from future<br/>design tool requirements to current customer<br/>case studies. The conference is free to all MDE<br/>Support Service customers.</li> </ul> |
|                     | • <b>Periodic Software Updates:</b><br>Customers will receive regular updates to their<br>MDE design tools. These updates include revi-<br>sions covering enhanced software functionality,<br>support of new hardware operating systems,<br>documentation updates and corrections to soft-<br>ware problems. If a critical software problem is<br>encountered, every effort is made to correct the<br>problem and update the user with a software<br>patch.                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |

Note: The MDE Support Service does not cover hardware or operating system problem support. Installation services and system consulting are available at an additional cost.

### CDE/MG Co-Designer Software for Mentor Graphics



| Overview | Co-Designer® Environment for Mentor Graphics<br>(CDE®/MG) software allows the user to design<br>LSI Logic ASICs (Application-Specific Integrated<br>Circuits) accurately in the Mentor Graphics envi-<br>ronment, enhancing its capabilities by coupling<br>LSI Logic's design methodology with Mentor<br>Graphic's tools. CDE/MG software is the result of<br>an engineering partnership between LSI Logic<br>and Mentor Graphics, where both parties ensure<br>that their software and libraries work together.<br>Designing high performance gate arrays and<br>cell-based ASICs requires accurate timing for<br>successful design implementation. The designer<br>also needs to simulate at the system level to<br>ensure the ASIC works correctly with the other<br>components of the system.<br>CDE/MG software features quality silicon-specif-<br>ic timing within the Mentor Graphics environ-<br>ment. CDE/MG is fully integrated with LSI Logic's<br>advanced manufacturing capabilities. The result | is an ASIC that can be manufactured with LSI<br>Logic's Right-First-Time™ assurance.                                                                                                                                                                                                                                                                                                                                          |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Overview | <ul> <li>Is compatible with LSI Logic's Modular Design<br/>Environment software</li> <li>Uses Mentor Graphics' SYMED and NETED for<br/>schematic capture</li> <li>Uses Mentor Graphics' QUICKSIM for simulation</li> <li>Translates automatically hierarchical netlist<br/>between Mentor Graphics and MDE software<br/>databases</li> <li>Offers CSM, the Co-Designer Scheduling Monitor,</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <ul> <li>making CDE/MG software easy to use</li> <li>Results in MDE software quality design sign-offs</li> <li>Back-annotates to QUICKSIM for accurate system-level simulation</li> <li>Includes LDS<sup>®</sup> simulation and verification,<br/>FloorPlanner software and bonding diagram programs</li> <li>Supports selected LSI Logic technology libraries</li> <li>Assures LSI Logic Right-First-Time silicon</li> </ul> |
|          | Mentor Graphics<br>CDE/MG<br>Design<br>Rule<br>Checks<br>Bonding<br>Diagram/<br>Floorplanning<br>Simulation<br>(QUICKSIM)<br>Test<br>Patterns<br>Simulation<br>CSM<br>CSM<br>CSM<br>Design<br>Rule<br>Checks<br>Design<br>Rule<br>Checks<br>Design<br>Predictor<br>Predictor<br>MDE<br>Delay<br>Predictor<br>Simulation<br>Simulation<br>Simulation<br>CSM<br>Simulation<br>CSM<br>Simulation<br>CSM<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>CSM<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>CSM<br>Simulation<br>CSM<br>Simulation<br>CSM<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>CSM<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation<br>Simulation                                                                                                         | Delay<br>Files<br>Wirelengths<br>Sign-Off<br>Sign-Off                                                                                                                                                                                                                                                                                                                                                                         |

Figure 1. Using CDE/MG software in the Mentor Graphics Environment

©1989, 1990, 1991 LSI Logic Corporation. All rights reserved.



### Introduction

The coupling of general-purpose EDA software along with silicon-specific software in the design of ASICs (Application-Specific Integrated Circuits) is becoming increasingly popular with electronic designers. The Verilog Design Kit from LSI Logic supports the use of Cadence's popular and highly regarded VER-ILOG-XL simulator in conjunction with LSI Logic's MDE® Design Tools. Now with the Verilog Design Kit, ASIC designers have a way to blend their Verilog simulator with MDE software. This is yet another example of LSI

VERILOG Design Kit

> Logic's Open Systems Architecture, whereby general-purpose EDA software is bridged to silicon-specific MDE software. The results are superior, high-performance ASICs that are designed quickly with Right-First-Time™ assurance. Verilog Design Kit was written by LSI Logic's software and model development engineers working with their counterparts at Cadence, the Verilog vendor.



## Synopsys Synthesis Libraries



| Overview | The LSI Logic/Synopsys libraries offer the user of<br>the Synopsys Design Compiler software a link to<br>LSI Logic's ASIC (Application-Specific Integrated<br>Circuit) technology and manufacturing capability.<br>A synthesis library, written in Synopsys library<br>language format, contains the timing and func-<br>tional description of LSI Logic macrocells. It also<br>contains the definition of environmental delay<br>conditions and wire loading tables. Each table is<br>associated with a die and a package.<br>The synthesis libraries are developed in cooper-<br>ation with Synopsys to effectively exploit the<br>synthesis and optimization capabilities that De-<br>sign Compiler offers.<br>LSI Logic/Synopsys libraries are designed to<br>incorporate MDE® Design Tools delay estima-<br>tion techniques into the process of logic synthe-<br>sis and optimization with the Synopsys Design<br>Compiler. Complex LSI Logic designs may be<br>synthesized and optimized using process speci-<br>fications that are offered and maintained by LSI<br>Logic. | The synthesis libraries software includes inter-<br>nal macrocells only. Timing and logic informa-<br>tion represents specification of MDE software<br>and its libraries for use with Design Compiler.<br>MDE software simulation and design verifica-<br>tion are required for design acceptance at LSI<br>Logic. |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Benefits | <ul> <li>Accurate timing and modelling</li> <li>Ease of use and compatibility with MDE software, Logic Expression Synthesis, Design Compiler, etc.</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <ul> <li>Cost savings at implementation</li> </ul>                                                                                                                                                                                                                                                                 |
| Features | <ul> <li>Environmental condition scaling factors for delay calculation (i.e., WCCOM, BCCOM, NOM, etc.)</li> <li>Wire loading tables specific to each die code</li> <li>Default scaling factors</li> <li>Macrocell definitions</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | <ul> <li>Specifications for delay calculations under<br/>specific environmental conditions</li> <li>Instructions for Design Compiler to adopt alternative algorithms or actions to comply with LSI<br/>Logic modelling strategies</li> </ul>                                                                       |

### LLC Valid Logic LCA10000, LMA9000 Libraries



| The Logic Library Connection (LLC) design<br>interface supports front end design of LSI<br>Logic's Channel- Free™ array and cell-based<br>ASICs (Application-Specific Integrated<br>Circuits) on Valid Logic workstations                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| The LLC interface provides the graphics symbols of the macrocells to support graphics capture. It also provides simulation models that allow the designer to simulate on the Valid Logic workstation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Once complete, it provides interface software<br>to manage the transition to LSI Logic when the<br>design is ready. It generates a network descrip-<br>tion language (NDL) file for LSI Logic's MDE®<br>Design Tools. In addition, Valid Logic simulation<br>outputs are converted to simulation control<br>files, test pattern files and simulation listing<br>files suitable for transfer to MDE software,                                                                                                                                                                                                                                                                                            |
| <ul> <li>Interfaces with Valid Logic's schematic capture, ValidGED</li> <li>Interfaces with Valid Logic's ValidSIM simulation environment</li> <li>Offers the LCA10000 macrocell library</li> <li>Offers the LMA9000 macrocell library</li> <li>Includes macrocell elements</li> <li>Has high-drive buffers available</li> <li>Has configurable buffers available</li> <li>Generates NDL file with complete design hierarchy</li> <li>Generates simulation source files for functional test and IDD test</li> <li>Generates logical states for all outputs at the end of each simulation cycle</li> <li>Checks pulse width, setup and hold violations under worst-case commercial conditions</li> </ul> |
| Valid Logic<br>Symbol and<br>Network Editor<br>LCA10000<br>LCB15<br>Macrocell<br>Libraries<br>Valid Logic<br>Simulator<br>(ValidSIM)<br>Generate NDL<br>Netlist<br>(VALNET)<br>Hierarchical<br>Design Information<br>Test Pattern<br>Files<br>to LSI Logic                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

### Other Third-Party Interfaces



| Zycad Corporation          | <ul> <li>Support for LE, FE and XP hardware accelerators</li> <li>All technology libraries supported</li> </ul>                                                     | <ul> <li>Megafunctions and memories supported</li> <li>Sun4 platform supported</li> </ul>            |
|----------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------|
| IKOS Systems               | <ul> <li>Support for 800/1900 hardware accelerators<br/>and simulation environment</li> <li>LCA100K, LCB007, LCA10000 technology<br/>libraries supported</li> </ul> | <ul> <li>No memory or megafunction</li> <li>At present, Sun4 and Sun3 platforms supported</li> </ul> |
| Viewlogic<br>Systems, Inc. | Certified LCA10000 and LMA9000 libraries                                                                                                                            | <ul> <li>Sold by Viewlogic directly (contact Viewlogic<br/>for ordering information)</li> </ul>      |

©1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

### **Design Services**

### **Design Building Blocks** Design Services

| Overview                                 | LSI Logic supports an extensive library of<br>design building blocks. Complexities of the<br>devices in this library range from gate-level<br>macrocells and macrofunctions through func-<br>tion-level megacells and megafuctions, all the<br>way up to system-level megacores. Designers<br>can choose from almost 1,000 cells including<br>flip-flops for special scan configurations, hard-<br>coded functional elements, RAM and ROM   | configurations and multiplier configurations. In<br>addition there are almost 200 significant<br>Megafunctions, including military micropro-<br>cessors, AMD, Motorola and Intel compatible<br>devices, all types of data communications and<br>microcontrollers, as well as a plethora of arith-<br>metic functions. For further information, please<br>see LSI Logic's Cell Development datasheet<br>and Design Building Block Catalog. |
|------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Basic Building Blocks                    | LSI Logic has the industry's largest collection<br>of design elements included with every tech-<br>nology library purchased. Design elements<br>include everything from flip-flops, shift regis-<br>ters, I/O and internal buffers, latches, clock<br>drivers, clock-prescalers, oscillators FIFOs,<br>LIFOs, and arithmetic functions, to multi-<br>plexers, synchronizers and RAM and ROM<br>configurations. Many basic megafunctions are | also provided as an integral part of every tech-<br>nology library along with macrocells, macro-<br>functions, megacells and metal megacells. LSI<br>has a technology library for every technology<br>supported. Technologies currently include the<br>LMA9000, LCA10000, LDD10000, LCB15,<br>LCA100K, LCB007, LEA100K and LRH10000 and<br>as LSI introduces new technologies, new<br>libraries will be available to support them.        |
| Individually Licensed<br>Building Blocks | Complex megafunctions add significant value<br>to LSI Logic's product offering. These functions<br>are sold individually because of their added<br>value. The megafunction lists in the library cat-<br>alog are shown independent of technology.                                                                                                                                                                                           | Not all megafunctions are actually available at<br>the present time in all technologies. Translation<br>into other technologies or conversions into<br>rad-hard technologies or metal megacells can<br>be done on a case-by-case basis.                                                                                                                                                                                                   |
| Netlists                                 | Netlists are available for most megafunctions.                                                                                                                                                                                                                                                                                                                                                                                              | A netlist license agreement is required.                                                                                                                                                                                                                                                                                                                                                                                                  |
| Building Blocks                          |                                                                                                                                                                                                                                                                                                                                                                                                                                             |                                                                                                                                                                                                                                                                                                                                                                                                                                           |



©1991 LSI Logic Corporation. All rights reserved.



### **Cell Development** Design Services

| Overview | LSI Logic has the industry's largest collection of<br>library elements for designing array- and cell-<br>based ASICs (Application-Specific Integrated<br>Circuits). LSI Logic Cell Development Design<br>Services are prepared to design customer spe-<br>cific elements ranging from macrocells to                                                                                                                                                                                        | megafunctions. Commonly developed cells<br>include flip-flops for special scan configura-<br>tions, hard-coded functional elements, new<br>RAM and ROM configurations and multiplier<br>configurations.                                                                                                    |
|----------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Benefits | Circuit performance can be dramatically<br>improved by incorporating macrocells that effi-<br>ciently fit the architecture of unique system<br>designs. Variations in setup and hold time<br>between register element instances caused by<br>layout differences can be reduced by hard-<br>coding the logic surrounding those register<br>elements. Features for register elements such<br>as set-direct, scan control and input data mul-<br>tiplexing can all be handled in this manner. | LSI Logic has a significant number of unique<br>RAM and ROM configurations in the megacell<br>libraries. These memories are constructed in<br>an efficient manner optimizing area and speed.<br>LSI Logic will create the correct size or num-<br>ber of access ports for memories needed by<br>designers. |



**Complexity of Building Blocks** 

### Full Scan Testing and ATPG Design Services

| Overview | LSI Logic supports Full Scan Testing on designs<br>which meet our published guidelines. The cus-<br>tomer may supply his/her own vectors or pur-<br>chase the scan ATPG (Automatic Test Pattern<br>Generation) design service option. Purchase of                                                                                                                                                                                                                                                                                                                                                                                                             | the Scan Chain Creator program (LSCAN) and<br>the Design Methodology Checker program<br>(LDMC) provides optimal methodology support.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Benefits | When compared to ad-hoc test generation,<br>scan-based designs reach higher fault cover-<br>age in test programs with far fewer engineering<br>hours spent developing test vectors. Reaching<br>99% stuck-at fault coverage with less than<br>three hours of CPU time is common for scan<br>ATPG. This results in a higher quality product<br>that reaches market faster. Design For<br>Testability (DFT) is becoming increasingly<br>important to the overall success of new sys-<br>tems, and scan-based design is the most<br>mature DFT technique. A device can be tested<br>with scan-based tests while it is resident in the                            | circuit board. Scan-based tests can be imple-<br>mented for boards and systems by incorporat-<br>ing boundary scan onto the devices.<br>LSI Logic offers scan ATPG as a service to<br>those customers who don't have ATPG soft-<br>ware themselves. Customers can now take<br>advantage of all the benefits of scan-based<br>DFT without having to make the capital expen-<br>ditures or learn the complexities of the ATPG<br>software. Customers can rely on the LSI Logic<br>expertise of Right-First-Time™ success for<br>scan-based testing.                                                                                                                                                                                                       |
| Features | LSI Logic has developed a comprehensive<br>methodology for designing a fully synchronous<br>scannable device, and has attained a high level<br>of expertise in scan design methodology. LSI<br>Logic has successfully delivered hundreds of<br>scan-based designs.                                                                                                                                                                                                                                                                                                                                                                                            | LSI Logic has invested significant resources in<br>scan design software, layout programs, tester<br>hardware, documentation and other support<br>functions. Customers can leverage this signifi-<br>cant investment in their designs by utilizing our<br>tools and services.                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Software | The software enhancements to the MDE <sup>®</sup><br>(Modular Design Environment <sup>®</sup> ) Design Tools<br>for ATPG include a Design Methodology<br>Checker (LDMC) and a Scan Chain Creator<br>(LSCAN). These software programs allow<br>greater flexibility for the designer to select<br>scan elements and connection order manually,<br>or to allow the software to make the selec-<br>tions. During the layout process the scan chain<br>order can be optimized to reduce routing con-<br>gestion.<br>ATPG algorithms, such as the D-Algorithm, are<br>well known for scan-based designs and have<br>attained very high fault coverages (even 100%). | LSI Logic uses a modified D-Algorithm (FAN) as<br>well as other heuristics. Full scan design<br>requires all memory elements (flip-flops or reg-<br>isters) to be directly controllable through the<br>scan chain, which causes the circuit to appear<br>completely combinatorial (logic). All buried<br>states in sequential machines are thus control-<br>lable and observable, thereby making ATPG<br>practical. Partial scan, where some of the reg-<br>ister elements are not part of the scan chain, is<br>not supported in the LSI Logic full scan<br>methodology. An entire test pattern can be<br>automatically generated in a matter of hours,<br>with fault coverage from such ATPG runs con-<br>sistently above 97%, and often above 99.5%. |
### Fault Grading Design Services

#### Overview

**Benefits** 

LSI Logic's Fault Grading design service combines state-of-the-art software with hardware acceleration to provide a cost effective quality improvement methodology. Through Fault Grading of the test patterns, the designer can determine the effectiveness in detecting potential manufacturing defects. The results of Fault Grading simulation can be used as a tool to modify the test program and increase the fault coverage. This improves the quality of

LSI Logic's Fault Grading design service addresses the complex issue of assessing test vector completeness. By utilizing this fully integrated environment, the designer doesn't need to learn any additional procedures, methodologies or languages. This saves time and reduces potential sources of errors that can occur with complicated translations.

The fault simulations are performed on Zycad hardware accelerators using fault models that are built into LSI Logic macrocell libraries at the primitive level. The Zycad simulator is "socketed" into the MDE<sup>®</sup> Design Tools.

Studies show that high fault coverage test programs are directly related to higher quality levels and lower defect rates in end products. This saves significant production costs by reducing yield loss, returns and repairs of electronic equipment. Product quality is becoming a product differentiator with ever increasing importance. Reliance on tools such as Fault Grading is becoming more important in managing the increasing complexity of ASIC (Application-Specific Integrated Circuit) design. tested devices. Simulation and design files are sent for fault simulation processing to computer accounts in Milpitas, California, or other design centers where Zycad hardware accelerators are located. Reliable, accurate and convenient fault simulation based on exhaustive or statistical methods is provided, accompanied by comprehensive, easy-to-analyze reports.

Unless a structured design approach (such as scan test) is used, the responsibility of the test program is in the hands of the circuit designer rather than the ASIC manufacturer. Therefore, the quality of the product delivered will depend on how thoroughly a functional test can be produced by the designer. LSI Logic helps the designer by providing industry-leading tools and services to attain the highest level of ASIC design and quality.

Many designers rely on high node toggle coverage to obtain quality test programs. LSI Logic design methodology requires that a designer obtain 100% node toggle coverage, but this does not ensure the highest possible fault coverage (and therefore, quality). In order for the test program to be effective in detecting potential faults, each toggle node must have the toggle data propagate to an output pin of the device. This fault observability is what Fault Grading checks for and why only high fault coverage, not node toggle coverage, can guarantee high quality end product.

## **SPICE Models** Design Services

| Overview | LSI Logic supports<br>ing to customers. N<br>technologies. These                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | SPICE I/O models for<br>lodels are available fo<br>e models are for I/O c                                                                                                                                                                                                 | licens- only,<br>or most desig<br>ells HSPI                                                                                                   | not internal macroce<br>ned only for use with<br>CE, not Berkeley SPI(                                                                                                                                                                 | lls. The models are<br>META Software<br>CE or P-SPICE.                                                                                                                                                           |
|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Benefits | The SPICE I/O mode<br>characteristics and<br>Logic I/O buffers. T<br>own circuit board s<br>operation of the bo<br>also be used for "wi<br>there is heavy capa<br>concern about rour<br>integrity (reflection<br>design, the designe<br>to analyze circuit o                                                                                                                                                                                                                                                                                                                                                                          | els simulate the outpu<br>l input capacitance o<br>he designer creates h<br>imulation to check th<br>ard level circuit. This<br>hat if" calculations. W<br>icitance, long traces<br>nd trip delay and sign<br>s and ringing) in a bo<br>r can use SPICE simu<br>peration. | ut Simul<br>f LSI N, we<br>nis condi<br>e can LSI LC<br>/hen MDE <sup>Q</sup><br>or which<br>al lumpe<br>ard lation<br>lations erate<br>modif | ations can be run for<br>ak P) and best case<br>tions of the P and N<br>gic guarantees that<br>Design Tools simula<br>specify output buffe<br>capacitance rathe<br>s. Test programs for<br>from MDE Design T<br>ied to reflect SPICE r | r worst case (weak<br>(strong N, strong P)<br>transistors.<br>silicon passes LDS®,<br>ator approved tests<br>er delays into a<br>r than to SPICE simu-<br>all designs are gen-<br>ools and cannot be<br>results. |
| Features | <ul> <li>SPICE I/O models are comprised of subcircuit<br/>and transistor parameter text files compatible<br/>with META Software's HSPICE, version H8701<br/>or higher.</li> <li>Weak</li> <li>Strong</li> <li>Weak N strong P</li> <li>Strong N weak P</li> <li>Models for slew rate control versions of output<br/>buffers are included in the library. Each I/O<br/>buffer is formed by subcircuits. For instance,<br/>the BT4 is constructed of P and N transistor<br/>models. Transistor models exist for all process</li> <li>Nominal</li> <li>Weak</li> <li>Strong</li> <li>Weak N strong P</li> <li>Strong N weak P</li> </ul> |                                                                                                                                                                                                                                                                           |                                                                                                                                               |                                                                                                                                                                                                                                        |                                                                                                                                                                                                                  |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | NPS                                                                                                                                                                                                                                                                       | ACM                                                                                                                                           | НПЕ                                                                                                                                                                                                                                    | CAPOP                                                                                                                                                                                                            |
|          | BILK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | VTO                                                                                                                                                                                                                                                                       |                                                                                                                                               | NSUB                                                                                                                                                                                                                                   |                                                                                                                                                                                                                  |
|          | XI                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | Wn                                                                                                                                                                                                                                                                        | XW/                                                                                                                                           |                                                                                                                                                                                                                                        |                                                                                                                                                                                                                  |
|          | UEXP                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | UTRA                                                                                                                                                                                                                                                                      | XJ                                                                                                                                            | RSH                                                                                                                                                                                                                                    | NEFF                                                                                                                                                                                                             |
|          | VMAX                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | DEITA                                                                                                                                                                                                                                                                     | C.J                                                                                                                                           | MJ                                                                                                                                                                                                                                     | CJSW                                                                                                                                                                                                             |
|          | MJSW                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | OGDO                                                                                                                                                                                                                                                                      | OGSO                                                                                                                                          | OGBO                                                                                                                                                                                                                                   |                                                                                                                                                                                                                  |
| Support  | Maintenance servio<br>not required. The m<br>ble and do not requ<br>regarding these mo<br>your local applicati<br>Any questions rega<br>be directed to MFT                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | ce for SPICE I/O mode<br>odels are considered<br>ire updates. Questior<br>dels should be direct<br>ons engineer.<br>rding use of HSPICE<br>A Software in Camph                                                                                                            | els is Califo<br>I sta- 408.37<br>Is<br>Ised to LSI Lo<br>arisin<br>other<br>should<br>ell.                                                   | rnia, phone number<br>'1.5100.<br>gic is unable to sup<br>g from usage of thes<br>than HSPICE.                                                                                                                                         | 800.346.5953 or<br>port any questions<br>e models in software                                                                                                                                                    |

# **Layout** Design Services

| LSI Logic offers custom tailoring of every<br>design through the use of proprietary, state-of-<br>the-art layout design tools, optimized for both<br>our array-based and cell-based ASIC<br>(Application-Specific Integrated Circuit) prod-<br>ucts. Several levels of layout complexity are<br>offered, enabling a choice of cost/performance<br>solutions. The standard layout is included with<br>every NRE for a new design. The merge layout                                                                                                                                                                                                                                                                                                                                                                                                                                                          | is for small changes to an original LSI netlist.<br>Trial layout has two types. One type of trial lay-<br>out is for timing performance evaluation and<br>another is for determining die size. Custom lay-<br>out is for designs pushing the limits of the stan-<br>dard design criteria. These designs will require<br>handcrafting of the layout in order to meet<br>extraordinary design objectives.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Included in every new design NRE is the stan-<br>dard layout. LSI performs a comprehensive<br>series of procedures to ensure a clean, effi-<br>cient layout for every design. There are over 30                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | steps in LSI's layout procedure. Each step must<br>be signed off along the way, ensuring a quality<br>layout is achieved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
| A merge is when a small change is made to a<br>completed layout. That is, the change is<br>merged into the original database. Merges<br>only work for very small changes in the netlist.<br>Even a relatively small change may not work if<br>the change causes a chain-reaction to many<br>more nets that drive it, or are driven by it. The                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | maximum merge amount is 50 macrocells or<br>100 gates. There is no limit when gates are<br>subtracted. However, any design over 40%<br>utilization is not eligible for a merge layout.<br>This is because in larger designs the chain-<br>reactions increase beyond routibility.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
| Wire length estimates for pre-layout simulation<br>generated by LSI's FloorPlanner™ program are<br>generally adequate for simulation of most<br>designs. However, some design architectures<br>are dependent on precise delay path predic-<br>tions. The designer in these cases must make<br>design tradeoffs based on the precise delay<br>path predictions before handing off the final<br>netlist for layout (ECR). This is much different<br>than creating the fastest possible layout con-<br>figuration, defined as the optimum total delay<br>sum on all nets in a design, which can be done<br>without going through a trial layout phase. The<br>customer must determine whether or not this<br>kind of trial layout is necessary for the design<br>objectives set.<br>There are two ways of performing trial layout<br>for speed evaluation:<br>■ Auto route only (leave the drops unconnected) | The cost difference between the two options<br>can be significant since finishing the drops will<br>be time consuming and involves manual inter-<br>vention. In the case of the auto route only<br>option, any critical net necessary for timing<br>analysis is so noted and completed first. This<br>produces a SEGLEN file with only the complet-<br>ed nets. The unconnected nets must have tim-<br>ing information inserted from the pre-layout<br>estimated file.<br>When a timing analysis requires all nets to be<br>completed, the full standard layout procedure<br>is completed in its entirety.<br>A SEGLEN file contains actual wire lengths.<br>This is used by LDEL to calculate the delay<br>times for back-annotation into MDE <sup>®</sup> Design<br>Tools for precise timing analysis.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | LSI Logic offers custom tailoring of every<br>design through the use of proprietary, state-of-<br>the-art layout design tools, optimized for both<br>our array-based and cell-based ASIC<br>(Application-Specific Integrated Circuit) prod-<br>ucts. Several levels of layout complexity are<br>offered, enabling a choice of cost/performance<br>solutions. The standard layout is included with<br>every NRE for a new design. The merge layout<br>Included in every new design NRE is the stan-<br>dard layout. LSI performs a comprehensive<br>series of procedures to ensure a clean, effi-<br>cient layout for every design. There are over 30<br>A merge is when a small change is made to a<br>completed layout. That is, the change is<br>merged into the original database. Merges<br>only work for very small changes in the netlist.<br>Even a relatively small change may not work if<br>the change causes a chain-reaction to many<br>more nets that drive it, or are driven by it. The<br>Wire length estimates for pre-layout simulation<br>generated by LSI's FloorPlanner™ program are<br>generally adequate for simulation fmost<br>designs. However, some design architectures<br>are dependent on precise delay path predic-<br>tions. The designer in these cases must make<br>design tradeoffs based on the precise delay<br>path predictions before handing off the final<br>netlist for layout (ECR). This is much different<br>than creating the fastest possible layout con-<br>figuration, defined as the optimum total delay<br>sum on all nets in a design, which can be done<br>without going through a trial layout phase. The<br>customer must determine whether or not this<br>kind of trial layout is necessary for the design<br>objectives set.<br>There are two ways of performing trial layout<br>for speed evaluation:<br><b>-</b> Auto route only (leave the drops unconnected) |

# Applications Engineering Support Design Services

| Overview                        | LSI Logic has produced over 10,000 ASIC<br>(Application-Specific Integrated Circuit) designs<br>to date. LSI offers the support of the most expe-<br>rienced field applications engineering organiza-<br>tion in the ASIC industry. This resource is avail-                                                                                                                                                                                                         | able to our customers at different levels of<br>support as stated in the purchase agreements.<br>It is also possible to obtain applications sup-<br>port services for specific objectives.                                                                                                                                                                                                                                                                                                             |
|---------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| LSI Facilities                  | LSI Logic operates 39 design centers world-<br>wide. These facilities include the latest high<br>performance workstations available for cus-<br>tomer use. Customers may use this equipment<br>without making the capital budget expendi-<br>tures, while gaining access to the latest LSI<br>Logic MDE® Design Tools.                                                                                                                                              | Applications engineers are available for con-<br>sultations whenever the customer is engaged<br>in design activity at the LSI Logic facilities.<br>This is particularly valuable for first time MDE<br>Design Tools users. All LSI Logic MDE Design<br>Tools are available for use by customers at<br>design centers, although the usage fee may<br>vary depending on the type of software<br>desired.                                                                                                 |
| Consulting Support              | LSI Logic has extensive system level architec-<br>tural experience. Major workstation suppliers<br>have designed multiple LSI Logic ASICs into<br>their most advanced workstations.<br>Architectural partitioning at the system and<br>chip level was accomplished with the aid of<br>LSI Logic experience and expertise. LSI Logic<br>is expert in many different system design disci-<br>plines, including:<br>Architectural partitioning<br>Design methodologies | <ul> <li>Testing methodologies</li> <li>SPICE analysis of board level interconnects</li> <li>Clock distribution architectures</li> <li>Technology assessments/tradeoffs</li> <li>Design system configurations</li> <li>The basic design flow for ASICs has not changed much over the last few years. What has changed is the migration in the bulk of the design task to earlier in the design cycle. The proper decisions at the early stages of the design will pay huge dividends later.</li> </ul> |
| On Site Applications<br>Support | LSI Logic applications engineers may be sent<br>to the customer's site to perform any of these<br>support functions. If there will be substantial<br>interaction between customer and vendor<br>engineers, it is more convenient to tackle<br>these situations directly at the customer site<br>where the work is being performed.                                                                                                                                  | Applications engineers may be assigned full<br>time to a customer site for extended periods of<br>time if warranted by the size and scope of the<br>design effort.                                                                                                                                                                                                                                                                                                                                     |



# Array-Based ASICs

41



### LCA200K Compacted Array Turbo Series Preliminary

#### Description

The LCA200K Compacted Array™ Turbo series is a submicron array-based HCMOS product family offering extremely high performance and density. The LCA200K is manufactured using 0.7-micron drawn gate length (0.55micron effective channel length) silicon gate HCMOS technology. The advanced feature size of the LCA200K translates into high performance with gate delays of 270ps and maximum flip-flop toggle frequency of 300 MHz. LSI Logic proprietary library elements such as the phase locked loop for minimizing system clock skew, and new high-performance I/O, dramatically increase system performance capability.

The LCA200K utilizes LSI Logic's Channel-Free<sup>™</sup> architecture, which constitutes an array core filled with potentially active transistors connected through either two layers of metal interconnect in the LCA200K product line or three layers in the LCA210K product line. Integration of cache memories and microcode is possible through customer defined memory capability up to 36K bits of SRAM and 160K bits of ROM. The largest masterslice is capable of integrating 32K bits of SRAM, 16K bits of ROM, and over 100,000 random gates.

LSI offers one of the largest libraries in the industry including SSI/MSI circuitry and complex industry standard Intel, AMD and Motorola functions, as well as SPARC and MIPS microprocessors and peripherals. This robust library yields many distinct architectural solutions to a given system design, allowing the designer to make performance, functionality and cost tradeoffs.

The LCA200K is supported by LSI Logic's proprietary C-MDE™ (Concurrent Modular Design Environment) Design System that allows a design to be captured and simulated prior to fabrication. New enhancements in the delay prediction scheme utilize piecewise linear modeling of cell outputs as well as considering cell input ramp times and thresholds, providing accurate delay modeling and enabling the designer to access the true performance capabilities of the LCA200K. Optimum performance and efficient layout are assured by consideration of the design hierarchy during the simulation phase of the design. Cell compilation, floorplanning and hardware acceleration are available to expedite the design of ASICs (Application-Specific Integrated Circuits) up to 200.000 random gates.



Typical LCA200K Compacted Array Turbo Device

### LFT150K FasTest Array Series Preliminary



#### Description

The LFT150K FasTest<sup>™</sup> Array series is a unique Array-Based ASIC (Application-Specific Integrated Circuit) product line incorporating the patented CrossCheck technology. This new family of arrays provides the customer a new design for test (DFT) methodology that transparently generates a very high quality test in zero test development time. This enhances designer productivity and reduces the time-tomarket.

The FasTest Array series is suited for high performance, complex applications where quality, reliability, fast time-to-market and time-to-production are driving requirements. All design styles are supported from totally asynchronous through to completely synchronous with a single clock. A wide spectrum of applications are enabled by the FasTest Array series to enjoy the benefits of the ASIC technology without compromising test.

The core of the four masterslices consists of an array of proprietary sea-of-gates cells that support the extensive, macrocell library of the Compacted Array™ products offered by LSI Logic. The performance of each cell is not altered by the CrossCheck technology providing the designer with a solution to critical timing problems in complex designs. The MDE® Design Tools achieve extremely high utilizations of the arrays providing support of design complexities from 30,000 to 80,000 used gates. LSI Logic's proven experience at implementing complex designs is enhanced by the CrossCheck technology to provide very high fault coverage with no additional effort. The periphery of the arrays have proven structures that support all of the I/O functions such as TTL and CMOS compatible inputs, multidrive and slew-rate controlled outputs, 3.3 V and ECL interface I/Os that are supported in other LSI Logic Compacted Array series.

The hardware implementation of the embedded CrossCheck structures is supported by a suite of software tools that performs fault grading and ATPG to achieve a test tape that verifies the design. The software has been fully integrated into the MDE software which allows designers to work productively due to familiarity with a widely used and interfaced platform.



**Typical LFT150K FasTest Array Device** 

30K to 80K usable gates and up to 414 I/Os

- Four FasTest Array masterslices (with CrossCheck technology)
- Qualified 1.0-micron CMOS process technology
- Fault simulation and ATPG tools integrated with MDE Design Tools

#### Features

- Quality test transparent to the designer in "ZERO" time
- Observability of "real" manufacturing defects
- Greater than 98% stuck-at fault coverage
- Comprehensive fault modeling capability
- Highest performance structured test solution
- Test vector generation service

### LCA100K Compacted Array Plus Series

#### Description

The LCA100K Compacted Array Plus™ series is an HCMOS Array-Based ASIC (Application-Specific Integrated Circuit) product offering extremely high performance. The LCA100K series is manufactured using 1.0-micron drawn gate length (0.7-micron effective channel length) silicon gate HCMOS technology. Twelve masterslice options provide from 6.580 to 234.916 equivalent gates. Two layers of metal interconnect are used to implement circuits of greater than 100,000 gates in complexity. LSI Logic's Channel-Free™ architecture is employed in the array core, which is completely filled with potentially active transistors. A total of 438 pads are available on the largest masterslice for use in most industry standard packages.

The LCA100K is ideally suited for system-tosilicon integration. Sophisticated simulation algorithms incorporated in LSI Logic's proprietary MDE<sup>®</sup> Design Tools allow very complex circuits to be accurately modeled prior to fabrication. Optimum performance and efficient layout are assured by consideration of the design hierarchy during the simulation phase of design. Cell compilation, floorplanning and hardware acceleration are available to expedite the design of very large ASIC chips of over 100,000 gates complexity.

Applications for highly integrated array products such as the LCA100K Compacted Array Plus series include proprietary CPU designs

#### Features

- Greater than 100,000 usable gates
- Silicon gate, 1.0-micron gate length, HCMOS technology
- Channel-Free architecture for maximum layout flexibility
   Fully integrated with LSI Logic's MDE Design
- Tools
- High speed performance: 350 ps average through high drive NAND (ND2P) gate. 430 ps average through standard drive 2-input NAND gate. Standard load = 2, VDD = 5 V. TA = 25°C
- Twelve array sizes from 6,580 gates to 234,916 available gates
- Up to 418 signal I/O with choice of:
  - Input, output, or bidirectional buffers
     HCMOS or TTL input levels

and artificial intelligence processors. Parallel processor designs can benefit substantially from the high gate density of the LCA100K.

Applications formerly implemented with software, such as image processing and speech recognition/synthesis algorithms, can be performed in real time with the speed and density of the LCA100K. These high speed CMOS arrays allow digital signal processing to supplant all but the most advanced analog processing techniques.



Typical LCA100K Compacted Array Plus Device

- Schmitt trigger inputs
- Configurable output drive up to 48 mA with slew rate (dV/dt) control capability
- 3.3 V I/O interface capacity
- Power dissipation 3.0 μW/gate/MHz
- Compilable ASIC memory (up to 32K RAM/128K ROM) plus logic implemented on one chip
- Extensive library of macrocells, macrofunctions, megafunctions and standard memory configurations
  - Over 400 macrocell and 300 megafunction types available. Standard and high-drive versions of macrocells and macrofunctions for speed and gate usage optimization.
- Full netlist compatibility with all other LSI Logic ASIC products

## LEA100K Embedded Array Series



| Description | The LEA100K Embedded Array™ Series is an<br>HCMOS ASIC (Application-Specific Integrated<br>Circuit) product which combines the benefits of<br>cell-based and array-based ASICs. Design-spe-<br>cific, standard cell format embeddable cores<br>offer high density and performance rivaling full<br>custom design methodologies. Memory, micro-<br>processors, megacells and any user-defined<br>semicustom cores may be placed in any location<br>on the user-defined masterslice. The remaining<br>area is filled with potentially active transistors<br>using LSI Logic's Channel-Free™ architecture.<br>The LEA100K series is manufactured using 1.0-<br>micron drawn gate length (0.7-micron effective<br>channel length) silicon gate HCMOS techno-<br>logy. This technology provides the advantages<br>of ECL speeds with the lower power consump-<br>tion and the higher noise margin characteris-<br>tics of CMOS technology. With the added<br>capability to incorporate very high density cell-<br>based memory blocks, LEA100K Embedded<br>Arrays offer an effective, high performance,<br>high density design capability to implement vir-<br>tually any digital logic design. | Image: Constraint of the second se |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Silicon gate 1.0-micron drawn gate length<br/>HCMOS technology</li> <li>LCA100K Compacted Array Plus™ series proto<br/>turnaround time</li> <li>Array production leadtimes available through<br/>wafer bank program</li> <li>LCB007 Series of cell-based ASIC density and<br/>performance</li> <li>Up to 150,000 equivalent gate capacity</li> <li>Up to 422 signal I/0</li> <li>High density memory blocks: <ul> <li>High speed static RAM up to 144K bits</li> <li>Up to five ports available</li> <li>Contact programmable ROM up to 1M bits</li> </ul> </li> <li>Megafunctions (soft-coded LSI and MSI build-<br/>ing blocks) including: <ul> <li>RISC Microprocessors and Floating Point<br/>Controllers</li> <li>Motorola, Intel and AMD peripherals</li> <li>Communication controllers</li> <li>Barrel shifters, FIFOs, LIFOs and ALUs</li> <li>All megafunctions may be converted into<br/>megacells (hard-coded large building blocks)</li> </ul> </li> </ul>                                                                                                                                                                                                            | <ul> <li>Extensive macro libraries</li> <li>Hierarchical functional placement</li> <li>Clock driver distribution methodology</li> <li>Full netlist compatibility with all other LSI Logic<br/>ASIC products</li> <li>Full military capability</li> <li>Fully supported by LSI Logic's MDE® Design<br/>Tools</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |

©1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

# LCA10000 Compacted Array Series



| Description | The LCA10000 Compacted Array™ series is an HCMOS semicustom technology offering speed performance equivalent to 10K ECL, combined with very high gate counts. The LCA10000 series is processed using 1.5-micron drawn gate length (0.9-micron effective channel length), 2-layer metal HCMOS technology and is based on a Channel-Free™ array, completely filled with potentially active transistors. Densities from 25,740 to 129,042 equivalent gates are offered. Up to 348 signal I/Os are available from the larger members. The speed and range of gate counts available in the LCA10000 series make it ideally suited for achieving system-to-silicon integration. Sophisticated algorithms incorporated in LSI Logic's proprietary MDE® Design Tools allow a circuit designer's modular hierarchy to be utilized to its maximum potential. By performing an optimized functional placement of these building blocks, and then collapsing and compacting them to minimum size, substantial benefits are realized in both device speed and silic con area utilization. | <text><text><text></text></text></text>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Up to 50,000 usable gates</li> <li>1.5-micron silicon-gate length, 2-layer metal HCMOS technology</li> <li>Speeds equivalent to 10K ECL, 450 ps through high-drive NAND (ND2P) gate, 550 ps through standard drive, 2-input NAND (ND2) gate (standard load = 2, VDD = 5 V, TA = 25°C)</li> <li>Up to 348 signal I/O capability</li> <li>Extensive library of over 400 macrocell and 300 megafunction types available, as well as standard memory configurations; standard and high-drive versions available for speed and gate usage optimization</li> <li>Six array sizes from 25,740 to 129,042 gates</li> <li>Fully integrated with LSI Logic's MDE Design Tools</li> <li>Channel-Free architecture for maximum layout flexibility</li> <li>Random routing with hierarchical functional placement</li> </ul>                                                                                                                                                                                                                                                     | <ul> <li>Configurable output drive up to 12 mA (24 mA available with commercial specifications only) with slew rate control capability</li> <li>3.3 V input and output capability</li> <li>Compilable Application Specific Integrated Circuit (ASIC) memory (up to 16K RAM and 64K ROM) plus logic implemented on one chip</li> <li>TTL/CMOS I/O compatibility</li> <li>Inputs and outputs protected from overvoltage and latch-up</li> <li>Efficient implementation of large logic blocks</li> <li>Clock driver distribution methodology</li> <li>Advanced packaging techniques</li> <li>ESD protection: 2001 V</li> </ul> |

### LMA9000 Micro Array Series



#### Description

The LMA9000 Micro Array series is an HCMOS semicustom technology offering both speed and performance equivalent to 10K ECL and high gate density ASICs. The LMA9000 Micro Array series is processed using 1.5-micron drawn gate length (0.9-micron effective channel length), 2-layer metal HCMOS technology and is based on LSI Logic's Channel-Free™ architecture, in which potentially active transistors fill the array core. Arrays ranging from 1.968 to 34.944 available gates are offered. The largest micro array has up to 174 available signal I/Os. The LMA9000 series uses small device structures which exhibit low power consumption. The series is well suited to be used as a high reliability universal logic design vehicle, able to integrate entire printed circuit boards into a single array.

The larger micro arrays can be used for VLSI implementation of high performance subsystem architectures such as intelligent special purpose processors or multifunction controllers. The smaller members can be used for replacement of high speed Schottky TTL or 10K ECL logic. Midrange micro arrays are ideal for high performance dedicated peripheral con-

#### Features

- 1.5-micron silicon gate length, 2-layer metal HCMOS technology
- Gate speed equivalent to 10K ECL; faster than 74S TTL; 0.57 ns through 2-input NAND gate, standard load = 2, VDD = 5 V, TA = 25°
- Up to 174 signal I/O capability
- Extensive macrocell, macrofunction, megafunction, metal-megacell and memory library
- Ten array sizes from 1,968 to 34,944 gates
- Fully supported by LSI's MDE<sup>®</sup> Design Tools for verification, simulation and layout
- Channel-Free architecture for maximum layout flexibility

trollers, intelligent support functions, etc. A large library of macrocells, macrofunctions, megafunctions, metal-megacells, RAMs and ROMs is available to simplify the conversion of existing logic designs or to easily produce new circuit designs.



#### **Typical Micro Array Die**

- Random routing with hierarchical function placement
- Configurable output drive up to 12 mA with slew rate control
- Over voltage and latch-up protection for I/Os
- TTL/CMOS I/O compatibility
- Efficient implementation of large logic blocks
- Extensive selection of ceramic and plastic packages
- ESD protection greater than 2001 V
- Functionally compatible with LL7000 and LL9000 macrocell and macrofunction libraries
- Full military capability

## BiCMOS LDD10000 Direct Drive Array Series



| Description | The LDD10000 Direct Drive™ Array series is a<br>BiCMOS Array-Based ASIC (Application-<br>Specific Integrated Circuit) offering the fast<br>speed, low power dissipation and very high<br>gate count of a CMOS Compacted Array™<br>device, and the high output load driving perfor-<br>mance of LS or AS bipolar TTL.<br>The LDD10000 series is manufactured using a<br>BiCMOS process that has 1.5-micron drawn<br>gate length (0.9-micron effective channel<br>length), 1.5-micron bipolar emitters, and two<br>metal layers. The proprietary 3-region archi-<br>tecture shown in figure 1 consists of<br>(1) high density CMOS Channel-Free™ gates,<br>(2) peripheral BiCMOS blocks for high drive of | Cell compilation, floorplanning and hardware<br>acceleration are available as options to expe-<br>dite the design process.<br>Output drive strengths of 6, 12 and 24 mA with<br>selectable TTL or CMOS levels are possible<br>from a single I/O module. Three output buffers<br>can be used in parallel for 72 mA drive capabil-<br>ity, allowing direct interface to common bus<br>specifications such as VME and Multibus.<br>Differential TTL and backplane transceivers<br>can be implemented for line drivers and high-<br>speed, high-data integrity bus communication<br>applications. A series termination resistor,<br>selected during the design phase, is provided<br>to tailor output characteristics and minimize |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | internal loads and (3) BiCMOS I/O buffers with<br>additional gates to implement basic macrocells.<br>The major portion of each array consists of<br>Channel-Free CMOS logic gates, making the<br>LDD10000 series functionally compatible with<br>existing Compacted Array logic/memory libra-<br>ries and design software. Optimization of<br>selected internal speed-critical paths is possi-<br>ble using the BiCMOS blocks to drive high-<br>fanout nets such as clock lines and buses. In<br>addition improved I/O characteristics, I/O mod-<br>ules can be configured as flip-flops, latches and<br>gates to allow easy integration of TTL standard<br>logic devices into the I/O area.            |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|             | Sophisticated algorithms incorporated in LSI<br>Logic's proprietary MDE <sup>®</sup> Design Tools allow<br>very complex circuits to be accurately mod-<br>eled prior to fabrication. Optimum performance<br>and efficient layout are assured by considera-<br>tion of the design hierarchy during the simula-<br>tion phase.                                                                                                                                                                                                                                                                                                                                                                            | Typical LDD10000 Direct Drive Array chip with<br>3-region architecture highlighted                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
| Features    | <ul> <li>1.5-micron gate length, micron poly-silicon emitter BiCMOS technology</li> <li>BiCMOS output buffer performance equivalent to LS or AS bipolar TTL (4.2ns, conditions: 25 mA TTL output, CL = 100pF, VDD = 5 V, TJ = 25°C)</li> <li>Eight array sizes from 7,198 to 116,778 available gates</li> <li>Fully supported by LSI Logic's MDE Design Tools</li> </ul>                                                                                                                                                                                                                                                                                                                                | <ul> <li>3-region architecture for optimized performance and density</li> <li>CMOS Channel-Free gate core is directly compatible with existing logic and memory libraries</li> <li>BiCMOS blocks allow speed enhancement of heavily loaded internal nets</li> <li>I/O modules can implement logic functions such as basic gates, latches and flip-flops</li> <li>Configurable output drive up to 24 mA per I/O module or parallel buffers for 72 mA maximum rating</li> </ul>                                                                                                                                                                                                                                                  |

©1988, 1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

### **BiCMOS** LAD310 Analog/Digital Array Series Preliminary



#### Description

The LAD310 Analog/Digital Array series is a BiCMOS array-based ASIC (Application-Specific Integrated Circuit) offering high performance bipolar and CMOS analog functions combined with the speed, low power dissipation and very high gate density of a digital CMOS Compacted Array™.

The LAD310 series is manufactured using a BiCMOS process that has 1.5-micron drawn gate length (0.9-micron effective channel length) CMOS devices and 1.5-micron bipolar emitters (Ft=6 GHz) and two metal layers. The array architecture is shown in figure 1 and consists of two distinct sections. The upper part of the chip contains a digital CMOS Compacted Array surrounded on three sides by digital I/O buffers. The lower part is an analog tile array with analog I/O buffers also available on three sides of the tiled region.

Equivalent gate densities for the digital section range from 1512 to 114,987 available gates with up to 239 digital I/O pads. The analog section has from 96 to 672 available tiles depending on the array size (approximately 4 tiles are required to construct a basic operational amplifier) and 97 analog I/O pads on the largest member.

The ability to implement high performance analog and digital functions on a single chip makes the LAD310 series ideally suited for total system integration onto silicon. Using a Channel-Free™ architecture throughout the array assures maximum silicon utilization and direct compatibility with existing Compacted Array logic/memory libraries and design software for the digital section. An extensive library of precharacterized analog functions is available to expedite the design process in the analog section. Each function makes selective use of both MOS and bipolar devices to implement accurate, high speed and

#### Features

 1.5-micron gate length poly-silicon emitter BiCMOS process

- Analog and digital functions on a single chip
- High-performance bipolar analog functions: 800 MHz wide band operational amplifiers, 3 ns high-speed comparators
- High-speed digital CMOS logic: 0.57 ns through 2-input NAND gate, standard load = 2, VDD = 5 V, TA = 25°C
- Seven array sizes: 1512 to 114,987 digital gates, 96 to 672 analog tiles

©1988, 1989, 1990, 1991 LSI Logic Corporation. All rights reserved.



#### **Array Architecture**

low noise building blocks. The analog designer can choose the specifications of a function to optimize the circuit for a particular application.

Sophisicated algorithms incorporated within LSI Logic's proprietary MDE® Design Tools allow very complex circuits to be accurately modeled prior to fabrication. Optimum performance and efficient layout are assured by consideration of design hierarchy during the simulation and layout phase.

Digital output buffer drive strengths of 1,2,4,6,8 and 12 mA are available in the digital section and determined by the user during the design phase. Also available is a slew rate control circuit that allows the dV/dt of each output to be tailored to individual load conditions. Analog output buffers with emitter follower and push-pull configurations are available with up to 50 mA drive capability. ECL logic can also be integrated within the analog section of the array with pseudo ECL interface.

- Advanced packaging techniques
- Up to 239 digital I/O and 97 analog I/O
- Channel-Free architecture throughout array for maximum layout flexibility and silicon utilization
- Pre-characterized library of analog functions
- Digital section is directly compatible with existing logic and memory libraries
- CMOS, TTL, ECL and analog I/O capability
- ESD protection to 2001 V and latch-up immunity
- Full military specifications supported including MIL883 and CECC90000 (H)

50

# RHASIC LRH10000 Radiation Hardened Series



| Description | RHASIC is the LSI Logic family of radiation hard-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | Output buffer drive strengths of 0.8, 1.6, 3.2, 4.8,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | ened ASICs (Application-Specific Integrated<br>Circuits). The LRH10000 Compacted Array™<br>series is a radiation hardened HCMOS semicus-<br>tom technology offering speed performance<br>equivalent to 10K ECL, combined with high gate<br>counts. The LRH10000 series is processed using<br>1.5-micron drawn gate length (0.9-micron effec-<br>tive channel length), 2-layer metal, epitaxial<br>bulk silicon HCMOS technology. The LRH10000<br>is a Channel-Free™ array, completely filled with<br>potential active transistors. Densities from<br>25,740 to 129,042 equivalent gates are offered.<br>Usable gate capacity of 50,000 gates and up to<br>348 signal I/Os are available.<br>The speed and range of gate counts available<br>in the LRH10000 series make it ideally suited for<br>achieving system-to-silicon integration.<br>Sophisticated algorithms incorporated in LSI<br>Logic's proprietary MDE® Design Tools devel-<br>opment software allow a circuit designer's<br>modular hierarchy to be utilized to its maximum<br>potential. By performing an optimized function-<br>al placement of these building blocks. and then | 6.4 and 9.6 mA are available and determined by the user during the design phase. Also available is a slew rate control circuit that allows dV/dt of each output to be tailored to individual load conditions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|             | collapsing and compacting them to minimum<br>size, substantial benefits are realized in both<br>device speed and silicon area utilization.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | LRH10000 Compacted Array Chip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
| Overview    | <ul> <li>Guaranteed total dose specification 1 x 10<sup>6</sup> rad(Si)</li> <li>Total dose functional to &gt;1 x 10<sup>7</sup> rad(Si)</li> <li>Upset resistant for dose rates up to 1 x 10<sup>9</sup> rad(Si)/sec</li> <li>Latch-up resistant to dose rates ≤10<sup>12</sup> rad(Si)/sec</li> <li>SEU &lt;5 x 10<sup>-9</sup> errors/bit-day measured at room temperature on latch type memory structure without cross-coupled resistors. Actual value will be design and layout dependent.</li> <li>No SEU latchup for 240 MeV Br ions</li> <li>Silicon-gate 1.5-micron gate length, 2-layer metal HCMOS technology</li> <li>Speeds equivalent to 10K ECL— 0.57 ns through 2-input NAND gate, standard load = 2, VDD = 5 V, TA = 25°C</li> <li>Up to 348 signal I/O capability</li> <li>Extensive macrocell, macrofunction and megafunction library elements (directly compatible with industry standard LCA10000 series)</li> <li>Six array sizes from 10,000 to 50,000 usable gates</li> </ul>                                                                                                                                            | <ul> <li>All design and manufacturing done in the USA</li> <li>Fully supported by MDE Design Tools for verification, simulation and layout</li> <li>Channel-Free architecture for maximum layout flexibility</li> <li>Random routing with hierarchical functional placement</li> <li>Configurable output drive up to 9.6 mA with slew rate control capability</li> <li>Inputs and outputs protected from over-voltage and electrical latchup</li> <li>TTL/CMOS I/O compatibility</li> <li>Efficient implementation of large logic blocks</li> <li>Clock driver distribution methodology</li> <li>Advanced packaging available</li> <li>ESD protection: 2000 V</li> <li>Military capability up to MIL-STD-883, Class S</li> </ul> |
|             | ©1987, 1988, 1990, 1991 LSI Logic Corporation, All rights reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 51                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |

# RHASIC LRH9000 Radiation **Hardened Series**



| Description | RHASIC is the LSI Logic family of radiation<br>hardened ASIC (Application-Specific<br>Integrated Circuits). The RHASIC LRH9000<br>series of radiation hardened silicon-gate<br>HCMOS logic arrays exhibits bipolar speeds,<br>while at the same time, offers high radiation<br>resistance, low power consumption, high noise<br>margins and ease of design.                                                                                                                                                                                                                                                                                                                                                              | The speed and range of gate counts available<br>in the radiation hardened LRH9000 series make<br>it ideal for LSI/VLSI implementation of a variety<br>of high-performance functions that are<br>required to operate in a radiation environment.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Total dose specification: 200 krads (Si); fully functional to 500 krads (Si)</li> <li>Upset resistant for dose rates ≤ 1 x 10<sup>9</sup> rads (Si)/sec</li> <li>No latch-up observed up to 10<sup>12</sup> rads (Si)/sec (limit of source capability)</li> <li>SEU &lt;10<sup>-8</sup> errors/bit-day (Adams 10% worst-case)</li> <li>No SEU latch-up</li> <li>Speeds higher than 74S TTL – 1.1 ns (1)</li> <li>Epitaxial silicon substrates</li> <li>Silicon-gate 1.5-micron drawn gate length (1.1-micron effective channel length) HCMOS technology</li> <li>Two levels of metal interconnect</li> <li>Compatible with the industry standard LL9000 series macrocell and macrofunction libraries</li> </ul> | <ul> <li>Optimal structure of two n-channel and two p-channel transistors</li> <li>Complexities ranging from 1,443 to 10,013 gates</li> <li>Ceramic package pin counts ranging up to 224</li> <li>Custom packaging available</li> <li>All design, manufacturing including assembly done in USA</li> <li>Fully supported by LSI Logic's MDE® Design Tools for pre- and post-radiation conditions</li> <li>All non-power pads configurable as inputs, outputs or bidirectional I/O</li> <li>TTL/CMOS I/O compatibility</li> <li>Configurable output drive up to 9.6 mA</li> <li>Input protection circuitry</li> <li>LRH93200 evaluation device available</li> <li>Secure design and manufacturing facilities</li> <li>Military capability up to MIL-STD-883. Class S</li> </ul> |

Military capability up to MIL-STD-883, Class S

#### LRH9000 Device in Leaded Chip Carrier



Notice: The United States Government imposes special requirements for the authorization to export semiconductor products that are designed or manufactured to provide radiation hardening or radiation tolerant qualities

### L63500 DATAC ARINC 629 Terminal Device Preliminary



| Introduction | The L63500 data bus terminal controller is<br>specified in ARINC 629. Primarily developed to<br>function as a bus interface terminal in a multi-<br>ple transmitter data bus, the L63500 simplifies<br>I/O design and allows flexibility in the physical<br>layout of user systems. In addition, it minimizes<br>problems associated with centralized data<br>communication systems – loss of all communi-<br>cation, application complexity, etc. The L63500<br>is an ideal device for application in aircraft<br>avionic "fly by wire" systems, factory automa-<br>tion systems, and other control systems requir-<br>ing high reliability and performance. The<br>L63500 is currently available in a 180-pin<br>ceramic pin grid array. A surface mountable<br>leaded chip carrier version is under develop-<br>ment. Both package options are available pro-<br>cessed to the requirements of Mil-Std-883 with<br>operation guaranteed over the military 125°C/<br>-55°C temperature range.<br>During operation, bus access control is dis-<br>tributed among all terminals and decisions<br>concerning transmission go-ahead are deter-<br>mined autonomously. The data bus access-<br>protocol is Carrier Sense Multiple Access-<br>Clash Avoidance (CSMA-CA) which enables | equal priority access for all terminals even<br>during overload conditions. Under normal<br>operating conditions the terminals transmit at<br>a fixed update rate (periodic). When overload<br>conditions exist the terminal transmits continu-<br>ously (aperiodic) utilizing 100% of the bus.<br>Transmitted information (messages) is (are)<br>formatted by the scheduler. Each message<br>consists of a set of wordstrings which are<br>stored in the transmit personality PROM. In<br>addition, the wordstrings contain labels which<br>provide subsystem identification. Once the<br>transmitted information is received by another<br>terminal, the serial data is decoded and tested<br>for proper format. The label of each wordstring<br>is compared to the information stored in the<br>receive personality PROM. If correlation<br>between the personality and transmitted data<br>exists, then the subsystem will initiate the<br>proper I/O activity. If no correlation exists the<br>system will remain idle.<br>During transmission the receiver acts as a<br>data monitor. Erroneous transmissions are ter-<br>minated and after seven consecutive errors<br>the transmitter is disabled. |
|--------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features     | <ul> <li>ARINC 629 compliant</li> <li>Boeing certified</li> <li>Autonomous bus control</li> <li>Manchester II biphase coded serial data</li> <li>2 megabit data rate</li> <li>Direct memory access capability</li> <li>Periodic and aperiodic protocol modes</li> <li>Provides transmit and receive interrupt vectors</li> <li>Automatic shutdown on error of transmitted data</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>Data validation based on format and parity</li> <li>Voltage, current and fiber optic transmission<br/>media supported</li> <li>CMOS 1.5-micron drawn gate length<br/>(0.9-micron effective channel length) technology</li> <li>Low power dissipation</li> <li>+5 V supply voltage</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |



### **Cell-Based ASICs**

ļ

# LCB007 Series Cell-Based ASICs



| Description | The LCB007 series of Cell-Based ASICs<br>(Application-Specific Integrated Circuits) is a<br>family of standard cell format, semicustom<br>solutions available for implementing a wide<br>variety of complex logic functions for digital<br>applications. Based on a 1.0-micron drawn<br>gate length (0.7-micron effective channel<br>length) HCMOS process technology, it offers<br>very high density and high performance that<br>rivals full-custom design methodologies.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Fully supported by LSI Logic's MDE® Design<br>Tools, the easy-to-use LCB007 design tools<br>produce circuits which are guaranteed to work<br>the first time to predetermined specifications.<br>The LCB007 also features many SSI, MSI, LSI<br>and VLSI building blocks, including high-densi-<br>ty memory capacities of up to 1M bit of ROM<br>and 144K bits of RAM.                                                                                                                                                                                                             |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>1.0-micron gate length, 2-layer metal, silicon-gate HCMOS technology</li> <li>Up to 200,000 equivalent gate capacity</li> <li>High-speed performance: <ul> <li>350 ps through high drive NAND (ND2C) gate</li> <li>450 ps through standard drive, 2-input NAND gate (ND2A) (standard load = 2, VDD = 5 V, TA = 25°C)</li> </ul> </li> <li>Latch-up immunity over 200 mA</li> <li>Electrostatic discharge (ESD) protection of over 2001 V</li> <li>Up to 422 signal I/Os with choice of: <ul> <li>Input, output or bidirectional buffer</li> <li>HCMOS or TTL input levels</li> <li>Schmitt trigger inputs</li> <li>Configurable output drive up to 24 mA (one slot 24 mA available with commercial specifications only) with slew rate control capability</li> <li>High-speed static RAM up to 144K bits</li> <li>Up to five ports available</li> <li>Contact programmable ROM up to 1M bit</li> <li>Specialized memories, including FIFOs, LIFOs and CAMs</li> <li>Memory blocks compiled to any user-specified widths and depths</li> </ul> </li> <li>Extensive macro libraries: <ul> <li>Gate-level, SSI, MSI, LSI, VLSI and RISC building blocks</li> <li>Over 200 macrocell and 300 macrofunction types available</li> <li>Each macrocell available in a minimum of four drive strengths</li> </ul> </li> </ul> | <ul> <li>All megafunctions available as, or can be converted into, megacells</li> <li>Built-in scan circuitry for all megacells; user-defined test circuits on all memories; choice of system-level test structures for the balance of logic</li> <li>Full netlist compatibility with all other LSI Logic ASIC products</li> <li>Full military capability</li> <li>Full supported by LSI Logic's MDE Design Tools</li> <li>Library compatible with 1.0-micron gate length LCA100K Compacted Array Plus<sup>™</sup> Series and LEA100K Embedded Array<sup>™</sup> Series</li> </ul> |

©1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

# LCB15 Series Cell-Based ASICs



| Description | The LCB15 Series of Cell-Based ASICs<br>(Application-Specific Integrated Circuits) is a<br>family of standard cell format, semicustom<br>solutions available for implementing a wide<br>variety of complex logic functions for digital<br>applications. Based on a 1.5-micron drawn<br>gate length (0.9-micron effective channel<br>length) HCMOS process technology, it offers<br>high density and high performance that rivals<br>full-custom design methodologies.<br>Fully supported by LSI Logic's MDE® Design<br>Tools, the easy-to-use LCB15 design methodol-<br>ogy yields designs which are guaranteed to<br>work the first time to predetermined specifica-<br>tions. The LCB15 also features many SSI, MSI,<br>LSI and VLSI building blocks including high-<br>density memory capacities of up to 2M bits of<br>ROM and 144K bits of RAM.                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>1.5-micron gate length, 2-layer metal, silicon gate HCMOS technology</li> <li>Up to 100,000 equivalent gate complexity capacity</li> <li>Typical gate delays of 570 ps (ND2C 2-input NAND gate with 8 standard loads, 5 V VDD, TA = 25°C)</li> <li>Electrostatic discharge (ESD) protection of over 2001 V</li> <li>Full military capability</li> <li>Up to 348 pads (328 signal I/Os, 256 testable) with choice of: <ul> <li>Input, output, or bidirectional buffer</li> <li>HCMOS or TTL input levels</li> <li>Schmitt trigger inputs</li> <li>Different output drive capability and slew rate</li> </ul> </li> <li>High-density memory blocks: <ul> <li>High-speed static RAM up to 144K bits</li> <li>Up to five ports available</li> <li>Metal programmable ROM up to 512K bits</li> <li>Diffusion programmable ROM up to 2M bits</li> <li>Specialized memories including FIFOs, LIFOs and CAMs</li> <li>Memory blocks compiled to any user-specified widths and depths</li> </ul> </li> </ul> | <ul> <li>Extensive macro libraries <ul> <li>Gate-level, SSI, MSI, LSI and VLSI building blocks</li> <li>Over 200 macrocell and 300 macrofunction types available</li> <li>Each macrocell available in a minimum of three versions varying in drive strengths</li> </ul> </li> <li>All megafunctions available as, or can be converted into, megacells</li> <li>Built-in scan circuitry on all memories and megacells; choice of system level test structures for the balance of logic</li> <li>Full netlist compatibility with all other LSI Logic ASIC products</li> <li>Fully supported by LSI Logic's MDE Design Tools</li> </ul> |

## IEEE P1149.1/JTAG Testability Bus



### IEEE P1149.1/JTAG Testability Bus Preliminary

#### **Overview**

The IEEE P1149.1/JTAG Testability Bus is a proposed standard protocol for board test. LSI Logic supports this testability bus with special cells and design methodology. The IEEE P1149.1/JTAG Testability Bus is a boundary scan scheme controlled by four (optionally five) pins. In addition to boundary scan, a designer can add internal scan path, LSSD, BIST or CrossCheck test capability or other special test modes. LSI Logic supports P1149.1/JTAG in a variety of cell-based and array-based technologies.

The JTAG testability bus offers improved board level testing and diagnostic capabilities for systems where "bed-of-nails" testing is impractical. Board test vectors may be introduced and resulting outputs read out from the board edge connector. Individual IC's, boards, or an entire system may be tested in this fashion. The JTAG testability bus in and of itself does not improve IC testability per se, but it does provide a standardized gateway for IC structured test schemes such as scan, LSSD, BIST or CrossCheck.

The Joint Test Action Group (JTAG) is an international group of companies who are seeking test solutions for boards and hybrid assemblies. They have involved the IEEE in the effort to develop an industry standard boundary scan test methodology. The result has been a proposed standard known as IEEE P1149.1. While the specification will not be final until voted on by the committee, LSI Logic offers JTAG capability now, based on the preliminary specification "Standard Test Access Port and Boundary-Scan Architecture", Test Technical Committee of the IEEE, June 1989. Any specification changes will be incorporated in future revisions.



#### Block Diagram

#### **Block Diagram**

©1989, 1990, 1991 LSI Logic Corporation. All rights reserved.



# **DSP Standard Products**

# L64032 32 x 32-Bit Multiplier-Accumulator

| Description | The L64032 is a high-speed 32 x 32-bit parallel<br>multiplier-accumulator which provides single<br>precision (32 x 32) and multiple precision<br>(64 x 64) fixed point multiplication and single pre-<br>cision multiplication with accumulation. The<br>device is fabricated with a 1.5-micron drawn<br>gate length (0.9-micron effective channel length)<br>HCMOS process. High speed is obtained through<br>the use of modified Booth encoding, Wallace<br>tree adders and a high-speed carry select adder. | The L64032 is useful in DSP (Digital Signal<br>Processing) applications such as Fourier trans-<br>forms, digital filtering, power series expansions<br>and correlations. In these applications, the 32-bit<br>word length yields a signal to noise ratio and<br>dynamic range of up to 192 dB. This device is<br>also useful for general computational tasks such<br>as matrix manipulations, graphics processing<br>and arithmetic acceleration.                                                                       |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>32 x 32-bit parallel multiplication and product accumulation</li> <li>64 x 64-bit fixed-point multiplication</li> <li>Fast cycle times</li> <li>Commercial Military         <ul> <li>125 ns</li> <li>160 ns</li> <li>100 ns</li> <li>125 ns</li> <li>80 ns</li> <li>100 ns</li> </ul> </li> <li>Low power consumption–900 mW at 10 MHz</li> <li>Supports unsigned integer, two's complement integer, unsigned fractional and two's complement fractional input formats</li> </ul>                     | <ul> <li>Supports unsigned integer, two's complement<br/>integer, unsigned fractional, two's complement<br/>fractional (shifted) and two's complement frac-<br/>tional (unshifted) output formats</li> <li>Positive and negative product accumulation</li> <li>TEMP register supports product register<br/>preloading</li> <li>Full rounding capability</li> <li>All registers offer full built-in scan testing<br/>capability</li> <li>132-pin CPGA or PPGA (ceramic or plastic<br/>pin-grid array) package</li> </ul> |

#### **Block Diagram**



LSI LOGIC

©1986, 1987, 1988, 1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

# L64134 32-Bit HCMOS IEEE Floating-Point Processor



| Description | <ul> <li>The L64134 is a high-speed processor which contains a full 32-bit floating-point multiplier and a full 32-bit floating-point ALU on a single chip. This three-bus device has a clean architecture with no internal pipelines. It is ideally suited for high-speed graphics and DSP (Digital Signal Processing) applications.</li> <li>The L64134 supports the ANSI/IEEE Standard P754-1985 (commonly called IEEE) format. The device has been implemented in a 1.0-micron drawn gate length (0.7-micron effective channel length) HCMOS process for high-speed with low power dissipation and is packaged in an industry standard 144-pin ceramic pin grid array.</li> <li>L64134 is functionally equivalent and pin compatible with the L64133. The L64134 has minor variations from the L64133 in terms of performance, flag generation and exception handling. In all cases, the L64134 behaves in a manner which is more consistent with the accepted interpretation of the IEEE standard.</li> </ul> | Image: Additional and the second seco |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Provides separate 32-bit floating-point multiplier and floating-point ALU on a single chip</li> <li>Fully supports all boundary conditions of the IEEE format except operations with denormalized numbers, which are treated as zero</li> <li>Three-bus architecture for high bandwidth</li> <li>Six ported internal core for super-scalor performance</li> <li>Separate register enable signals</li> <li>Fast floating-point operation times         <ul> <li>Commercial Military</li> <li>50 ns</li> <li>60 ns</li> <li>80 ns</li> <li>100 ns</li> </ul> </li> <li>No internal pipelines for low latency</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                     | <ul> <li>All input registers can be selected as edge-<br/>triggered flip-flops or level-triggered latches</li> <li>All output registers can be selected as edge-<br/>triggered flip-flops or transparent buffers</li> <li>Single master clock</li> <li>Four separate input registers</li> <li>Provides conversion from integer to floating-<br/>point and from floating-point to integer formats</li> <li>Performs (2 minus X) for Newton-Raphson<br/>division</li> <li>Special graphics operation such as Min and<br/>Max</li> <li>Full serial scan test mode for all input and out-<br/>put registers eases board and system level<br/>testing</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

# L64210/L64211 Variable-Length Video Shift Registers



| Description  | The L64210 and L64211 are two high-speed<br>Variable-Length Video Shift Registers. These<br>devices can be used individually or as video<br>line delays for the L64200 series filter proces-<br>sors.<br>The L64210 provides four individual 8-bit shift<br>registers, each with a length of up to 1032, and<br>is packaged in a 68-pin plastic leaded chip car-<br>rier or ceramic pin grid array.<br>The L64211 provides eight individual 8-bit shift<br>registers, each with a length adjustable to 516<br>and is packaged in a 120-pin plastic or ceramic<br>pin grid array.                                                                                    | L64210/L64211 Chip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |
|--------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features     | <ul> <li>Variable-length video shift register</li> <li>Acts as a variable-length line delay, reformatting serial (raster-scanned video) data into a 2-D video signal for image processing</li> <li>Can work individually or with any of the LS1 Logic L64200 series filter processors</li> <li>L64210 contains four separate 8-bit shift registers whose length can be varied from 24 to 1032</li> <li>L64211 contains eight separate 8-bit shift registers whose length can be varied from 12 to 516</li> <li>High data rates</li> <li>Commercial Military 20 MHz 16 MHz 15 MHz 12 MHz</li> </ul>                                                                  | <ul> <li>Control available to blank (force to zero) data outputs during horizontal video blanking intervals</li> <li>Control available to blank (force to zero) data inputs, which could be used to ignore invalid data during vertical video blanking intervals</li> <li>Input data can be sent to all eight internal shift registers simultaneously</li> <li>L64210 is available in a 68-pin PLCC (plastic leaded chip carrier) or CPGA (ceramic pin grid array) package</li> <li>L64211 is available in a 120-pin PPGA (plastic pin grid array) or CPGA (ceramic pin grid array) package</li> </ul>                                                                     |
| Architecture | The L64211 contains eight individual 8-bit vari-<br>able-length shift registers which can be used<br>as video line delays. The L64210 has every<br>other shift register output connected to exter-<br>nal package pins and effectively has four indi-<br>vidual 8-bit shift registers. The length of the<br>shift registers is controlled by the value resid-<br>ing in the level-triggered LENGT <u>H la</u> tch regis-<br>ter controlled by an active LOW WE input. The<br>length of each of the eight shift registers of the<br>L64211 can be varied from 12 to 516 bits by<br>loading the LENGTH register according to:<br>Number of Shifts = (4 • LENGTH) + 8. | where 0 is an illegal input. Since the L64210<br>internally cascades two shift registers to-<br>gether, each of the resulting four registers can<br>be varied from 24 to 1032 bits long, and its<br>length is determined by the equation:<br>Number of Shifts = (8 • LENGTH) + 16.<br>In a video or image processing system, the<br>length of each shift register is normally set to<br>the number of pixels per video line. When used<br>in this fashion (as a video line delay or as a<br>front end to any of the LSI Logic real-time<br>image-processing chips), the line delay ouputs<br>the pixels vertically adjacent to (in the same<br>column as) the input pixel. |

©1987,1988, 1989, 1990, 1991 LSI Logic Corporation.

# L64212 Variable-Length Video Shift Register (HVSR)



| Description                    | The L64212 is a high-speed Variable-Length<br>Video Shift Register. This device can be used<br>individually or as video line delays for the<br>L64200 family of processors. The delay of the<br>L64212 can be set to any value between 11 and<br>4140. The L64212 features fully static operation<br>and 40 MHz data rates. The L64212 can be<br>operated in a circular buffer mode, in which<br>the buffer is filled once and then read continu-<br>ously.<br>The L64212 has four delay elements each with<br>a maximum delay of 1035. Two data inputs<br>allow operation in 18-bit applications with<br>delays up to 2070 or as two independent 9-bit<br>line delays. The L64212 is packaged in a 95-pin<br>grid array. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|--------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features                       | <ul> <li>Variable-length video shift register</li> <li>Acts as a variable-length line delay, reformatting serial (raster-scanned video) data into a 2-D video signal for image processing</li> <li>Contains four separate 9-bit shift registers whose length can be varied from 11 to 1035</li> <li>Programmable for any delay value between 11 and 4140</li> </ul>                                                                                                                                                                                                                                                                                                                                                       | <ul> <li>High data rates         <ul> <li>Commercial</li> <li>Military</li> <li>40 MHz</li> <li>40 MHz</li> <li>30 MHz</li> <li>30 MHz</li> </ul> </li> <li>Variable-length circular buffer</li> <li>3-State outputs for double-buffered memories</li> <li>Available in 95-pin CPGA (ceramic pin grid array) package</li> </ul>                                                                                                                                                                                                |
| Pin Listing and<br>Description | <ul> <li>DIO<br/>Nine-bit input data bus. Data inputs are loaded<br/>into the first stage of the first shift register at<br/>the rising edge of CLK while SHIFT/HOLD is<br/>HIGH.</li> <li>DI1<br/>Nine-bit input data bus. Data inputs are loaded<br/>into the first stage of the third shift register at<br/>the rising edge of CLK while SHIFT/HOLD is<br/>HIGH. Only active when internal control signal<br/>Zinp is HIGH.</li> <li>CLK<br/>System clock (when SELCLK is LOW), active at<br/>the rising edge.</li> <li>WCLK<br/>System clock (when SELCLK is HIGH), active at<br/>the rising edge. Used to load circular buffer.</li> </ul>                                                                           | SELCLK<br>Selects either CLK (when LOW) or WCLK<br>(when HIGH) as system clock.<br>SRWE<br>Enables writing of data into the shift registers.<br>Held HIGH for line delay applications and dur-<br>ing loading in circular buffer applications. Held<br>LOW during reading in circular buffer applica-<br>tions.<br>CI.0 to CI.7<br>Control input bus. This bus is common to all<br>L64200 series devices. On the L64212, the bus is<br>used to load the length of each of the delay<br>elements and other control information. |

©1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

# L64220 Rank-Value Filter (RVF)



| Description  | The L64220 computes a given rank of the input<br>values in a moving window and outputs the rank<br>value. The operation is similar to a linear<br>transversal filter except that the output is cho-<br>sen from a sorted list of the input values rather<br>than a weighted sum of the input values. Some<br>examples of useful rank values include the max-<br>imum, minimum and median. Median filtering<br>has been shown to be effective in removing<br>noise that has a probability density with long<br>tails (i.e., spikey noise), while preserving mono-<br>tonic changes in the input data. The maximum<br>and minimum can also be used to suppress cer-<br>tain types of noise in a non-linear manner.<br>The Rank-Value Filter can be reconfigured for<br>operation as an 8 x 8, 4 x 16, 2 x 32 filter or as a<br>1 x 64 1-D filter. Values can be masked from the<br>computation, giving the user very general con-<br>trol over the window of the filter. Thus, the size<br>and shape of the window can be varied for<br>many applications. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|--------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features     | <ul> <li>64-tap, 12-bit reconfigurable Rank-Value Filter processor (RVF)</li> <li>Sorts and selects output data value based upon input rank (000000 = min, 111111 = max)</li> <li>Configurable for 8 x 8, 4 x 16, 2 x 32 or 64-tap window size</li> <li>Operates on signed or unsigned data</li> <li>Eight separate 12-bit input buses</li> <li>Configurable window shape and size</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <ul> <li>Double-buffered coefficient/control registers</li> <li>High-speed real-time operation         <ul> <li>Commercial Military</li> <li>20 MHz</li> <li>16 MHz</li> <li>15 MHz</li> <li>12 MHz</li> </ul> </li> <li>Extremely useful as a median filter to remove impulse-like (salt and pepper) noise</li> <li>Fully compatible with other LSI Logic L64200 series devices</li> </ul>                                                                                                                                                                                                  |
| Architecture | The L64220 Rank-Value Filter (RVF) sorts all the<br>values within a window and outputs the value<br>of interest as determined by the RANK selec-<br>tor. Commonly used rank values are the maxi-<br>mum or minimum value within a set of inputs.<br>The most common application of the device<br>will be as a median filter which has excellent<br>properties for removal of impulse-like noise.<br>The device is a stand-alone filter which can<br>operate on either 1-D or 2-D windows where<br>each data point is up to 12 bits in length. The<br>L64220 is easily reconfigurable to perform RVF<br>operations with a variety of window sizes and<br>shapes.                                                                                                                                                                                                                                                                                                                                                                                          | The Rank-Value Filter operates at very high<br>speeds and is useful in high-end applications<br>such as radar signal processing, image pro-<br>cessing, high-speed data communications and<br>other areas where performance and process-<br>ing power are important.<br>The device contains eight individual 8-tap shift<br>registers (RVFO–RVF7), each 12 bits wide. By<br>controlling the input source to each 8-tap shift-<br>register section, the Rank-Value Filter can be<br>configured as a 64-tap 1-D Rank-Value Filter or<br>as a 2-D filter with a 2 x 32, 4 x 16 or 8 x 8 window. |

# L64230 Binary Filter and Template Matcher (BFIR)



| Description  | The L64230 is a 1024-tap high-speed binary<br>transversal filter processor and template matcher.<br>The processor can be configured as a 1-D (one-<br>dimensional) filter for radar or other signal process-<br>ing applications, or as a 2-D (two-dimensional) filter<br>for image processing applications. The processor<br>accepts 2-D data directly from a L64210/L64211<br>Variable-Length Video Shift Register or other video<br>source. The coefficients can be changed in time to<br>perform adaptive filtering and correlation. The win-<br>dow and/or precision of a 1-D or 2-D filter is<br>expandable using more L64230 processors with<br>minimal external logic.<br>The processor is ideally suited for real-time image<br>processing applications, like video pattern match-<br>ing, noise removal and the morphological opera-<br>tions, erosion and dilation. The maximum window<br>size is 32 x 32 for a single chip. Video output format-<br>ting circuitry is also available on chip to clip the<br>ouput to a single bit. Data throughput of 20 MHz<br>(WCCOM) makes the processor suitable for radar<br>processing. Implemented in 1.5-micron drawn gate | length (0.9-micron effective channel length) low power HCMOS technology, the L64230 is available in a 155-lead ceramic pin grid array package.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features     | <ul> <li>Performs FIR filtering, template matching, erosion and dilation</li> <li>Compatible with the L64200 family of products</li> <li>1024-tap sections, each operating on 1-bit data and 1 1/2-bit coefficients</li> <li>Reconfigurable for 1-D and 2-D correlation/ convolution/morphology</li> <li>Multiple processors can be used to extend data and/or coefficient precision</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <ul> <li>Multiple processors can achieve window sizes of over 64K taps</li> <li>16-bit output precision</li> <li>Double buffering of coefficients</li> <li>High speed operation</li> <li>Commercial Military         <ul> <li>20 MHz</li> <li>16 MHz</li> <li>15 MHz</li> <li>Available in 155-lead CPGA (ceramic pin grid array) package</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                 |
| Architecture | The core of the processor is organized as 32 32-tap<br>filter sections. The outputs of all 32-tap sections<br>are summed and delayed by the variable-length<br>shift register. This delayed output is added to an<br>incoming partial result to form the processor out-<br>put. The partial result input is used to sum partial<br>results in a multi-processor system and to set the<br>threshold value to clip the output to a single bit.<br>The variable-length shift register is used only in<br>multiprocessor systems to compensate for addi-<br>tional latency acquired in the partial result path.<br>Each filter tap performs the basic XNOR and AND<br>operations. The Ai, j and Bi, j are stored in double<br>buffered registers. Bi, j controls the XNOR gate<br>ane Ai, j controls the AND gate. The XNOR gate<br>performs inversion (erosion) or magnitude differ-                                                                                                                                                                                                                                                                                              | encing (template matching). The AND gate performs masking (template matching) or 1-bit multiplication (FIR filtering, dilation, erosion). The outputs of all taps are summed to produce the final result. It should be noted that no significant bits of any signal are lost.<br>The processor has 32 single-bit inputs (DIO-DI31). For 1-D filtering, the only active input is DIO. When performing 2-D operations over N $\times$ M window, N of the inputs are active. Normally, when performing 2-D operations, an L64/210/211 Video Shift Register with a raster-scanned signal as its input would provide the N active data inputs. In this case, the output of the processor, DO(n) represents the raster-scanned output. |

©1987, 1988, 1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

## L64240 Multi-Bit Filter (MFIR)



| Description         | The L64240 is a 64-tap high-speed transversal fil-<br>ter processor consisting of two 32-tap sections,<br>with 8-bit wide coefficients and data. The pro-<br>cessor can be configured as a 1-D (one-dimen-<br>sional) filter for radar or other signal processing<br>applications, or as a 2-D (two-dimensional) filter<br>for image processing applications. The proces-<br>sor accepts 2-D data directly from a<br>L64210/L64211 Variable-Length Video Shift<br>Register or other video source. The coefficients<br>can be changed to perform adaptive filtering and<br>correlation. The window and/or precision of a<br>1-D or 2-D filter is expandable using more L64240<br>processors with minimal external logic.<br>The processor is ideally suited for real-time<br>image processing applications such as video<br>pattern matching, noise removal, inverse filter-<br>ing, edge enhancement, and edge detection. The<br>maximum window size is 8 x 8 for a single chip.<br>Video output formatting circuitry is also available<br>on-chip to alter gain, threshold and other param-<br>eters. Worst-case commercial grade data<br>throughput of 20 MHz make the processor suit-<br>able for radar processing. Implemented in | <text></text>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features            | <ul> <li>Two 32-tap sections, each 8-bit data and coefificients</li> <li>One 32-tap section, each 16-bit data or coefficients</li> <li>Reconfigurable for 1-D and 2-D correlation/ convolution</li> <li>Multiple processors can be used to extend data and/or coefficient precision up to 24 bits</li> <li>Multiple processors can achieve window sizes of over 1024 taps</li> <li>Two's complement or unsigned 8-bit input data and coefficient</li> <li>Output precision up to 40 bits for 1-D processing, up to 24 bits for 2-D processing</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | <ul> <li>Double buffering of coefficients</li> <li>Format adjustment for video display</li> <li>On-chip barrel shifter for precision expansion</li> <li>Block floating-point format output</li> <li>Configurable as an IIR filter</li> <li>High speed operation         <ul> <li>Commercial Military</li> <li>20 MHz</li> <li>16 MHz</li> <li>15 MHz</li> <li>Ability to perform Sobel edge extraction</li> </ul> </li> <li>Available in 155-lead CPGA (ceramic pin grid array) package</li> </ul> |
| <b>Árchitecture</b> | The L64240 Multi-Bit Filter is a stand-alone<br>Finite Impulse Response (FIR) filter which can<br>operate on either 1-D or 2-D data. It is easily<br>reconfigurable to perform FIR filter operations<br>with a variety of window sizes and shapes.<br>It operates at very high speeds and is useful in<br>high-end applications such as radar signal<br>processing, image processing, high speed data<br>communications and other areas where per-<br>formance and processing power are important.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | The L64240 performs convolution/correlation operations of the type:<br>$1 - D: y(n) = \sum_{l=0}^{L-1} hl x(n - l)$ $1 - D: y(n, m) = \sum_{l=0}^{L-1K-1} hl, k x(n - l, m - k).$ The device contains eight individual 8th order FIR filters (FIRO-FIR7).                                                                                                                                                                                                                                          |

©1987,1988, 1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

71
# L64243 3 x 3 Multi-Bit Filter (MFIR3)



| Description   | The L64243 is a 9-tap high speed transversal filter processor consisting of a 9-tap section, with 8-bit wide coefficients and data. The processor can be configured as a 1-D (one-dimensional) filter for radar or other signal processing applications, or as a 2-D (two-dimensional) filter for image pro-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |
|---------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|               | data directly from a L64210/L64211 Variable-<br>Length Video Shift Register or other video<br>source. The coefficients can be changed to per-<br>form adaptive filtering and correlation.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |
|               | The processor is ideally suited for real-time<br>image processing applications such as video pat-<br>tern matching, noise removal, inverse filtering,<br>edge enhancement and edge detection. The max-<br>imum window size is 3 x 3 for a chip. Data<br>throughput of 40 MHz makes the processor suit-<br>able for radar processing. The L64243 is imple-<br>mented in a 1.5-micron drawn gate length (0.9-<br>micron effective channel length) low power<br>HCMOS technology.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Features      | <ul> <li>9-taps, 8-bit data and coefficients</li> <li>Reconfigurable for 1-D and 2-D correlation/convolution</li> <li>Two's complement or unsigned 8-bit input data and coefficient</li> <li>Output precision up to 20 bits</li> <li>Double buffering of coefficients</li> <li>High speed operation</li> <li>Commercial Military</li> <li>L64243-40</li> <li>Available in 68-pin PLCC (plastic leaded chip carrier) package</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Block Diagram | CI.0<br>CI.0<br>to<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI.7<br>CI |
|               | $\begin{array}{c ccccccccccccccccccccccccccccccccccc$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|               | to $D$ $I$                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |

Two Internal Pipeline Stages

FIR2

### **L64245 FIR Filter Processor** Preliminary

| Description | The L64245 is a device for computing FIR Filters<br>on continuous data streams at data rates up to<br>40 MHz. 1-D (one-dimensional) filters with a<br>range of data sample rates and filter lengths<br>can be implemented. | is determined by the input or output data rate.<br>As this data rate drops below the device's<br>clock rate, the number of taps available<br>increases.                                                                                             |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | Input and coefficient data are both 10-bit<br>signed or unsigned values. Both real and com-<br>plex (I&Q) data types are supported.                                                                                        | The L64245 consists of 26 processing elements.<br>Each element is a 40 MHz multiplier combined<br>with eight coefficient registers and an eight<br>tap shift register. This makes it possible to<br>implement real filters ranging from 208-taps at |
|             | The L64245 is capable of implementing a range<br>of filter functions. Decimating filters, interpola-<br>tors, interleaved and complex filters are all<br>supported. The length of the filter in all cases                  | 5 MHz to 26-taps at 40 MHz. Coefficients not<br>being used by a multiplier can be updated<br>without effecting the operation of the filter.                                                                                                         |
| Features    | <ul> <li>26 10*10 multiplier accumulators</li> <li>208 coefficient registers</li> <li>Real and complex filters</li> <li>Interpolation and decimation</li> <li>Up to eight independent interleaved data stream</li> </ul>   | <ul> <li>Clock/Data Rates<br/>L64245-30 30 MHz<br/>L64245-40 40 MHz</li> <li>68-pin CPGA (ceramic pin grid array) or PPGA<br/>(plastic pin grid array) package</li> </ul>                                                                           |



| Description  | The L64250 computes histograms and modified<br>Hough transforms for data sets up to 2 <sup>24</sup> points<br>or images up to 4096 x 4096 pixels. In addition,<br>pixel location operations may be performed in<br>which the X and Y coordinates of pixels of des-<br>ignated grey values are stored. Data rates up<br>to 20 MHz and data precisions up to nine bits<br>are accommodated.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | L64250 Chip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Features     | <ul> <li>Histogram and Hough transform calculation performed on images up to 4096 x 4096 pixels</li> <li>Four 512 x 9 look-up tables provided to perform user-defined point-wise transformations</li> <li>Real-time histogram equalization</li> <li>High data rates         <ul> <li>Commercial</li> <li>Military</li> <li>20 MHz</li> <li>16 MHz</li> <li>15 MHz</li> <li>12 MHz</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <ul> <li>Two system clocks provided for different pixel<br/>and host controller data rates</li> <li>Marker circuit allows users to flag points of<br/>interest on the histogram, modified Hough<br/>transform or accumulated histogram</li> <li>Available in a 68-pin CPGA (ceramic pin grid<br/>array) or 68-pin PLCC (plastic leaded chip car-<br/>rier) package</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                        |
| Architecture | The architecture of the L64250 accommodates<br>the implementation of multiple algorithms with<br>the same memory-based circuitry. The particu-<br>lar operation that is to be performed is defined<br>via a group of mode latches.<br>The accumulation memory (ACC RAM) holds<br>the histogram, modified Hough transform par-<br>tial results or the X and Y pixel coordinates.<br>Four 512 x 9 LUT RAMs hold any combination<br>of the histogram-equalized transfer function,<br>user-specified transfer functions, the function<br>needed to perform the modified Hough trans-<br>form (Xtanφ or Ycotφ) or a table indicating<br>which pixel locations should be stored.<br>The X and Y counters are used when perform-<br>ing modified Hough transforms and pixel loca-<br>tion and contain the X and Y coordinates within<br>the image. The LUT, adder and counters com- | pute the Hough transform parameter for each<br>point in the image. The user controls the X and<br>Y counters via the count (CX, CY) and reset<br>(RX, RY) pins.<br>The I/O controller is used to generate address-<br>es for the RAMs when reading results from the<br>processor or loading the LUTs. The processor<br>output comes from either the ACC RAM, the<br>LUT RAM or the marker memory depending on<br>the type of operation being performed.<br>Two clocks control the flow of data in the sys-<br>tem. CLK1 is the pixel or input data clock. CLK2<br>is provided to allow the user to read data from<br>or write data into the RAMs at a lower rate<br>than the data input rate. CLK2 can be tied to<br>CLK1 when all operations are performed at the<br>data input rate (e.g. histogram equalization). |

# L64260/L64261 High-Speed Versatile FIR Filter (VFIR)



| Description          | The L64260/61 compute inner products in many different forms. FIR filters to perform decimation, interpolation, adaptive filtering and 2-D (two-dimensional) filtering can be implemented. In addition, matrix-matrix and matrix-vector multiplication can both be performed. Each processor contains four high-speed MACs each with four data and four coeffcient registers. An on-chip sequencer is used to control the chip when repetitive operations are performed. There are two versions of the processor. The L64260 comes in a 223-pin ceramic pin grid array with eight 16-bit data inputs bonded out. The L64261 comes in a 144-pin ceramic pin grid array that does not provide the use of all I/O pins. The L64261 has two 16-bit data inputs, three 12-bit data inputs and three 12-bit data inputs that are shared with the buses needed to cascade parts. In applications not requiring both the additional data input buses and the ability to cascade parts, the L64261 can be used. The L64260 is useful in applications in which either very high I/O bandwidth is required (e.g.,                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | Image: Additional and the set of th |
|----------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features             | <ul> <li>Four 16-bit MACs</li> <li>On-chip control functions reduce system size</li> <li>Multiple chips can be used to increase performance</li> <li>Flexible architecture with 16 coefficient and data registers</li> <li>High I/O bandwidth for: <ul> <li>Adaptive filtering</li> <li>Matrix-matrix or matrix-vector multiplication</li> <li>General inner products</li> </ul> </li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | and interpolation<br>Can perform one-chip 4 x 4 convolution<br>High data rates<br>Commercial Military<br>40 MHz 30 MHz<br>30 MHz 25 MHz<br>L64260 is available in a 223-pin CPGA (ceramic pin<br>grid array) package<br>L64261 is available in a 144-pin CPGA (ceramic pin<br>grid array) package                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
| L64260 Block Diagram | CIO DIO CI1 DI1 CI1 | Cl2 Dl2<br>Cl3 Dl3<br>16  16  16  16  16<br>IN1  IN2<br>A  TAP 2<br>B  TAP 3<br>B  TAP 3<br>R  R  R  16  SRO<br>26  16  Delays<br>R  R  22  PR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |

©1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

# L64270 64 to 64 Crossbar Switch (XBAR)



| Description   | The L64270 is a 64 to 64 Crossbar Switch in<br>which any of the 64 outputs can be connected<br>to any of the 64 inputs without any blocking<br>constraints. In addition, any output can be set<br>to a constant value or put in a high impedance<br>state. Each of the 64 switches can be operated<br>in a flow through mode with a delay of 25 ns<br>from input to output or in a pipelined mode with<br>a delay of 15 ns from clock to output.<br>The device can be put into a bus and/or a bidi-<br>rectional mode to simplify operation with multi-<br>bit uni-directional or bidirectional buses. The<br>L64270 is implemented in a 1.5-micron drawn<br>gate length (0.9-micron effective channel<br>length) low power HCMOS technology. | E64270 Chip                                                                                                                                                                                                                                |
|---------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features      | <ul> <li>Non-blocking 64 to 64 crossbar switch</li> <li>Pipelined or flow through modes</li> <li>Multiple chips can be used to increase switch size</li> <li>Outputs can be set to constant values</li> <li>Can easily switch buses of different widths</li> <li>Can be be configured as 64 bidirectional ports</li> <li>Double buffered control signals</li> <li>Can perform arithmetic or logical shifting and bit rotation</li> </ul>                                                                                                                                                                                                                                                                                                      | <ul> <li>High data rates         <ul> <li>Pipelined Flow Through Mode</li> <li>Mode Mode</li> <li>L64270JC-40 40 MHz 25 ns</li> <li>L64270JC-30 30 MHz 35 ns</li> </ul> </li> <li>160-pin PQFP (plastic quad flat pack) package</li> </ul> |
| Block Diagram | REGADR.0<br>to<br>REGADR.6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                            |



©1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

# L64280 Complex FFT Processor (FFTP) Preliminary



| Description     | The L64280 FFTP (Fast Fourier Transform<br>Processor) is a floating-point complex FFT pro-<br>cessor and is designed for primary use with<br>the L64281 FFTSR (Fast Fourier Transform Video<br>Shift Register) in real-time FFT systems. It can<br>also be used in a single processor configura-<br>tion in which system cost is reduced along<br>with system performance. The FFTP includes<br>the FFT controller and complex exponential<br>ROM needed to compute transforms of 2048<br>points or less. For longer transforms, external<br>controllers and coefficient storage devices are<br>required.<br>The device performs both the forward and<br>inverse transforms and can accept data in<br>either normal order or bit-reversed order.<br>A variety of operating modes and data formats<br>can be chosen. The input data can be either a<br>floating-point or fixed-point number. Likewise,<br>the output data can be either a floating-point<br>or fixed-point number. For fixed-point outputs,<br>a user supplied scale factor determines which<br>internal bits are output. | <text></text>                                                                                                                                                                                                                                                        |
|-----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features        | <ul> <li>Computes FFT butterflies at 20 MHz rate</li> <li>Real or complex multiplication-accumulation</li> <li>Integer or floating-point data formats</li> <li>Internal FFT controller for up to 2K point FFT</li> <li>Internal complex exponential, real sinusoid ROM for up to 2K point FFT</li> <li>Forty-bit internal accumulation for high precision</li> <li>Applications in modulation and demodulation</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <ul> <li>Internal controller for single processor systems</li> <li>High data rates         <ul> <li>Commercial Military</li> <li>40 MHz</li> <li>30 MHz</li> <li>25 MHz</li> </ul> </li> <li>Available in a 144-pin CPGA (ceramic pin grid array) package</li> </ul> |
| Pin Listing and | EDI.0:3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | exponent appears on these pins. In fixed-point                                                                                                                                                                                                                       |

**Pin Listing and** Description

(the highest numbered bit is always the most significant)

Four-bit input exponent set to constant for fixed-point data input.

#### RDI.0:19

Twenty-bit real data mantissa input.

#### IDI.0:19

Twenty-bit imaginary data mantissa input.

#### ED0.0:3/0VF.0:3

Four-bit output exponent and overflow flags. In floating-point output mode, the output data

©1990, 1991 LSI Logic Corporation. All rights reserved.

exponent appears on these pins. In fixed-point output mode, OVF.0 HIGH indicates overflow of the data on RDO, and OVF.1 is the sign of the data on RDO; OVF.2 HIGH indicates overflow of the data on IDO, and OVF.3 is the sign of the data on IDO.

#### RD0.0:19

Twenty-bit real data mantissa output.

#### ID0.0:19

Twenty-bit imaginary data mantissa output.

# L64281 FFT Video Shift Register(FFTSR) Preliminary



| Description | The L64281 is a high-speed FFT (Fast Fourier<br>Transform) video shift register. It is used to per-<br>form data formatting in real-time FFT systems<br>using the L64280 FFTP (Fast Fourier Transform<br>Processor), or as a flexible variable-length<br>video line delay. The FFTSR (Fast Fourier<br>Transform Video Shift Register) features fully<br>static operation and 40 MHz data rates.<br>When used in an FFT system, the FFTP devices<br>generate all control signals for the FFTSRs,<br>simplifying the system design. A single FFTSR<br>can perform the data formatting required at<br>each stage of the FFT if the length is limited to<br>2K points and the data word widths are limited<br>to 47 bits. Multiple FFTSRs can be cascaded<br>(and/or paralleled) when longer transform<br>longthe er wider date word ere areavised | Mit Hill       Mit Hill         Mit H |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The user has access to all 48 single-bit delay<br>element inputs and outputs, which makes very<br>flexible video line delays and data buffering<br>possible. The device can be operated in 1, 2, 4,<br>8, 12, 16 and 48-bit modes. The input and output<br>of the device can be independently operated in<br>serial or parallel modes. For example, the input<br>can be serial and the output parallel (video line<br>delay), or the input can be parallel and the out-                                                                                                                                                                                                                                                                                                                                                                        | put serial. The delay of each internal shift reg-<br>ister is 4N + 14, where 0 ≤ N ≤ 255. Therefore, a<br>48-bit signal can be delayed up to 1034 cycles,<br>and a single-bit signal can be delayed up to<br>49632 cycles.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Features    | <ul> <li>High-speed FFT data formatting</li> <li>Flexible video line buffering</li> <li>Serial to parallel data conversion</li> <li>Parallel to serial data conversion</li> <li>Internally configurable for different data word widths</li> <li>Contains 48 independent 1-bit shift registers whose length can be varied from 14 to 1034</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | <ul> <li>All data outputs available</li> <li>High data rates</li> <li>Commercial Military</li> <li>L64281-40</li> <li>40 MHz</li> <li>40 MHz</li> <li>40 MHz</li> <li>30 MHz</li> <li>Available in a 132-pin CPGA (ceramic pin grid array) package</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |

# L64290 Object Contour Tracer



| Description                                                            | The Object Contour Tracer is used to locate the contours of objects in a binary (1-bit) image. It will return the sequence of X, Y coordinates and discrete curvature values for each contour. In addition, the bounding box, area and perimeter of each contour is returned.<br>The device can store images internally with sizes up to 128 x 128 pixels. For images of up to 1024 x 1024 pixels, external RAM is used.<br>Searching for objects can be restricted to a subset of the image to decrease the object detection time. When using the internal RAM, the image is automatically run-length coded which allows the processor to skip runs of eight or more pixels when searching.<br>The tracer will find all contours including contours within other contours for all of the objects within the search window. The user can force the tracer to ignore those contours which are in the interior of an object. | <text><image/></text>                                                                                                                                                                                                                                                                                      |
|------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features                                                               | <ul> <li>Finds all object contours</li> <li>Internal RAM for 128 x 128 pixel images</li> <li>Handles 1K x 1K pixel images with external RAM</li> <li>Automatic run-length coding decreases search time</li> <li>20 MHz clock rate</li> <li>User selectable search window</li> <li>Outputs object contour features {X(n), Y(n)}, {CURV(n)}, {SLOPE(n)} bounding box, area, perimeter</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | <ul> <li>Execution Time (image dependent) for N x M image:<br/>typical: &lt; NM cycles<br/>worst case (checker board pattern):<br/>(4.5)NM cycles</li> <li>68-pin CPGA (ceramic pin grid array) package</li> </ul>                                                                                         |
| <b>Pin Listing and<br/>Description</b><br>(SIGNAL.0 is always the LSB) | XIO.0-XIO.9<br>Ten-bit bus for loading operating and search-<br>ing parameters into the device. Also used to<br>read contour features and the external RAM X<br>coordinate. Data is latched internally when CS<br>is HIGH and RW is LOW. Data is output on this<br>bus when CS and RW are HIGH. The XIO bus<br>floats when CS is LOW.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | <b>REGADR.0-REGADR.4</b><br>Five-bit register address. Selects one of the<br>internal data registers to be output on the XIO<br>and YIO buses when CS and RW are HIGH. If<br>CS is HIGH and RW is LOW, the register with<br>an address of REGADR will be loaded with the<br>data on the XIO and YIO buses. |
|                                                                        | <b>YIO.0-YIO.9</b><br>Similar to the XIO bus, but carries the RAM Y<br>coordinate.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <b>CS</b><br>Chip Select. When HIGH data can be read from<br>or written to the internal data registers. When<br>LOW, the XIO and YIO buses float.                                                                                                                                                          |
|                                                                        | ©1989, 1990, 1991 LSI Logic Corporation. All rights reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 79                                                                                                                                                                                                                                                                                                         |
|                                                                        |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                            |



81

### Video and Still Image Compression



### L64710 8-Error Correcting Reed-Solomon Codec

| Description | The L64710 contains a RS (Reed-Solomon)<br>encoder and a RS decoder. This pipelined,<br>high-speed, error-correction device imple-<br>ments an RS code with 8 bits (1 byte) per sym-<br>bol. The encoder appends 16 redundant check<br>bytes to every K message bytes. The message<br>length K is user-programmable between 38 and<br>239. Each RS codeword consists of N = K + 16<br>bytes of data. Thus the codeword length N may<br>range between 54 and 255 bytes.<br>The decoder is capable of correcting up to 8-<br>byte errors per codeword. Sustained through-<br>put data rates up to 40 Mbytes per second<br>(commercial) are supported for both the<br>encoder and decoder<br>The L64710 is ideally suited for ensuring data<br>integrity in high-performance storage media<br>and communication channels. The device is<br>implemented in a 1.0-micron drawn gate length<br>(0.7-micron effective channel length) HCMOS<br>technology. | Image: set of the set of |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Eight bits (1 byte) per code symbol</li> <li>Sixteen bytes of redundancy per codeword</li> <li>Percentage redundancy as low as 6.79%</li> <li>Corrects up to 8 byte errors per codeword</li> <li>Corrects single burst up to 57 bits long</li> <li>Systematic Reed-Solomon code for easy retrieval of message data</li> <li>User-selectable codeword length of between 54 and 255 bytes</li> <li>Separate encoder and decoder for full duplex operation</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | <ul> <li>Pipelined architecture with high data rate<br/>Commercial Military<br/>40 MHz 40 MHz<br/>30 MHz 30 MHz</li> <li>Fully static design with no minimum speed<br/>requirement</li> <li>Built-in test modes</li> <li>Available in a 68-pin CPGA (ceramic pin grid<br/>array) package</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |

# L64715 Two-Error Correcting BCH Encoder-Decoder



| Description | The L64715 implements the forward error cor-<br>rection, bit filling and synchronization scheme<br>specified in CCITT (International Consultative<br>Committee for Telephones and Telegraphs) rec-<br>ommendation H.261. The forward error correct-<br>ing code is a 2-error correcting BCH code. The<br>device contains both an encoder and a decoder<br>for full duplex operation.<br>The device processes blocks of 512 bits. Each<br>block consists of a 511-bit BCH codeword and<br>a single internally generated or user supplied<br>frame bit. The encoder appends 18 bits of<br>redundant check bits to every 493 bits of mes-<br>sage to form the BCH codeword. The message<br>consists of either 493 bits of data or a fill indi-<br>cator bit and 492 bits of data or a fill indicator<br>and 492 fill bits.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | The device can be programmed to operate with or without bit filling. When the fill mode is selected, the first message bit is used to indicate if the rest of the message has been filled or contains data.<br>Sustained encoded bit rates of up to 30 or 40 Mbits per second are supported for both the encoder and decoder in full duplex mode. |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The BCH decoder can correct up to two errors<br>per codeword. The number of errors that have<br>been corrected is reported for channel char-<br>acterization.<br>When internal framing and synchronization is                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                                                                                                                                                                                                                                                                                                   |
|             | selected, the encoder appends a single fram-<br>ing bit, as specified in CCITT recommendation<br>H.261, to each BCH codeword. The decoder<br>will automatically detect the synchronization<br>pattern to determine the codeword boundary.<br>External synchronization can also be provided,<br>in which the codeword boundary for the<br>decoder is provided externally.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | L64715 Chip                                                                                                                                                                                                                                                                                                                                       |
| Features    | <ul> <li>Codeword size of 511 bits</li> <li>Corrects up to two bits of errors per codeword</li> <li>Separate encoder and decoder for full duplex operation</li> <li>Optioned the president of the first first second seco</li></ul> | <ul> <li>Compatible with CCITT H.261 requirements</li> <li>40/30 MHz data rate for decoder and encoder</li> <li>Internal BCH decoding buffers</li> <li>44-pin PLCC (plastic leaded chip carrier) package</li> </ul>                                                                                                                               |

Optional synchronization and bit filling

# L64720 Video Motion Estimation Processor (MEP)



| Description | The MEP (Motion Estimation Processor)<br>detects the relative motion between data<br>blocks in two video frames. This operation<br>makes it possible to transmit or store less<br>information in a video compression system.                                                                                                 | All input and output data is double buffered to<br>minimize the main memory bandwidth require-<br>ments. The search window and data blocks<br>are loaded sequentially while the output values<br>are randomly accessed.                |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The data block (user selectable for either<br>16 x 16 or 8 x 8) in the current video frame is<br>offset and compared with the reference image.<br>The position of the best match, the minimum<br>error and the zero offset error are returned by<br>the processor. The error computed is the sum<br>of absolute differences. | The device is available in 68-pin ceramic and plastic PGAs (pin grid arrays).                                                                                                                                                          |
|             | For the 16 x 16 data block size, errors are com-<br>puted for offsets of -8 to +7 in both the X and Y<br>dimensions. For the 8 x 8 data block size, errors<br>are computed for offsets of -4 to +3 in both the<br>X and Y dimensions. In both cases, multiple<br>devices can be used to increase the search<br>window size.  |                                                                                                                                                                                                                                        |
|             | The L64720-30 can process a 352 x 288 image<br>at a 30 MHz frame rate with a 16 x 16 data<br>block size. When operating with an 8 x 8 data<br>block size, the L64720-30 can process broad-<br>cast quality images (600 x 480) at a 30 MHz<br>frame rate.                                                                     | L64720 Chip                                                                                                                                                                                                                            |
| Features    | <ul> <li>16 x 16 or 8 x 8 data block</li> <li>32 x 32 or 16 x 16 search window</li> <li>Search window can be increased with multiple devices</li> <li>Multiple devices can be used for increased performance</li> </ul>                                                                                                      | <ul> <li>Compatible with proposed CCITT standard</li> <li>30/40 MHz clock rates</li> <li>Double buffered I/O</li> <li>Simple control</li> <li>68-pin CPGA (ceramic pin grid array) or PPGA (plastic pin grid array) package</li> </ul> |

# L64730 Discrete **Cosine Transform Processor (DCT)** Preliminary



#### Description

The DCT (Discrete Cosine Transform) Processor computes both the forward and inverse DCT over 8 x 8 data blocks and meets the CCITT (International Consultative Committee for Telephones and Telegraphs) standard. Up to 12-bits of data precision is available for the input and output data. The output can also be rounded to 9 or 12 bits. The device supports data rates up to 40 MHz.

All DCT coefficients and control signals are generated internally; the user only supplies a signal indicating the beginning of the data block, the direction of the transform and the number of bits desired at the output.

The device can also perform the loop filtering specified in the CCITT standard. This operation is performed at the same rate as the DCT and inverse DCT.

The Discrete Cosine Transform is ideal for image or video compression systems as the DCT coefficients can typically be coded with fewer bits of information than the original image. To ensure proper tracking between an encoder and decoder, the proposed CCITT standard has placed strict limits on the statistics of the errors encountered when computing the inverse DCT. This device complies fully with these requirements.

The device is available in 68-pin ceramic and plastic PGAs (pin grid arrays).



#### L64730 Chip

- Features
- 8 x 8 data block
- Handle continuous data streams
- Up to 12-bit input and output precision
- Computes forward and inverse transforms Multiple devices can be used for increased
  - performance
- Compatible with proposed CCITT standard
- Performs spacially variant loop filtering
- 30/40 MHz clock rates
- Simple external control
- 68-pin CPGA (ceramic pin grid array) or PPGA (plastic pin grid array) package



| Description | The DCT (Discrete Cosine Transform) Processor<br>computes both the forward and inverse DCT                                                                                                                                                                                                                                                                                                                                                                                                                                                              | The user only supplies a signal indicating the beginning of the data block, the direction of the                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | over 8 x 8 data blocks and meets the proposed<br>CCITT (International Consultative Committee for<br>Telephones and Telegraphs) standard (H.261).<br>The device operates with either signed or<br>unsigned pixel data. Eight-bit unsigned pixel<br>data is transformed into 11-bit signed DCT<br>coefficients while 9-bit signed pixel data is<br>transformed into 12-bit signed DCT coefficients.<br>DCT coefficients are accepted and generated<br>in either raster order or zig-zag order. The pixel<br>data (O is always in raster order. The device | transform, the format of the pixel data and the<br>ordering of the DCT coefficients. The Discrete<br>Cosine Transform is ideal for image or video<br>compression systems as the DCT coefficients<br>can typically be coded with fewer bits of infor-<br>mation than the original image. To ensure prop-<br>er tracking between an encoder and decoder,<br>the proposed CCITT standard has placed strict<br>limits on the statistics of the errors encoun-<br>tered when computing the inverse DCT. This<br>device combiles fully with these requirements. |
|             | supports data rates up to 35 MHz.<br>The cosine basis functions and control signals<br>are generated internally.                                                                                                                                                                                                                                                                                                                                                                                                                                        | The device is available in 68-pin ceramic and<br>plastic PGAs (pin grid arrays) and 100-pin<br>PQFP's (plastic quad flat packs).                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Features    | <ul> <li>8 x 8 data block</li> <li>Handles continuous data streams</li> <li>9-bit signed or 8-bit unsigned pixel data</li> <li>Raster order pixel data</li> <li>Zig-zag or raster order DCT coefficients</li> <li>Compatible with proposed CCITT standard</li> </ul>                                                                                                                                                                                                                                                                                    | <ul> <li>Bypass mode</li> <li>20/27/35 MHz clock rates</li> <li>Simple external control</li> <li>68-pin CPGA (ceramic pin grid array) or PPGA (plastic pin grid array) or 100-Pin PQFP (plastic quad flat pack) package</li> </ul>                                                                                                                                                                                                                                                                                                                        |

L64735

**Discrete Cosine** 

Preliminary

### L64740 DCT Quantization Processor (DCTQ)



#### Description

The L64740 performs many of the functions required after the DCT (Discrete Cosine Transform) and before the IDCT (Inverse Discrete Cosine Transform) of the proposed CCITT (International Consultative Committee for Telephones and Telegraphs) RM8 and H.261 and JPEG (Joint Pictures Expert Group) R5 baseline image compression standards. The device will optionally perform the variable threshold function in CCITT mode and the quantization and the zig-zag run-length coding in both modes. In addition, the inverse runlength coding and inverse quantization can be performed.

The L64740 can accept DCT data directly from the L64730 (DCT processor) and generate data for the L64730. In addition, the device will accept DCT data in raster scanned or transposed formats.

When operating as a CCITT encoder, the DCTQ generates the run and level information to be coded and transmitted to the decoder and the quantized DCT coefficients which are processed by the inverse DCT processor. The DCTQ accepts the run and level information and reconstructs the DCT coefficients which are passed to the inverse DCT processor when

operating in a CCITT decoder. Operation in JPEG systems is simpler. In the encoder, the device quantizes the incoming block of coefficients using two internally stored tables. After quantizaton, the coefficients are zig-zag runlength coded. In the decoder, the inverse of the two operations is performed.



L64740 Chip

- 30/40 MHz clock rates
- Simple external control
- 84-pin CPGA (ceramic pin grid array) or PLCC (plastic leaded chip carrier) package

Features

- 8 x 8 data block
- Handles continuous data streams
- Performs quantization and inverse quantization
- Two quantization tables for JPEG operation
- Zig-zag run-length coding and decoding
   Supports with proposed CCITT and JPEG standards



|             | <b>JPEG Coder</b><br>Preliminary                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Description | The L64745 is a variable-length encoder-<br>decoder used to implement the quantization,<br>zip-zag run-length coding and the variable-<br>length coding and decoding of events as spec-<br>ified in the proposed baseline JPEG (Joint<br>Pictures Expert Group) standard. The device<br>includes four quantization tables and two AC<br>and DC variable-length coding tables.<br>When encoding, the processor will accept<br>11-bit DCT coefficients as generated by the<br>L64735 or similar device. The coefficients are<br>quantized, coded and buffered into 32-bit<br>words. A 32-word output fifo makes it possible<br>to read the data in bursts. | When decoding, the device accepts 32-bit<br>words from the buffer, decodes the events and<br>reconstructs the DCT coefficients which are<br>output in format suitable for processing by the<br>L64735.<br>The encoding and decoding operations can<br>process one pixel and/or event each cycle.<br>This feature makes is possible to cascade the<br>L64745 with the DCT (DCT processor) for high-<br>speed image compression systems.<br>The device can also be used to perform the<br>lossless 2-D (two-dimensional) DPCM coding<br>excluding the 2-D prediction and to collect<br>statistics for code table generation. |
| Features    | <ul> <li>Compatible with proposed JPEG standard (8-R8)</li> <li>Performs quantization, run coding and variable-<br/>length coding</li> <li>32-word coded data FIFO</li> <li>Two downloaded AC and DC code tables</li> <li>Four downloaded quantization tables</li> <li>Can be cascaded with DCT in encoder and<br/>decoder modes</li> </ul>                                                                                                                                                                                                                                                                                                              | <ul> <li>Supports lossless mode</li> <li>Mode for collecting statistics for code table generation</li> <li>Can be used in non-JPEG systems</li> <li>20/27 MHz data rates</li> <li>84-pin CPGA (ceramic pin grid array) or PPGA (plastic pin grid array) or 100 lead PQFP (plastic quad flat pack) package</li> </ul>                                                                                                                                                                                                                                                                                                       |

L64745

# **L64750/51 CCITT Variable-Length Coder/Decoder** Preliminary



| Description | The L64750 and L64751 perform the run-length<br>and variable-length coding and decoding func-<br>tions of the CCITT (Consultative Committee for<br>International Telephones and Telegraphs)<br>video compression standard, respectively.                                                                                                                                                                                                  | Both devices were designed to operate with<br>L64730 (DCT Processor), L64740 (DCT<br>Quantization Processor) and L64760 (Interframe<br>Processor) to form a compact video compres-<br>sion system that can operate at data rates                                                                            |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The L64750 encoder accepts quantized DCT coefficients from the L64740 DCT Quantization Processor and parameters from the L64760                                                                                                                                                                                                                                                                                                           | systems to those required for full CIF CCIT i systems to those needed for processing broad-<br>cast quality video.                                                                                                                                                                                          |
|             | Interframe Processor and the motion compen-<br>sator (the parameters include the quantization<br>stepsize, the motion vectors, the loop filter flag<br>and the inter-intra decision flag). The data is<br>multiplexed and coded according to the CCITT<br>H.261 standard. The composite coded data is<br>packed into 24-bit words for transmission or<br>storage. The device encodes each quantized<br>DCT coefficient in a single cycle. |                                                                                                                                                                                                                                                                                                             |
|             | The L64751 decoder accepts 24-bit words of<br>composite coded data. The header information<br>is decoded and system parameters are passed<br>to the appropriate devices. Each quantized<br>DCT coefficient is decoded in a single cycle<br>and hence can be used in high-speed<br>pipelined systems. The L64751 also optionally<br>performs the inverse quantization and zin-zag                                                          |                                                                                                                                                                                                                                                                                                             |
|             | to raster conversion within each block. When<br>operating in this mode, the L64751 is connect-<br>ed directly to the L64730 IDCT processor with-<br>out the need for a quantization processor.                                                                                                                                                                                                                                            | L64750/51                                                                                                                                                                                                                                                                                                   |
| Features    | <ul> <li>Compatible with proposed CCITT standard</li> <li>Decoder and Encoder</li> <li>Packed 24-bit coded I/O</li> <li>Simple interface to other L647XX devices</li> <li>Up to 20/27 MHz clock rates</li> <li>Full or ouarter CIF</li> </ul>                                                                                                                                                                                             | <ul> <li>L64750 is available in a 68-pin CPGA (ceramic pin grid array) or PPGA (plastic pin grid array) or 80-pin PQFP (plastic quad flat pack)</li> <li>L64751 is available in a 68-pin CPGA (ceramic pin grid array) or PPGA (plastic pin grid array) or 100-pin PQFP (plastic quad flat pack)</li> </ul> |

# **L64760** Interframe Processor Preliminary



| Description                                                                     | The L64760 performs many of the functions<br>required for the interframe prediction of the<br>CCITT (Consultative Committee for<br>International Telephones and Telegraphs)<br>video compression standard. The current<br>frame data and the motion compensated<br>(optional) previous frame data are supplied as<br>inputs to the device. The loop filtering will be<br>performed if the previous frame data has been<br>motion compensated. The decision is then<br>made to process the data in an intraframe or<br>interframe mode by comparing the energy of<br>the luminance data in the current frame to the<br>energy of the difference between the current<br>and previous frame luminance data. The signal<br>with less energy is sent to the DCT (Discrete<br>Cosine Transform) processor (decision made<br>according to RM8). The reconstructed pixel<br>values are generated by summing the predic-<br>tion value with the output of the IDCT (Inverse<br>Discrete Cosine Transform).<br>In decoder mode, the inter-intra decision is<br>transmitted from the variable-length decoder<br>and the internal decision circuit is not used.<br>All delays associated with internal or external<br>processes are compensated internally and<br>hence are transparent to the user. | <text><text><figure></figure></text></text>                                                                                                                                                                                                   |
|---------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features                                                                        | <ul> <li>Compatible with CCITT H.261</li> <li>Loop filter</li> <li>Internal/external intra-inter decision</li> <li>Performs pixel reconstruction</li> <li>System delays internally compensated</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | <ul> <li>Up to 30/40 MHz clock rates</li> <li>Simple external control</li> <li>100-pin CPGA (ceramic pin grid array), PQFP<br/>(plastic quad flat pack) or PPGA (plastic pin<br/>grid array) package</li> </ul>                               |
| <b>Pin Listing and</b><br><b>Description</b><br>(SIGNAL.0 is<br>always the LSB) | <b>CFI.0:7</b><br>Eight-bit data input bus for current frame pixel<br>data. The data is input one macroblock at a<br>time, with each 8 x 8 pixel block raster<br>scanned. This bus is not used in decoder<br>mode.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | <b>PFO.0:7</b><br>Eight-bit data output bus for previous frame<br>pixel data. The data is output one macroblock<br>at a time, with each 8 x 8 pixel block raster<br>scanned. This data updates the previous frame<br>data store.              |
|                                                                                 | <b>PFI.0:7</b><br>Eight-bit data input bus for previous frame pix-<br>el data which has been motion compensated<br>(if desired). The data is input one macroblock<br>at a time, with each 8 x 8 pixel block raster<br>scanned.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | <b>PPIXO.0:8</b><br>Nine-bit predicted pixel output bus for data to<br>be coded by the DCT processor. The data is<br>output one macroblock at a time, with each<br>8 x 8 pixel block raster scanned. This bus is not<br>used in decoder mode. |



# **MIPS Microprocessors**

93

# RISC Products MIPS Architecture Microprocessors and Peripherals



| Description | The LR2000 and LR3000 CPUs are high-speed<br>HCMOS implementations of the Industry<br>Standard MIPS RISC (Reduced Instruction Set<br>Computer) microprocessor architecture. The<br>MIPS architecture was initially developed at<br>Stanford University under the auspices of<br>DARPA. Both the LR2000 and LR3000 RISC<br>microprocessors are extensions of the<br>Stanford MIPS architecture developed by<br>MIPS Computer Systems Inc. This architecture                                                                                                                                                                                                                                                                                                                                                  | makes possible a microprocessor that can<br>execute instructions for high-level language<br>programs at rates approaching one instruction<br>per processor clock.<br>The LR2000 and LR3000 microprocessors<br>include on-chip memory management and sup-<br>port for up to three external coprocessors<br>including the single-chip LR2010 and LR3010<br>Floating-Point Accelerators.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Reduced Instruction Set Computer (RISC)<br/>architecture         <ul> <li>MIPS Instruction set</li> <li>Simple 32-bit instructions</li> <li>Register-to-register load-store operation</li> <li>All instructions (except MPY and DIV) execute in a single cycle</li> </ul> </li> <li>High performance         <ul> <li>Fast instruction cycle with five-stage pipeline</li> <li>Efficient handling of pipeline stalls and exceptional events</li> </ul> </li> <li>Optional devices tightly coupled for high performance         <ul> <li>LR2010/LR3010 Floating-Point Accelerator (FPA)</li> <li>LR3220 Read/Write Buffer</li> <li>LR2020/LR3020 Write Buffers (WB)</li> <li>MipSET workstation chipset</li> <li>32 general-purpose registers</li> <li>On-chip cache control</li> </ul> </li> </ul> | <ul> <li>On-chip memory management unit (MMU)         <ul> <li>Fully-associative, 64-entry translation lookaside buffer (TLB)</li> <li>Supports 4 Gbyte virtual address space</li> </ul> </li> <li>Multi-tasking support         <ul> <li>User and kernal (supervisor) modes</li> </ul> </li> <li>Tightly-coupled coprocessor interface         <ul> <li>Generates all addresses and handles memory interface control</li> <li>Supports up to three external coprocessors</li> </ul> </li> <li>Strong, integrated software support         <ul> <li>RISC/OS operating system</li> <li>SVID-Compliant version of UNIX</li> <li>Optimizing compilers             <ul> <li>Ada (Verdix)</li> <li>FORTRAN LPI-COBOL</li> <li>Pascal LPI-PL-1</li> <li>Systems Programmer's Package</li> <li>A complete integrated tool kit used to "Bring up" target systems.</li> </ul> </li> </ul></li></ul> |

### RISC Products MIPS Architecture Microprocessor and Peripherals



| Components | Family                | <b>Product Code</b>                             | Description                                                                                                       | Clock Rate (MHz)                                         | Packages                                                |
|------------|-----------------------|-------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------|---------------------------------------------------------|
|            | LR2000                | LR2000                                          | MIPS RISC CPU                                                                                                     | 12.5, 16.7                                               | 144 CPGA                                                |
|            |                       | LR2010                                          | Floating-Point Accelerator                                                                                        | 12.5, 16.7                                               | 84 CLDCC-J                                              |
|            | LR3000                | LR3000                                          | MIPS RISC CPU<br>Military Version                                                                                 | 16.7, 20, 25<br>16.7, 20                                 | 172 CLDCC<br>144CPGA                                    |
|            |                       | LR3000A                                         | Enhanced MIPS RISC CPU                                                                                            | 25, 33.3                                                 | 175 CPGA - cavity down<br>172 CLDCC - cavity down       |
|            |                       | LR3010                                          | Floating-Point Accelerator<br>Military Version                                                                    | 16.7, 20, 25<br>16.7, 20                                 | 84 CPGA - cavity down<br>84 CLDCC - cavity down         |
|            |                       | LR3010A                                         | Enhanced FP Accelerator                                                                                           | 25, 33.3                                                 | 84 CPGA - cavity down<br>84 CLDCC - cavity down         |
|            |                       | LR3220                                          | Integrated Read/Write Buffer                                                                                      | 25, 33.3                                                 | 180 CPGA<br>184 PQFP                                    |
|            | MipSET                | LR3201<br>LR3202<br>LR3203<br>LR32D04<br>LR3205 | RST/INT Controller<br>L-Bus Controller<br>DRAM Controller<br>Integrated DRAM Data Buffer<br>Block Transfer Buffer | 20, 25<br>20, 25<br>20, 25<br>20, 25<br>20, 25<br>20, 25 | 64 ΡΩFΡ<br>208 ΡΩFΡ<br>160 ΡΩFΡ<br>100 ΡΩFΡ<br>208 ΡΩFΡ |
|            | MIPS Ngine            | RPM3310                                         | LR3000 & LR3010 Module<br>w/ 32K I&D Cache & R/W Buffer                                                           | 20, 25                                                   | Module Board                                            |
|            |                       | RPM3330                                         | LR3000A & LR3010A Module with<br>64K I&D Cache with Multiprocessor<br>support                                     | 33.3                                                     | Module Board                                            |
|            | Embedded<br>Processor | LR33000                                         | Highly integrated MIPS<br>based Embedded Processor                                                                | 25, 33.3<br>25                                           | 155 CPGA<br>160 PQFP                                    |

# LR2000 MIPS RISC Microprocessor



| Description | The LR2000 CPU is a high-speed HCMOS<br>implementation of the MIPS RISC (Reduced<br>Instruction Set Computer) microprocessor<br>architecture. The MIPS architecture was ini-<br>tially developed at Stanford University under<br>the auspices of DARPA. The LR2000 is an<br>extension of the Stanford MIPS architecture<br>developed by MIPS Computer Systems, Inc.<br>This architecture makes possible a micropro-<br>cessor that can execute instructions for high-<br>level language programs at rates approaching<br>one instruction per processor clock. It sup-<br>ports up to three tightly coupled coprocessors<br>including the single chip LR2010 Floating-Point<br>Accelerator.<br>The full-custom 32-bit VLSI CMOS Reduced<br>Instruction Set Computer shown in the CPU<br>chip photo includes thirty-two 32-bit registers,<br>on-chip TLB (translation lookaside buffer),<br>memory management unit, and cache control<br>circuitry.                                                                                                    | <image/>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Reduced Instruction Set Computer (RISC) architecture <ul> <li>MIPS instruction set</li> <li>Simple 32-bit instructions, single addressing mode</li> <li>Register-to-register, load-store operation</li> <li>All instructions (except MPY and DIV) execute in a single cycle</li> </ul> </li> <li>High performance <ul> <li>Fast instruction cycle with five-stage pipeline</li> <li>Efficient handling of pipeline stalls and exceptional events</li> </ul> </li> <li>Two speed versions <ul> <li>LR2000GC-12 12.5 MHz 8 VAX mips equivalents</li> <li>LR2000GC-16 16.7 MHz 10 VAX mips equivalents</li> </ul> </li> <li>Optional devices tightly coupled for high performance <ul> <li>LR2010 Floating-Point Accelerator (FPA)</li> <li>LR2020 Write Buffers (WB)</li> </ul> </li> <li>32 general-purpose registers <ul> <li>On-chip cache control</li> <li>Separate external instruction and data cache memories</li> <li>From 4 to 64 Kbytes each</li> <li>Both cache memories accessed during a single CPU cycle</li> </ul> </li> </ul> | <ul> <li>Dual cache bandwidth up to133 Mbytes/<br/>second</li> <li>Uses standard SRAMs<br/>LR2000GC-12 35 ns access time<br/>LR 2000GC-16 25 ns access time</li> <li>On-chip memory management unit (MMU)</li> <li>Fully-associative, 64-entry translation<br/>lookaside buffer (TLB)</li> <li>Supports 4-Gbyte virtual address space</li> <li>Multi-tasking support</li> <li>User and kernel (supervisor) modes</li> <li>Seamless coprocessor interface</li> <li>Generates all addresses and handles<br/>memory interface control</li> <li>Supports up to three external coprocessors</li> <li>Strong, integrated software support</li> <li>RISC /OS operating system<br/>System V.3,4.3 BSD</li> <li>Optimizing compilers<br/>C Ada (Verdix)<br/>FORTRAN COBOL (LPI)<br/>Pascal PL-1 (LPI)</li> <li>Systems Programmer's Package-<br/>A complete, integrated tool kit used to bring<br/>up target systems</li> <li>144-pin CPGA (ceramic pin grid array) package</li> </ul> |
|             | ©1988, 1989, 1990, 1991 LSI Logic Corporation. All rights reserved.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 97                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |

# LR2010 MIPS Floating-Point Accelerator Preliminary



#### Description

The LR2010 Floating-Point Accelerator (FPA) provides high-speed, floating-point capability for systems based on the LR2000 CPU. The organization of FPA architecture is similar to that of the CPU, allowing high-level language compilers to optimize both integer and floating-point performance. The LR2010, with associated system software, fully conforms to the requirements and recommendations of the ANSI/IEEE Standard 754-1985. The LR2010 connects seamlessly to the CPU. Since both units receive instructions in parallel, floating-point instructions can be initialized at the same single-cycle rate as fixed-point instructions.

#### Features

- Fully compatible to ANSI/IEEE Standard 754-1985 floating-point arithmetic
- Supports single- and double-precision data formats
- High speed throughput, low latency
- Two speed versions
  - LR2010LC-12 12.5 MHz
  - LR2010LC-16 16.7 MHz
- Highly pipelined architecture coupled with optimizing compilers generates high throughput.
- Load/store oriented instruction set initiates floating-point instructions in a single cycle and overlaps execution with additional fixed or floating-point instructions
- Status/control registers implemented to provide access to all IEEE Standard exception handling capability
- Sixteen on-chip 64-bit registers individually accessible for flexible operation
- Complete instruction set
  - Single and double precision multiply, divide, add, subtract, negate, absolute value



#### LR2010 FPA Chip

- Conversion to/from all supported formats
- Comparison instructions derived from predicates named in IEEE Standard
- 84-pin CLDCC (ceramic leaded chip carrier) package
- LR2010 FPA performance floating-point benchmarks
- Linpack
  - Single precision 4.8 MFlops
  - Double precision 2.2 MFlops
- Whetstone

- Spice

- Single precision 11.4 MWips
- Double precision 9.1 MWips
- Livermore loops
  - Single precision 9.6 x VAX 11/780
  - Double precision 12.1 x VAX 11/780
    - 9.7 x VAX 11/780
  - 256-Point FFT 23 x VAX 11/780

# LR3000 MIPS RISC Microprocessor

The LSI Logic LR3000 is a 32-bit RISC (Reduced

Instruction Set Computer) microprocessor for use in multiprocessing servers to low-cost workstations, and high-performance embedded controllers through various military applications. The LR3000 consists of two tightly coupled processors implemented on a single chip. The first processor is a full 32-bit CPU, which incorporates RISC techniques to achieve a new standard of microprocessor performance. The second processor is a system control coprocessor, referred to as CPO, which contains a Translation Lookaside Buffer (TLB) and control registers to support a virtual memory subsystem with a dual-cache bandwidth of up to 200 Mbytes/second.



#### LR3000 Chip

LSI LOCIC

The resulting instruction set is very well tuned for high-level language use, in contrast to many other machines labeled RISC, which have user-level instructions or instruction mode combinations that are very difficult to reach from compiled languages.

offs across the hardware/software boundary. They verified that every function or feature that complicated the hardware design measurably enhanced system performance before implementing it.

#### Features

Introduction

- RISC architecture
- MIPS instruction set
- Load/store architecture supports configurable endian-ness and misaligned data

The MIPS architecture grew out of earlier RISC hardware and software development

efforts at Stanford University. Developing the

hardware and software in tandem enabled the

system architects to make performance trade-

- All instructions execute in one cycle (except multiply and divide), and the system execution rate approaches one instruction per cycle
- Five-stage pipeline provides precise, efficient handling of pipeline stalls and exceptions
- LR2000-compatible instruction set
- Complete on-chip cache control supports separate, external data and instruction caches of up to 256 Kbytes each
- Both caches are accessible during a single CPU cycle
- On-chip Memory Management Unit (MMU) with fully associative, 64-entry Translation Lookaside Buffer (TLB) provides fast address translation for virtual-to-physical memory mapping of up to 4 Gbytes of virtual address space
- Seamless coprocessor interface generates all

addresses and handles memory interface control for up to three tightly coupled external coprocessors, including the LR3010 Floating-Point Accelerator (FPA)

- Strong integrated software support includes the RISC/OS operating system (SVID-compliant version of UNIX) and high-performance optimizing compilers for C, Pascal, Fortran, Ada, Cobol, and PL/1
- Flexible, on-chip multiprocessor support for low-cost duplicate tags or a high-performance secondary cache system
- Development system supports complete, native hardware, software, and applications development environment
- Three speed options, 16.67, 20, and 25 MHz, provide a wide price/performance range
- Multi-source pin compatibility in advanced LSI Logic 172-pin CLDCC (ceramic leaded chip carrier) and 144-pin CPGA (ceramic pin grid array) packages

# LR3000A MIPS RISC Microprocessor Preliminary



| Introduction | The LSI Logic LR3000A is a 32-bit MIPS<br>Reduced Instruction Set Computer (RISC)<br>microprocessor for use in applications that<br>include multiprocessing servers, low-cost<br>workstations, and high-performance embed-<br>ded controllers. The LR3000A consists of two<br>tightly coupled processors implemented on a<br>single chip. One processor is a 32-bit CPU,<br>which incorporates RISC techniques to<br>achieve a new standard of microprocessor<br>performance. The other processor is a system<br>control coprocessor that contains a<br>Translation Lookaside Buffer (TLB) and control<br>registers to support a virtual memory subsys-<br>tem with a dual-cache bandwidth of up to 267<br>Mbytes/second. The LR3000A maintains com-<br>patibility with the LR3000 while providing sev-<br>eral enhancements.<br>The MIPS architecture grew from earlier RISC<br>hardware and software development efforts at<br>Stanford University. Developing the hardware<br>and software in tandem enabled the system<br>architects to make performance tradeoffs<br>across the hardware/software boundary. Any<br>function or feature that complicated the hard- | <image/> <section-header></section-header>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features     | <ul> <li>MIPS I instruction set</li> <li>Two speed options, 25 and 33.33 MHz, provide<br/>a wide price/performance range</li> <li>Load/store architecture supports configurable<br/>byte ordering and misaligned data</li> <li>All instructions execute in one cycle (except<br/>multiply and divide), and the system execution<br/>rate approaches one instruction per cycle</li> <li>Five-stage pipeline provides precise, efficient<br/>handling of pipeline stalls and exceptions</li> <li>Complete on-chip cache control supports sep-<br/>arate, external data and instruction caches of<br/>up to 256 kbytes each</li> <li>Both caches are accessible during a single<br/>CPU cycle</li> <li>On-chip Memory Management Unit (MMU)<br/>with fully associative, 64-entry Translation<br/>Lookaside Buffer (TLB) provides fast address<br/>translation for virtual-to-physical memory map-<br/>ping of up to 4 Gbytes of virtual address space</li> <li>LR3000A enhanced features include parity<br/>error detection, ignore parity option, byte-<br/>ordering reversal and a high-impedance option</li> </ul>                                                     | <ul> <li>for the AdrLo bus during multiprocessor stalls</li> <li>Flexible, on-chip multiprocessor support for<br/>low-cost duplicate tags or a high-performance<br/>secondary cache system</li> <li>Seamless coprocessor interface generates all<br/>addresses and handles memory interface con-<br/>trol for up to three tightly coupled external<br/>coprocessors, including the LR3010A Floating-<br/>Point Accelerator (FPA)</li> <li>Strong integrated software support includes<br/>the RISC/OS operating system (SVID-compliant<br/>version of UNIX) and high-performance opti-<br/>mizing compilers for C, Pascal, FORTRAN, Ada,<br/>COBOL, and PL/1</li> <li>Development system supports complete,<br/>native hardware, software, and applications<br/>development environment</li> <li>Multi-source pin compatibility in advanced LSI<br/>Logic 172-pin CLDCC (ceramic leaded chip car-<br/>rier) and 175-pin CPGA (ceramic pin grid array)<br/>packages</li> </ul> |

©1990, 1991 LSI Logic Corporation. All rights reserved.

# **LR3010 MIPS Floating-Point** Accelerator



#### Description

Features

The LR3010 Floating-Point Accelerator (FPA) provides high-speed, floating-point capability for systems based on the LR3000 CPU. The organization of FPA architecture is similar to that of the CPU, allowing high-level language compilers to optimize both integer and floatingpoint performance. The LR3010, with associated system software, fully conforms to the requirements and recommendations of the ANSI/IEEE Standard 754-1985. The LR3010 connects seamlessly to the CPU. Since both units receive instructions in parallel, floating-point instructions can be initiated at the same singlecycle rate as fixed-point instructions.



### LR3010 FPA Chip

- Comparison instructions derived from predicates named in IEEE Standard
- Available in 84-pin CLDCC (ceramic leaded chip carrier) (cavity down) and 84-pin CPGA (ceramic pin grid array) (cavity down) packages
- LR3010 FPA performance floating-point benchmarks
- SPEC floating-point 16.8
- Linpack

| - Single precision | 7.1 MFlops |
|--------------------|------------|
| - Double precision | 4.0 MFlops |

- Whetstone
  - Single precision 13.6 MWips
  - Double precision 16.4 MWips
- Livermore loops
  - Single precision 14.4 x VAX 11/780
  - Double precision 18.2 x VAX 11/780 - Spice 16.0 x VAX 11/780 29.0 x VAX 11/780
  - 256-Point FFT

1985 floating-point arithmetic Supports single- and double-precision data formats

Fully compatible to ANSI/IEEE Standard 754-

- High-speed throughput, low latency
- Three speed versions: 16.7, 20, 25 MHz
- Highly pipelined architecture coupled with optimizing compilers generates high throughput
- Load/store oriented instruction set initiates floating-point instructions in a single cycle and overlaps execution with additional fixed or floating-point instructions
- Status/control registers implemented to provide access to all IEEE Standard exception handling capability
- Sixteen on-chip 64-bit registers individually accessible for flexible operation
- Complete instruction set
  - Single- and double-precision multiply, divide, add, subtract, negate, absolute value
  - Conversion to/from all supported formats

### LR3010A MIPS Floating-Point Accelerator



#### Description

The LR3010A Floating-Point Accelerator (FPA) provides high-speed, floating-point capability for systems based on the LR3000A CPU. The organization of FPA architecture is similar to that of the CPU, allowing high-level language compilers to optimize both integer and floatingpoint performance. The LR3010A, with associated system software, fully conforms to the requirements and recommendations of the ANSI/IEEE Standard 754-1985. The LR3010A connects seamlessly to the CPU. Since both units receive instructions in parallel, floatingpoint instructions can be initiated at the same single-cycle rate as fixed-point instructions.



 Fully compatible to ANSI/IEEE Standard 754-1985 floating-point arithmetic

- Supports single- and double-precision data formats
- High-speed throughput, low latency
- Two speed versions: 25 and 33 MHz
- Highly pipelined architecture coupled with optimizing compilers generates high throughput
- Load/store oriented instruction set initiates floating-point instructions in a single cycle and overlaps execution with additional fixed or floating-point instructions
- Status/control registers implemented to provide access to all IEEE Standard exception handling capability
- Sixteen on-chip 64-bit registers individually accessible for flexible operation
- Complete instruction set
  - Single and double precision multiply, divide, add, subtract, negate, absolute value
  - Conversion to/from all supported formats
  - Comparison instructions derived from predicates named in IEEE Standard

#### LR3010A FPA Chip

- Available in 84-pin CLDCC (ceramic leaded chip carrier) (cavity down) and 84-pin CPGA (ceramic pin grid array) (cavity down) packages
- LR3010A FPA performance floating-point benchmarks
- SPEC floating-point 16.8
- Linpack
  - Single precision 7.1 MFlops
  - Double precision 4.0 MFlops
- Whetstone
  - Single precision 13.6 MWips
  - Double precision 16.4 MWips
- Livermore loops
  - Single precision 14.4 x VAX 11/780 - Double precision 18.2 x VAX 11/780
  - Spice 16.0 x VAX 11/780
  - 256-Point FFT 29.0 x VAX 11/780



# LR3220 MIPS Read-Write Buffer Preliminary

| Introduction | The LR3220 Read-Write Buffer enhances the<br>performance of MIPS architecture-based sys-<br>tems by buffering write and read operations.<br>Using the Read-Write Buffer, the system can<br>perform memory write operations at the cycle<br>rate of the processor, instead of stalling the<br>processor to write data to memory. On memory<br>read operations, the system uses the Read-<br>Write Buffer to pass the read address to main<br>memory and latch the read data from memory.<br>The Read-Write Buffer generates parity and<br>then passes the data and parity to the proces-<br>sor. A single LR3220 provides six-deep write<br>buffering and one level of read buffering for 32<br>bits of address and 32 bits of data. It operates<br>at the system clock rate, and is available at 25<br>and 33.33 MHz to support the requirements of<br>LR3000-based systems. | <image/>                                                                                                          |
|--------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------|
| Features     | <ul> <li>Combines the functionality of four LR3020<br/>Write Buffers</li> <li>Minimizes additional loading on the address<br/>and data buses with on-chip data and address<br/>latches for read operations</li> <li>Supports big endian and little endian byte-<br/>order addressing</li> <li>Uses byte mask outputs to ease system design</li> <li>Performs block-mode conflict detection for<br/>block sizes of eight words or less</li> <li>Offers separate enable signals for all address<br/>and data buses</li> <li>Supports fast page-mode writes for 1 MBit<br/>DRAM-based memory implementations</li> <li>Provides six-deep write buffering of data and<br/>addresses</li> </ul>                                                                                                                                                                                    | <ul> <li>Supports two operating modes:         <ol> <li>LR3000 mode                 <ul></ul></li></ol></li></ul> |

# **MipSET Chips**

#### Description

The MipSET™ chips are the industry's first complete set in support of the MIPS RISC microprocessor. The MIPS RISC Architecture is regarded as the highest performance microprocessor available today and is already used in a variety of applications including 3-D graphics, workstations, super-minicomputers, On-Line-Transaction-Processors and high-performance desktop systems. Virtually all of these systems have required extensive engineering time and effort to complete. The MipSET chips provide a common solution for the basic functions of a computer, allowing the system vendor to significantly reduce design cost and effort while accelerating time-to-market. All without comprising performance.

LSI Logic's MipSET chips include the LR3201 Reset/Interrupt Controller, the LR3202 L-Bus Controller, the LR3203 DRAM Controller, the LR32D04 DRAM Data Buffer and the LR3205 Block Transfer Buffer along with the LR3000(A) CPU and the LR3010(A) Floating-Point Accelerator. With the MipSET chips, cache, main memory, ROM, SCSI, Ethernet, floppy disk controller, one parallel and four serial ports, a complete workstation can be implemented with as few as 30 ICs.





| Description   | The LR3201 RST-INT Controller device is designed to control the reset and interrupt inputs for the LR3000 CPU, and the initialization sequence defined by the LR3000 mode select programming of the W, X, Y and Z cycles during reset.                                                                                                                                    |
|---------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features      | <ul> <li>Up to 25 MHz LR3000 system</li> <li>Schmitt trigger type asynchronous RESET input</li> <li>A synchronous RESET input, and synchronous<br/>RESET output for LR3000 CPU</li> <li>Selectable RESET output active time length<br/>(132 or 8196 clock cycles)</li> <li>W, X, Y and Z cycle support for LR3000 CPU</li> <li>Interrupt input synchronization</li> </ul> |
| Block Diagram | RSTI*<br>RLSEL<br>(RESET Length Select)                                                                                                                                                                                                                                                                                                                                   |

LR3201 MipSET RST-INT Controller Preliminary

### LR3202 MipSET Bus Controller Preliminary



#### Description

The LR3202 Bus Controller is a member of the LR3000 microprocessor peripheral chip family and is designed to provide the functions critical to implement LR3000-based general purpose computer systems. The LR3202 Bus Controller interfaces directly with LR3000 Cache-bus (C-Bus), and the complete control logic necessary for data transfer between cache and memory subsystem are supported. The LR3202 acts as a master device for L-Bus, which is newly defined by LSI Logic and designed to accommodate a chip level interconnect with a variety of memory and I/O controllers.



#### LR3202 Chip

#### Features

- Up to 25 MHz LR3000 system
- Big endian/little endian mode selection
- LR3000 cache bus interface
  - External read buffers might be required for high clock frequency (25 MHz) system
- Memory and I/O local bus (L-Bus) interface

   Accommodates general purpose peripheral controllers
- Bus arbitration
  - Arbitration for the access to L-Bus, instruction fetch, data read, data write and DMA request
- Block refill operation for both instruction and data read are supported via L-Bus burst transfer
  - Programmable selection of 4, 8, 16 or 32 words block refill mode
- Eight-level deep write buffer FIFO

- Boot ROM Interface
  - Boot ROM chip select output signal
  - 32-bit or 8-bit boot ROM data bus width selection, data assembly for 8-bit mode
     - Programmable wait-state cycle control
- DRAM main memory interface
  - Interface to LR3203 DRAM Controller
     Programmable DRAM refresh interval timer
- Three independent I/O area selection outputs with programmable wait-state cycle control
- Vectored interrupt interface (up to 256 type vectored interrupts)
- 224-pin CPGA (ceramic pin grid array) or 208-pin PQFP (plastic quad flat pack) (gullwing) package



### LR3203 MipSET DRAM Controller Preliminary

#### Description

The LR3203 DRAM Controller is a member of the LR3000 microprocessor peripheral chip family and is designed to provide interface necessary to build an L-Bus-based main memory subsystem. The LR3203, when used in conjunction with the LR3204 DRAM Data Bus Buffer, allows the system designer to build a highly integrated memory system.



#### LR3203 Chip

- Features
- Up to 25 MHz operation in LR3000 system
   Variety of DRAM components, 1M x 1, 256K x 4, 4M x 1 or 1M x 4
- 2-Way interleaved DRAM implementation allowing block refill or burst transfer (maximum 32 words) over L-Bus (LSI Logic Local Bus) at 100 MBytes/sec = peak transfer rate
- Either 8 MBytes or 16 MBytes memory area supported per LR3203 when used with 1M x 1bit DRAM's
- Maximum 16 MBytes memory area with 2 MBytes granularity supported per LR3203 when used with 256K x 4 bits DRAMs

- Either 32 MBytes or 64 MBytes memory area supported per LR3203 when used with 4M x 1 bit DRAM's
- Maximum 64 MBytes memory area with 8 MBytes granularity supported per LR3203 when used with 1M x 4 bit DRAM's
- Read modify write mode at partial word write operation for x 4 type DRAM parity bits or ECC redundant bits
- 160-pin PQFP (plastic quad flat pack) package
# LR32D04 MipSET DRAM Data Bus Buffer (16-Bit) Preliminary



#### Description

The LB32D04 DBAM Bus Buffer is a member of the LR3000 microprocessor peripheral chip family and is designed to function as a data buffer to/from a DRAM array. LR32D04 also works as a data parity generator and checker by generating parity bits when writing a data to DRAM main memory, or checking parity bits when reading a data from DRAM array. The LR32D04 performs its function as a 16-bit (Halfword) device, thus, two (2) LR32D04s are required to build a system based on M-3 chipset. In conjunction with the LR3203 DRAM Controller, the LR32D04 DRAM Data Bus Buffer provides a complete interface solution necessary for a main memory subsystem built around the various types of DRAM components widely available in the market.

Features

- Up to 25 MHz LR3000 system
- 2 LR32D04's required for 32-bit data bus
   Data separator and/or selector for 2-way interleaved DRAM bank
- Direct drive capability for DRAM Data Bus (12 mA type high speed output buffer)



LR32D04 Chip

- Optional Read-Modify-Write function for interfacing with 4-bit wide DRAM components
- 100-pin CPGA (ceramic pin grid array) or 100-pin PQFP (plastic quad flat pack) package



# **LR3205 MipSET Block Transfer Buffer** Preliminary

| Description | The LR3205 Block Transfer Buffer is a member<br>of the LR3000 microprocessor peripheral chip<br>family and is designed to provide the interface<br>between the system bus, the L-Bus and vari-<br>ous I/O devices via 8 or 16-bit I/O channels,<br>called the B-Bus channels and the E-channels<br>respectively. The B-Bus provides 3 DMA chan-<br>nels for 8-bit I/O devices and the E-channel is<br>intended to interface with a 16-bit device. Each<br>DMA channel can be programmed indepen-<br>dently, and contains the 8-word x 32-bit FIFO<br>memory, which allows burst mode data trans-<br>fers between the DRAM main memory subsys-<br>tem and each I/O device. The LR3205 can inter-<br>face to AMD 7990 LANCE and NCR 53C90 SCSI<br>controller without any glue devices. | Figure Chip                                                                                                                                                                                                                                                                                                                                                       |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Up to 25 MHz LR3000 system</li> <li>Big endian/little endian mode selection</li> <li>4 independent DMA channels (one 16/8-bit channel and three 8-bit channels)</li> <li>Byte to word assembly and word to byte disassembly function</li> <li>8-word x 32-bit FIFO memories for each channel</li> <li>4-word burst block transfer to or from main memory</li> <li>Direct interface capability to Am7990 LANCE and NCE 53C90 SCSL controller</li> </ul>                                                                                                                                                                                                                                                                                                                      | <ul> <li>Independent polarity control of DMA acknowl-<br/>edge outputs</li> <li>Internal or external end of process control for<br/>each channel</li> <li>Reset control outputs for each channel I/O<br/>device</li> <li>Cascading capability for more than 4 DMA<br/>channels</li> <li>208-pin PQFP (plastic quad flat pack) (gull-<br/>wing) package</li> </ul> |

### LR33000 **MIPS RISC Embedded Processor**

| Description | The LR33000 processor is a MIPS-compatible,<br>single-chip controller designed for high perfor-<br>mance embedded processor applications.<br>With its on-board caches, write buffer and<br>flexible memory interface, it facilitates low-<br>cost embedded processor designs requiring<br>the high performance of 32-bit RISC.                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The LR33000 consists of a MIPS CPU core<br>along with system functions which significant-<br>ly reduce the overall number of chips required<br>to build a system. This reduction in component<br>count helps to substantially cut the overall sys-<br>tem cost and power consumption and improve<br>system reliability. This processor maintains<br>user binary software compatibility with the<br>LR2000 and LR3000/A implementations of the<br>MIPS architecture, allowing direct portability<br>of the growing base of MIPS software and<br>development tools. | LR33000 Chip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|             | The LR33000's bus interface design allows it to<br>interface to the rest of the system in a simple<br>and cost effective manner. The LR33000's sys-<br>tem on a chip approach integrates the follow-<br>ing units onto a single device: MIPS compati-<br>ble CPU, 8kbytes of Instruction Cache, 1-kbyte<br>of Data Cache, Write Buffer, Timer/Counters,<br>DRAM Controller, 8 and 32-bit wide boot PROM<br>support, programmable wait-state generators<br>and an improved memory interface.                                                                       | The LR33000 is specifically tuned for applica-<br>tions that requires high performance yet are<br>sensitive to systems cost and power consump-<br>tion. This embedded processor fits into appli-<br>cations such as laser beam printers, X Window<br>terminals, LAN controllers, I/O processors, disk<br>controllers, graphics rendering and<br>military/avionics.                                                                                                                                                                                                                  |
| Features    | <ul> <li>RISC architecure         <ul> <li>MIPS instruction set</li> <li>Single-cycle instruction execution</li> <li>LR2000/LR3000/LR3000A user software binary compatibility</li> </ul> </li> <li>High on-chip integration         <ul> <li>8 kbyte l-Cache</li> <li>1 kbyte D-Cache</li> <li>1 deep write buffer</li> <li>3 timers/counters</li> <li>Integrated DRAM controller</li> </ul> </li> <li>Simple I/O interface</li> <li>Glueless 8-bit boot PROM support</li> <li>Direct interface to other memories and peripherals</li> </ul>                      | <ul> <li>Simple 1X clock input</li> <li>Debug features <ul> <li>Hardware breakpoint registers</li> <li>Instruction trace capabilities</li> </ul> </li> <li>Cache coherency support <ul> <li>Bus snooping</li> <li>Cache invalidate command</li> </ul> </li> <li>High performance <ul> <li>Five-stage pipeline</li> <li>Efficient handling of pipeline stalls and exceptions</li> </ul> </li> <li>Reduced power requirements <ul> <li>Three speed versions</li> <li>25/33/40 MHz</li> </ul> </li> <li>Packages <ul> <li>155-pin CPGA (ceramic pin qrid array)</li> </ul> </li> </ul> |

- DMA interface support
  Programmable wait-state generation

- 160-pin POFP (plastic quad flat pack)

# RPM3310 MIPS Ngine Module

| Description | The RPM3310 Ngine™ Module is a high-perfor-<br>mance CPU subsystem based on the MIPS<br>RISC (Reduced Instruction Set Computer)<br>architecture. The Ngine Module combines LSI<br>Logic's LR3000 MIPS Microprocessor and<br>LR3010 Floating-Point Accelerator with 64<br>Kbytes of instruction and data cache on a<br>compact, self-contained module. By integrat-<br>ing the 4-phase clock generation circuitry and<br>cache memory on the RPM3310, all critical tim-<br>ing paths are confined to the module. In addi-<br>tion, the on-board reset configuration logic<br>greatly simplifies adapting the RPM3310 to | The compact size of the module is achieved by<br>utilizing a double-sided printed circuit board<br>with direct die attach assembly. Thermal man-<br>agement and electrical properties are greatly<br>enhanced by utilizing this technology.<br>LSI Logic's RPM3310 is the first of a line of<br>MIPS pin- and function- compatible modules.<br>This means the ability to upgrade your sys-<br>tem's performance by simply plugging in LSI<br>Logic's newest Ngine Module. |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>18 to 20 VAX MIPS performance at 25 MHz</li> <li>14 to 16 VAX MIPS performance at 20 MHz</li> <li>Integer and floating-point capabilities</li> <li>32 Kbytes each of instruction and data cache</li> <li>6-word deep write buffer</li> <li>On-board 4-phase clock generation and reset configuration logic</li> <li>Buffered I/O and control signals</li> <li>Programmable block refill sizes for data and instructions</li> </ul>                                                                                                                                                                            | <ul> <li>Instruction streaming</li> <li>Even parity generation for read operations</li> <li>Low power consumption</li> <li>Five registered interrupt inputs</li> <li>Compact size: 3.5" x 3.5" x 0.67", packaged on a double-sided PCB</li> <li>Direct silicon-on-board technology</li> <li>CPU and FPA silicon mounted on integral head spreaders</li> <li>100-pin AMP connector</li> </ul>                                                                              |

# RPM3330 MIPS Ngine Module



| Description | The RPM3330 Ngine™ Module is the second<br>generation of LSI Logic's high-performance<br>CPU subsystem based on the MIPS RISC<br>(Reduced Instruction Set Computer) architec-<br>ture. The Ngine Module combines LSI Logic's<br>LR3000A MIPS Microprocessor and LR3010A<br>Floating-Point Accelerator with 128 Kbytes of<br>instruction and data cache on a compact, self-<br>contained module. By integrating the 4-phase<br>clock generation circuitry and cache memory<br>on the RPM3330, all critical timing paths are | confined to the module. In addition, the on-chip<br>reset configuration logic greatly simplifies<br>adapting the RPM3330 to operate in a wide<br>range of applications.<br>The compact size of the module is achieved by<br>utilizing a double-sided printed circuit board<br>with direct die attach assembly. Thermal man-<br>agement and electrical properties are greatly<br>enhanced by utilizing this technology. |
|-------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>27 VAX MIPS performance at 33 MHz</li> <li>Multiprocessing support</li> <li>Hardware Cache Invalidation</li> <li>Integer and floating-point capabilities</li> <li>64 Kbytes each of instruction and data cache</li> <li>6-word deep write buffer</li> <li>On-board 4-phase clock generation and reset configuration logic</li> <li>Buffered I/O and control signals</li> <li>Programmable block refill sizes for data and instructions</li> </ul>                                                                 | <ul> <li>Instruction streaming</li> <li>Even parity generation for read operations</li> <li>Low power consumption</li> <li>Five registered interrupt inputs</li> <li>Compact size: 3.5" x 0.67", packaged on a double-sided PCB</li> <li>Direct silicon-on-board technology</li> <li>CPU and FPA silicon mounted on integral head spreaders</li> <li>100-pin high-speed AMP connector</li> </ul>                       |

## MIPS System Programmer's Package



| Overview | The SSP (System Programmer's Package)<br>accelerates the development of systems based<br>on the high-performance MIPS RISC architec-<br>ture. SSP allows system developers to execute<br>MIPS software on an instruction set simulator,<br>to make cache memory architectural tradeoffs<br>early in the design cycle and to debug soft-<br>ware on a target system. SPP includes utilities                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |
|----------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Benefits | <ul> <li>Start software development early using simulator</li> <li>Simulates the target system, allowing the designer to debug system software before the target hardware is ready</li> <li>Meet memory system cost and performance goals</li> <li>Models different memory subsystems, ensuring the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> <li>Best to the target system meets cost and performance objectives</li> </ul> |
|          |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |

SPP was designed to meet the unique requirements of customers developing MIPS-based embedded systems and UNIX systems. Unlike CISC-based systems, MIPS-based systems often include cache memory to meet cost and performance objectives. SPP includes tools to model memory subsystems. In the past, the use of software simulation was limited by the performance of CISC-based computers. Since SPP is hosted on high-performance MIPS RISComputers, instruction set simulation is a viable alternative for software development before the target hardware is available. SPP includes a target monitor for standalone software development. In addition, SPP includes a standalone I/O library and a high-level debugger for both simulation and target execution. Because SPP is provided with source code, the user can configure SPP to a specific target environment.

### MIL-STD-1750A L64500 Microprocessor



#### Description

The LSI Logic L64500 is a monolithic 1.5-micron drawn gate length (0.9-micron effective channel length) HCMOS chip which implements the MIL-STD-1750A (Notice 1) Instruction Set Architecture (ISA). The L64500 is a 16-bit Central Processing Unit (CPU) used for realtime processing. The CPU uses a sophisticated ALU architecture which is expandable up to 32 bits depending on the operation and uses separate address and data buses to improve system performance. It also contains independent instruction operand fetch and execution units.

The L64500 can be augmented with the L64550 (MBU) chip to implement optional enhancements of the MIL-STD-1750A. The L64550 includes a Memory Management Unit (MMU) with memory expansion capabilities up to 1 M words of memory, the Block Protect Unit (BPU), Memory Fault Status Register (MFSR), the Bus Arbitron Unit (BAU) with six bus masters, Start-up ROM interface, discrete I/O Port, Triager-ao Counter and other options.

The L64500 CPU and the L64550 MBU chips were designed as a system to optimize the performance.

The L64500 is included in LSI Logic's MDE® Design Tools as an ASIC library library



#### Chip Layout

element. This element can be used as a hard macros when combined with gate arrays or standard cells, or can be used in multi-chip system simulations when adding new ASIC chips to the system.

The L64500 is available in several speed grades from 15 MHz to 30 MHz over the full military temperature range of -55° to 125°C.

Features Single-chip high-perfomance microprocessor Continuous panel mode operation Implements MIL-STD-1750A (Notice 1) Performance optimized architecture - Split data and address bus Instruction Set Architecture 1.5-micron gate length HCMOS 2-layer metal - Variable width ALU: up to 32 bits cell-based technology - Instruction pre-fetch 30 MHz operation over full military range - Multiport register files ■ Power dissipation ≤ 1 W Timers A and B included on-chip TTL compatible interface 64K word address space expandable to 1 M Flexible packaging capability word with optional MBU chip Available as ASIC hard macro library element

# MIL-STD-1750A L64550 MBU Peripheral



| Description | The LSI Logic L64550 Memory Management<br>and Block Protection Unit device is a monolith-<br>ic 1.5-micron drawn gate length (0.9-micron<br>effective channel length) HCMOS chip<br>designed to support the L64500 CPU (MIL-STD-<br>1750A ISA). The L64550 contains a number of<br>MIL-STD-1750A support options including the<br>Memory Management Unit (MMU) with map-<br>ping RAM, Block Protect Unit (BPU) with pro-<br>tection RAM, Memory Fault Status Register<br>(MFSR), watch-dog timer and start-up ROM<br>interface. In addition, the L64550 contains oth-<br>er options such as, a bus arbitrator with up to 6<br>bus masters, extended addressing capability to<br>8 M words, a discrete I/O port, sophisticated<br>CPU/MBU handshake to increase performance<br>and bus time-out timer. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The MMU allows addressing of up to 1 M word<br>memory. In applications not requiring adher-<br>ence to the standard, addressing can be<br>extended to 8 M words. The MMU performs<br>the logical-to-physical address translation and<br>protection of logical space.<br>The BPU provides write protection in 1K page<br>granularity for up to 1 M word of physical<br>memory for both L64500 CPU and DMA access.<br>If desired, the MMU and the BPU can be indi-<br>vidually disabled.                                                                                                                                                                                                                                                                                                                | Chip Layout<br>The L64550 MBU and L64500 CPU are included<br>in LSI Logic's MDE® Design Tools as ASIC<br>library elements. These elements can be used<br>as Gigacells when combined with gate arrays<br>or standard cells, or they can be used in multi-<br>chip system simulations when adding new<br>ASIC chips to the system.<br>The L64550 is available in several speed<br>grades from 15 MHz to 30 MHz over the full mil-<br>itary temperature range of -55°C to 125°C. |
| Features    | <ul> <li>1.5-micron gate length HCMOS technology</li> <li>30 MHz operation over full military range</li> <li>Power dissipation &lt;1 W</li> <li>Memory Management Unit (MMU) with 512 x 16 cache RAM</li> <li>Block Protect Unit (BPU) with 128 x 16 cache RAM</li> <li>Hit/miss mechanism</li> <li>Discrete I/0 ports</li> </ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | <ul> <li>Extended addressing to 8 M words</li> <li>Bus arbitration unit with up to 6 bus masters</li> <li>Memory Fault Status Register (MFSR)</li> <li>Start-up ROM interface</li> <li>Bus time-out timer</li> <li>Watch-dog timer</li> <li>TTL compatible interface</li> <li>Flexible packaging capability</li> </ul>                                                                                                                                                        |

# MIL-STD-1750A L64501 Radiation-Hardened Microprocessor



| Description           | The L64501 CPU from LSI Logic is a radiation-<br>hardened, single-chip implementation of the<br>MIL-STD-1750A instruction set. The cell-based<br>L64501 provides separate address and data<br>buses for enhanced performance, and it uti-<br>lizes the LSI Logic radiation-hardened two-lay-<br>er metal HCMOS process technology for reli-<br>able operation. The L64501 can interface<br>directly with the L64551 Memory Management<br>and Block Protect Unit (MBU), also available<br>from LSI Logic, to provide optional MIL-STD-<br>1750A enhancements and to optimize system<br>performance. | To shorten the design cycle for L64501-based<br>systems, L64501 CPU and L64551 MBU models<br>are available in LSI Logic's MDE® Design<br>Tools. The MDE Design Tools provide extensive<br>design flexibility through its multichip and sys-<br>tem simulation capabilities.<br>The radiation-hardened L64501 operates at 25<br>MHz over the military temperature range, -55°C<br>to 125°C, and utilizes a single 5V ± 10% power<br>supply.      |  |  |  |
|-----------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|
| Features              | <ul> <li>Total ionizing dose specification 200 krad (Si)</li> <li>No single event upset (SEU) latchup detected (tested to LET = 70 MeV-cm<sup>2</sup>/mg)</li> <li>SEU cross-section of 3.13e-<sup>6</sup>cm<sup>2</sup>/bit</li> <li>24.7 MeV-cm<sup>2</sup> per milligram (LET) threshold</li> <li>Guaranteed post-radiation clock frequency of 25 MHz</li> <li>MIL-STD-883C/38510 Class B and Class S screening options</li> <li>Silicon-gate epitaxial two-layer metal LRH10000 HCMOS technology</li> <li>MIL-STD-1750A (Notice 1) Instruction Set</li> </ul>                                  | <ul> <li>SEAFAC certification for L64501 CPU and optional L64551 MBU</li> <li>Optional timers A and B implemented on-chip</li> <li>Directly interfaces with optional L64551 MBU, which provides memory management and block-protect capabilities and additional MIL-STD-1750A options</li> <li>TTL-compatible interface</li> <li>Available in 144-pin CPGA (ceramic pin grid array) and CLDCC (ceramic leaded chip carrier) packages</li> </ul> |  |  |  |
| Radiation Test Data   | LSI Logic characterized the L64501 for total<br>ionizing dose radiation effect and single event<br>upset (SEU) phenomena. Total dose radiation<br>testing was performed in accordance with<br>MIL-STD-883C, Method 1019.2, and utilized a<br>Cobalt-60 gamma ray source. Following irradi-<br>ation up to 200 krad (Si), the L64501 devices<br>passed test characterization at 25 MHz.<br>LSI Logic conducted SEU testing at<br>Brookhaven National Laboratory using the                                                                                                                           | Tandem Van de Graff Facility. SEU testing utili-<br>ized two ions, Chlorine-35 (202 MeV) and<br>Nickel-58 (240 MeV).<br>For more information on total dose or SEU radi-<br>ation testing, please refer to "MIL-STD-1750A<br>Single Event Upset (SEU) Test Methodology",<br>an LSI Logic test procedure report, or contact<br>the Military Microprocessor Group of LSI Logic<br>Corporation.                                                     |  |  |  |
| Technical Information | Refer to the L64500 MIL-STD-1750A Microproces                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | sor Technical Manual, October, 1989.                                                                                                                                                                                                                                                                                                                                                                                                            |  |  |  |
| Ordering Information  | L64501 G M 25<br>Screening option<br>Package option<br>Part number:                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | on: M–Class B<br>S–Class S<br>b: G–144-Pin CPGA (Ceramic pin Grid Array)<br>L–144-Pin CLDCC (Ceramic Leaded Chip Carrier)<br>Radiation-hardened                                                                                                                                                                                                                                                                                                 |  |  |  |

©1990, 1991 LSI Logic Corporation. All rights reserved.

## L64551 MIL-STD-1740A Radiation-Hardened MBU



| Description           | The L64551 MBU (Memory Management and<br>Block Protect Unit) from LSI Logic is a radia-<br>tion-hardened, single-chip memory manage-<br>ment unit which supports the L64501 CPU.<br>While the L64501 provides the required 1750A<br>functionality as defined in MIL-STD-1750A, the<br>L64551 focuses on the system implementation<br>aspects and optional features of the standard.<br>For example, the L64551 includes on-chip con-<br>trol logic and fast mapping RAMs to implement<br>both a memory management unit (MMU) and a<br>block protect unit (BPU). The MMU provides<br>logical-to-physical address translation and<br>logical protection. Other on-chip functions<br>include watch-dog and bus time-out timers, a |
|-----------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                       | memory fault status register (MFSR), multimas-<br>temeprature range –55°C to 125°C, and utilizes                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |
|                       | ter bus arbitration and an extended addressing a single 5V $\pm$ 10% power supply. capability for up to 8 M words of physical                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  |
| Features              | <ul> <li>Total ionizing dose specification of 200 krad (Si)</li> <li>No single event upset (SEU) latchup expected; test results available Q4 89</li> <li>SEU cross-section (cm<sup>2</sup>/bit) to be determined; test results available Q4 89</li> <li>Threshold (MeV-cm<sup>2</sup> per milligram (LET)) to be determined; test results available Q4 89</li> <li>Guaranteed post-radiation clock frequency of 25 MHz</li> <li>MIL-STD-1750A (Notice 1) Instruction Set</li> <li>SEAFAC certification in an L64501-based system</li> <li>MIL-STD-1750A (Notice 1) Instruction Set</li> </ul>                                                                                                                                  |
| Radiation Test Data   | SEU and total dose radiation data expected in Q4 89.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           |
| Technical Information | Refer to the L64500/64550 MIL-STD-1750A Microprocessor Technical Manual and datasheet, October, 1989.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| Ordering Information  | L64551 G M 25<br>Screening option: M–Class B<br>S–Class S<br>Package option: G–144-Pin CPGA (Ceramic Pin Grid Array)<br>L–144-Pin CLDCC (Ceramic Leaded Chip Carrier)<br>Part number: Radiation-hardened                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |



# SPARC Microprocessors

# RISC Products SPARC Architecture Microprocessors and Peripherals



| Description | LSI Logic offers a broad range of SPARC-<br>compatible microprocessors and peripherals<br>designed to form the core logic of today's high-<br>performance workstations and embedded con-<br>trol applications.                                                                                                                                                                                                                                                                                                                                                                                                                                                              | L64901 Embedded Processor. The L64801 exe-<br>cutes up to 15 MIPS, and the L64811 executes<br>up to 29 MIPS. The L64901 Embedded<br>Processor has been specially optimized for<br>embedded control applications and executes<br>up to 15 MIPS                                                                                                                                                                                                                                                                                                                                                                                                                                   |  |  |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
|             | The SPARC architecture was developed by<br>Sun Microsystems based on RISC (Reduced<br>Instruction Set Computer) research done at the<br>University of California, Berkeley. SPARC<br>stands for Scalable Processor ARChitecture.<br>Because of its relative simplicity, the SPARC<br>architecture will scale well as advancing semi-<br>conductor technology allows SPARC proces-<br>sors to be implemented in smaller geometries.<br>This will allow higher operating speeds and<br>proportionally higher performance.<br>LSI Logic's SPARC product line includes three<br>microprocessors: the L64801 Integer Unit (IU),<br>the L64811 Enhanced Integer Unit (IU) and the | All three processors are complemented by<br>peripherals specially designed to support work-<br>station and embedded control applications. The<br>SparKIT-20 supports the L64801 IU and includes<br>the peripherals required to build a SPARCstation<br>1-compatible workstation. The SparKIT-25, -33<br>and -40 support the L64811 and provide the func-<br>tionality required to build a high-performance<br>workstation based on the SPARC standard. The<br>L64901 Embedded Processor is supported by the<br>L64951 System Controller, which contains the<br>cache control, DRAM control and other periph-<br>eral logic required to implement embedded con-<br>trol systems. |  |  |
| Features    | <ul> <li>Reduced Instruction Set Computer (RISC) architecture         <ul> <li>SPARC instruction set</li> <li>Simple 32-bit instruction format</li> <li>Large windowed register file</li></ul></li></ul>                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | <ul> <li>Artificial intelligence support using tagged<br/>arithmetic instructions</li> <li>SunOS operating system based on UNIX 4.3<br/>BSD</li> <li>Optimized high-level language compilers:<br/>C, FORTRAN, Ada, Pascal, LISP</li> <li>Complete peripheral chipsets         <ul> <li>SparKIT-20 for SPARCstation 1 implementa-<br/>tions</li> <li>SparKIT-25, -33 and 40 for high-performance<br/>workstation implementations</li> </ul> </li> </ul>                                                                                                                                                                                                                          |  |  |

| Components | Family     | Product Code | Description            | <b>Clock Rates</b> | Packages                     |
|------------|------------|--------------|------------------------|--------------------|------------------------------|
|            | SparKIT-20 | L64801       | Integer Unit           | 20                 | 160 PQFP, 179 PPGA, 179 CPGA |
|            |            | L64804       | Floating-Point Unit    | 20                 |                              |
|            |            | L64821       | Memory Management Unit | 20                 |                              |
|            |            | L64822       | Data Buffer            | 20                 |                              |
|            |            | L64823       | Clock Controller       | 20                 |                              |
|            |            | L64824       | Cache Controller       | 20                 |                              |
|            |            | L64825       | Video Controller       | 20                 |                              |
|            |            | L64826       | DRAM Controller        | 20                 |                              |

#### RISC Products SPARC Architecture Microprocessors and Peripherals



| Components | Family                  | Product Code | Description                  | <b>Clock Rates</b> | Packages           |
|------------|-------------------------|--------------|------------------------------|--------------------|--------------------|
| Continued  | SparKIT-25,-33,-40      | L64811       | Advanced Integer Unit        | 25, 33, 40         | 207 PPGA, 207 CPGA |
|            |                         | L64814       | Advanced Floating-Point Unit | 25, 33, 40         | 143 PPGA, 143 CPGA |
|            |                         | L64815       | Memory Management, Cache     | 25, 33, 40         | 223 CPGA           |
|            |                         |              | Control, and Cache Tag Unit  |                    |                    |
|            |                         | L64850       | DRAM Controller              | 25, 33, 40         | 223 CPGA           |
|            |                         | L64851       | Standard I/O Interface       | 25, 33, 40         | 208 PQFP           |
|            |                         | L64852       | MBus to SBus Controller      | 25, 33, 40         | 223 CPGA           |
|            |                         | L64853       | SBus DMA Controller          | 25,                | 120 PQFP           |
|            | L64900 Embedded Control | L64901       | SPARC Embedded Processor     | 20, 25             | 160 PGFP, 144 PPGA |
|            |                         | L64951       | System Control Processor     | 20, 25             | 160 PQFP, 144 PPGA |

# L64801 SPARC Integer Unit (IU)



# L64804 SPARC Floating-Point Unit (FPU)



| Description | The L64804 Floating-Point Unit provides float-<br>ing-point support for SparKIT-20 systems. The<br>L64804 includes a floating-point datapath and a<br>floating-point controller. The datapath consists<br>of a multiplier, an ALU, a divider/square-root<br>unit and a register file. The register file is a | three-port configuration that can be used in<br>either 64-bit-by-16-word or 32-bit-by-32-word<br>configurations. The floating-point controller<br>handles IEEE exceptions and provides an inter-<br>face between the datapath and both the inte-<br>ger unit and main memory. |  |  |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Features    | <ul> <li>Provides single-chip implementation of float-<br/>ing-point functions</li> <li>Includes 64-bit multiplier</li> <li>Includes 64-bit ALU</li> <li>Includes 64-bit divide/square-root unit</li> <li>Includes internal register file</li> </ul>                                                         | <ul> <li>Interfaces directly to LSI Logic L64801 Integer<br/>Unit and Fujitsu's S-20/S-25 Integer Unit</li> <li>Interfaces directly to main memory</li> <li>Complies with ANSI/IEEE-754 standard for<br/>binary floating-point arithmetic</li> </ul>                          |  |  |

©1990, 1991 LSI Logic Corporation. All rights reserved.



| Description | The L64821 MMU (Memory Management Unit)<br>manages the translation of virtual addresses<br>into physical addresses using a two-level map-<br>ping scheme. The mapping scheme supported<br>by the L64821 includes a page map and a seg-<br>ment map. The L64821 also prioritizes interrupt                                | requests generated by external devices and<br>provides a mechanism for software-generated<br>interrupts. The L64821 includes an SBus inter-<br>face and all signals needed to interface with<br>the other members of the SparKIT-20 chipset.                                                                                                                                                                                                                                                    |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Manages two-level virtual address translation<br/>map</li> <li>Provides decoding and timing strobes for all<br/>Sun-4 type 1 devices, including:<br/>Keyboard<br/>Mouse<br/>Serial controller chip<br/>Time-of-day clock<br/>EPROM<br/>Floppy disk controller<br/>Audio DAC<br/>SBus expansion slots</li> </ul> | <ul> <li>Prioritizes 15 levels of interrupts</li> <li>Replaces all MMU read/write buffers</li> <li>Updates MMU statistics bits during bus cycles</li> <li>Includes the Sun-4 interrupt register to provide software interrupts and interrupt enabling</li> <li>Includes a four-bit context register to support switchable MMU contexts</li> <li>Includes two internal counters to generate programmable high-resolution periodic interrupts</li> <li>Includes SBus interface signals</li> </ul> |

L64821 SPARC

## L64822 SPARC Data Buffer



#### Description

The L64822 Data Buffer provides a data interface between the SBus and the main memory in LSI Logic's SparKIT-20 Chipset. The L64822 includes internal read and write buffers. An internal parity checker generator creates parity bits during memory write operations and checks parity during memory read operations. The L64822 generates an SBus error acknowledgment in the case of a parity error. Assembly/disassembly logic interfaces 8-bit I/O devices to the 32-bit IU data bus. The Sun-4 Parity Control Register is located in the L64822.



#### L64822 Chip

- Features
- Generates and checks parity during main memory operations
- Performs buffered write operations in conjunction with L64824 Cache Controller
- Assembles 8-bit I/O data into 32-bit words for IU data bus
- Disassembles 32-bit words into 8-bit data for I/O devices
- Forces NoOp on memory exceptions



## L64823 SPARC Clock Controller

| Description | The L64823 Clock Controller generates all clocks necessary for a system based on the SparKIT-20 chipset. The L64823 can support either the LSI                                                                                        | Logic L64801 Integer Unit or the Fujitsu S-20/<br>S-25 Integer Units. The L64823 also generates<br>various write enable and clock signals. |
|-------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Generates all system clocks</li> <li>Generates write enables for data/instruction<br/>and tag caches</li> <li>Generates serial controller clock</li> <li>Generates refresh clock and periodic interrupt<br/>clock</li> </ul> |                                                                                                                                            |

# L64824 SPARC Cache Controller



| Description | The L64824 Cache Controller manages the<br>data/instruction and tag caches in a SparKIT-<br>20 system. The data/instruction cache is based<br>on 16-byte lines. The tag cache is based on 20-<br>bit words. The cache size can vary from 4,096<br>to 16,384 lines deep. The L64824 determines<br>cache hits and misses and initiates cache fill<br>operations as needed. During write operations,<br>the L64824 flushes cache lines as required to<br>ensure system data integrity.<br>The L64824 also includes an internal SBus con-<br>troller to manage SBus operations in a<br>SparKIT-20 system. Standard SBus operations | including bus requests and grants, bus time-<br>outs, bus arbitration and rerun initiation are<br>controlled by the L64824. The L64824 also per-<br>forms byte-to-word assembly operations so<br>that byte-wide devices such as EPROMs and<br>peripherals can communicate with the L64801<br>Integer Unit. Upon receipt of a reset signal<br>from the IU, the L64824 generates an SBus<br>reset signal. |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Implements write-through instruction/data cache with 16-byte line size</li> <li>Supports cache size from 64 Kbytes to 256 Kbytes</li> <li>Controls all cache operations, including:         <ul> <li>Fills on cache misses</li> <li>Flushes on cache writes</li> <li>Tag comparison</li> </ul> </li> <li>Performs SBus controller functions, including:         <ul> <li>SBus reads and writes</li> <li>Bus master requests and grants</li> <li>Bus monitoring for unacknowledged transfers</li> </ul> </li> </ul>                                                                                                    | <ul> <li>Performs buffered writes with external write<br/>buffer</li> <li>Assembles data from byte-wide devices into<br/>32-bit words for IU</li> <li>Contains set of four Sun-4 error registers for<br/>diagnosing bus errors</li> <li>Maintains copy of Sun-4 context register</li> <li>Contains Sun-4 system enable register</li> <li>Generates system reset</li> </ul>                              |

| Description | The L64825 Video Controller generates the sig-<br>nals needed to control the video RAM and the<br>external DACs that drive the video display. The<br>L64825 also includes an SBus interface. Key                                                                                  | parameters of the video display, including<br>video timing and resolution, are software pro-<br>grammable. The L64825 supports the Sun auto<br>configuration feature.                                                                                                                                            |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Provides a single-chip video subsystem</li> <li>Interfaces to SBus</li> <li>Software control of video timing and display resolution</li> <li>Supports 256-by-4, 128K-by-8 and 64K-by-4 video RAMs</li> <li>Supports 1-, 8- and 24-bit-per-pixel frame buffers</li> </ul> | <ul> <li>Supports up to four video clocks</li> <li>Includes built-in video shifter for 1-bit frame buffers (maximum pixel clock up to 100 MHz)</li> <li>Supports Sun Video Monitor sense lines for auto configuration</li> <li>Interfaces directly to VRAM and video DACs with no external components</li> </ul> |

L64825 SBus Video Controller

# L64826 SBus DRAM Controller



| Description | The L64826 DRAM Controller handles all<br>address handling, RAS and CAS decoding and<br>control for a memory system of four or eight<br>SIMM memory modules. The L64826 includes<br>two sets of output buffers, each driving a | group of four SIMMs. The L64826 supports 1-<br>Mbit and 4-Mbit SIMMs. Up to four L64826s<br>can be connected in banks to support a maxi-<br>mum memory configuration of 32 SIMMs. |
|-------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Supports 1M- and 4M-DRAM SIMMs</li> <li>Drives up to eight SIMMs with no external buffers</li> <li>Can be combined with other L64826s to drive up to 32 SIMMs for a maximum memory size of 128 Mbytes</li> </ul>      | <ul> <li>Supports high-speed burst mode with fast-<br/>page RAMs</li> <li>Contains refresh logic and timer</li> </ul>                                                             |

# LSI LOCIC

## **L64811 SPARC Enhanced Integer** Unit (IU)

#### Description

The L64811 Enhanced IU (Integer Unit) is a high-speed CMOS implementation of the SPARC 32-bit RISC (Reduced Instruction Set Computer) architecture processor. This architecture specifies a processor which can execute instructions at a rate approaching one instruction per processor clock and which supports both a tightly coupled floating-point unit and an implementation-definable coprocessor. The L64811 IU provides:

#### Simple Instruction Format

All instructions are 32 bits wide and aligned on 32-bit boundaries in memory. There are only three basic instruction formats, featuring uniform placement of opcode and address fields.

#### **Register-Intensive Architecture**

Most instructions operate on the contents of two registers and place the results in a third register. Only load and store instructions access off-chip memory.

#### **Delayed Control Transfer**

The IU always fetches the instruction which follows a control transfer instruction, and either executes it or annuls it depending on the state of a bit in the control transfer instruction. This feature allows compilers to rearrange code and place a useful instruction after a delayed control transfer, for optimal use of the processor pipeline.

#### **Concurrent Floating-Point Operation**

Floating-point instructions can execute concurrently with non-floating-point instructions.

#### L64811 Chip

#### **Fast Interrupt Response**

a sha ku arrand

The IU samples the interrupt inputs on every clock cycle and can acknowledge them in one to three cycles. The IU can access the first instruction of an interrupt service routine within six to eight cycles of receiving the interrupt request.

The L64811 IU is part of the LSI Logic L64811 Chip Family which implements and supports SPARC-based system development.

|          | other floating-point instructions and co-pro-<br>cessor instructions.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|----------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features | <ul> <li>RISC architecture - Simple instruction format, most instructions execute in a single cycle</li> <li>Very high performance - Four-stage pipeline has a 25 ns instruction cycle at 40 MHz</li> <li>29 million instructions per second (29 MIPS)</li> <li>Large windowed register file - 136 general-purpose 32-bit registers organized as 8 overlapping windows of 24 registers each</li> <li>32-bit address bus and 8-bit address space identifier (ASI) support large virtual address space</li> <li>Hardware pipeline interlocks</li> </ul> | <ul> <li>Multiprocessing support</li> <li>User/supervisor modes</li> <li>Artificial intelligence support</li> <li>High-performance floating-point and coprocessor interfaces support concurrent execution of floating-point and coprocessor instructions</li> <li>1.0-micron drawn gate length 2-layer metal CMOS technology</li> <li>207-pin CPGA or PPGA (ceramic or plastic pin grid array) packages</li> <li>2.5 watts maximum power dissipation</li> </ul> |

©1989, 1990, 1991 LSI Logic Corporation. All rights reserved.

### L64814 SPARC Enhanced Floating-Point Unit (FPU)



The L64814 FPU is part of the LSI Logic SparKIT Description The L64814 Enhanced FPU (Floating-Point Unit) is a high-performance. CMOS implementation Chipset Family which implements and supports of the SPARC (Scalable Processor SPARC-based system development. ARChitecture) FPU. The FPU combines a floating-point controller with a high-throughput floating-point processor to provide a singlechip floating-point solution for SPARC-based systems. The FPU implements the IEEE 754-1985 standard for floating-point arithmetic. It operates concurrently with the IU to execute single- and double-precision floating-point operations, as well as register-to-register move instructions, floating-point loads and stores, and floatingpoint queue and state register instructions. Supported floating-point operations are: add, subtract, multiply, divide, square root, compare, and convert. Each instruction not implemented in the L64814 hardware generates an instruction trap, so that the instruction can be emulated in software. Note that the FPU handles all IEEE exceptions in hardware, except for denor-L64814 Chip mals in the floating-point multiplier unit. Features High-performance operation provides double- Implements IEEE exception handling directly in precision Linpack floating-point operation hardware 64-bit wide internal datapath for all floating-(assuming 25% degradation due to cache misses) at: point operations results in highly efficient double-precision performance Device Performance Connects directly to the L64811 Integer Unit L64814-25 MHz 3.04 MFlops (IU) Pin-compatible with the Weitek Abacus 3171 L64814-33 MHz 4.00 MFlops and Texas Instruments TMS390C602 floating-L64814-40 MHz 4.80 MFlops point units Advanced, 143-pin cavity-up PPGA or CPGA Low-cost solution integrates a floating-point (plastic or ceramic pin grid array) package controller and floating-point processor on a single chip for cost-efficient system implementation Wide range of operating frequencies including 25/33/40 MHz versions

# L64815 SPARC Memory Management, Cache Control and Cache Tag Unit



| Description                      | The L64815 MCT (Memory Management, Cache<br>Control, and Cache Tag Unit) provides two<br>essential functions for SPARC (Scalable<br>Processor ARChitecture) CPU Cores - memory<br>management and cache control. The MCT's<br>memory management function implements the<br>SPARC Reference MMU (Memory Management<br>Unit). The Cache Controller manages a direct-<br>mapped, combined instruction and data cache.<br>In addition, the MCT provides an interface<br>between the 32-bit Local Bus and the 64-bit<br>Mbus.<br>The L64815 MCT is made by LSI Logic using<br>1.0-micron drawn gate length (0.7-micron<br>effective channel length), silicon gate HCMOS<br>technology.<br>The MCT is a member of LSI Logic's SparKIT<br>Chipset Family which implements and supports | <image/> <section-header></section-header>                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
|----------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|                                  | SPARC-based system development.                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| Features                         | <ul> <li>The memory management unit of the L64815:</li> <li>Incorporates a 64-entry, fully associative TLB (Translation Lookaside Buffer)</li> <li>Uses Least Recently Used (LRU) replacement algorithm for the TLB</li> <li>Uses 4096-byte or greater page size</li> <li>Supports three-level page mapping</li> <li>Supports sparse address spaces</li> <li>Supports 1256 contexts</li> <li>Provides page-level protection</li> <li>Performs 32-bit virtual to 36-bit physical address translation</li> <li>The write-through, no-allocate cache controller of the L64815:</li> </ul>                                                                                                                                                                                         | <ul> <li>Provides 2048 virtual address cache tags</li> <li>Provides 32-byte block size</li> <li>Provides hardware-miss processing</li> <li>Includes 32-byte Line Buffer</li> <li>Supports cache sizes of 32, 64, 128 and 256 Kbytes</li> <li>Supports line-by-line cache freezing</li> <li>In addition, the L64815:</li> <li>Supports 25/33/40 MHz operation</li> <li>Uses 64-bit Mbus as its main memory interface</li> <li>Is available in 223-pin CPGA (ceramic pin grid array) package</li> <li>Provides Block Fill capability</li> <li>Provides Block Copy capability</li> </ul> |
| The MCT in the<br>SPARC CPU Core | The MCT is part of a high-performance, gener-<br>al-purpose, reprogrammable computer based<br>on Sun Microsystems' SPARC. Such a comput-<br>er requires three main components: a CPU<br>Core, main memory, and an input/output (I/O)<br>subsystem. A SPARC CPU Core consists of the<br>following elements: a SPARC-compatible IU                                                                                                                                                                                                                                                                                                                                                                                                                                               | (Integer Unit), an FPU (Floating-Point Unit), an<br>MMU (Memory Management Unit) and a<br>cache. These elements provide data, integer<br>and floating-point arithmetic processing power<br>and the flexible, fast memory management<br>required to support multiple processes running<br>simultaneously from a large physical memory.                                                                                                                                                                                                                                                 |

### L64850 Mbus DRAM Controller



#### Introduction The L64850 DMC (DRAM Controller) is a high-L64850 provides single-chip control for highperformance CMOS integrated circuit that properformance, low-cost memory systems, and vides a direct interface between an Mbus and supports 4M x 9, 4M x 8, 1M x 9, and 1M x 8 a DRAM array in a SPARC-based system. The SIMMS and 4M x 1 and 1M x 1 DRAMs. Features Supports up to 4 Gbytes of DRAM address Mbus level 1 and 2 operations Built-in scan chain to provide 99.97% fault covspace One- to 128-byte burst mode Mbus transactions erage test vector Even or odd parity generation and checking Advanced 223-pin CPGA (ceramic pin grid with disable option array) package Parity error address register Supports 100 ns - 70 ns DRAMs Staggered CAS before RAS refresh for dualbank memory systems System Diagram MBus SBus L64852 SPARC SBus Mbus-to-SBus Device **CPU** Core Controller L64850 L64851 Mbus DRAM Mbus STD10 SBus Controller Interface Device DRAM SBus Array Device

Figure 1. Typical SPARC-based System

# L64851 Mbus to Standard I/O Bus Interface



| Introduction   | The L64851 M2STDIO (Mbus to Standard I/O<br>Bus Interface) is a high-performance CMOS<br>interface chip that interfaces an Mbus and a<br>STDIO (standard, 8-bit I/O) bus . As an Mbus<br>interface to I/O devices, the L64851 M2STDIO<br>accepts requests for I/O service from an Mbus<br>master, converts them to I/O bus protocol and<br>redirects them to a designated device on the<br>I/O bus. In addition to the the Mbus interface,<br>the L64851 provides three other Mbus function-<br>al modules: a four-level Mbus arbiter, a watch<br>dog timer that generates Mbus Time Out and<br>an interrupt level encoder that generates the<br>interrupt request levels for the SPARC IU<br>(Integer Unit). These three additional modules<br>allow the L64851 to be used in systems that do<br>not have an M2S chip.                                                                                                                                                  |
|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features       | <ul> <li>Supports Mbus access to eight I/O devices on a standard, 8-bit bus</li> <li>Data packing for full use of Mbus bandwidth</li> <li>Accesses 1 Mbyte of I/O address space per device</li> <li>Programmable latency delays for I/O devices</li> <li>One- to 128-byte Mbus burst transfer capability</li> <li>Mbus Arbiter supports up to four Mbus masters</li> <li>Mbus watch dog timer times out bus masters</li> <li>8000 (2<sup>13</sup>) clock cycles after assertion of MBB</li> <li>15-level IU Interrupt Level Encoder supports 13 external devices on two internal, programmable timers</li> <li>IRL[7:1] can be generated in hardware (external devices), software (interrupt bits 7:1) or both through IU device polling</li> <li>Maskable interrupts, except for IRL15</li> <li>25, 33, and 40 MHz system clock speed</li> <li>5 MHz clock for SCC timing</li> <li>Advanced, 208-pin, square gull-wing PQFP (plastic quad flat pack) package</li> </ul> |
| System Diagram | SPARC<br>CPU Core<br>L64850<br>L64850<br>L64851<br>Mbus STD 10<br>SBus<br>Controller<br>SBus<br>Device                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |

Interface

Figure 1. Typical SPARC-based System

Controller

DRAM

Array

©1990, 1991 LSI Logic Corporation. All rights reserved.

SBus

Device

SBus

Device

à

# L64852 Mbus-to-SBus Controller

| Introduction | The L64852 M2S (Mbus-to-SBus) Controller is a<br>high-performance CMOS integrated circuit<br>that provides all the control, arbitration and<br>memory-management functions needed to<br>interface Mbus and SBus subsystems.<br>The M2S acts as an intermediary while moving<br>data between Mbus and SBus devices, instead<br>of transferring control of one bus to the other<br>bus. When an Mbus device initiates a read<br>from or write to an SBus device, the M2S chip<br>responds as an Mbus slave and then becomes<br>the SBus master for the data transfer.<br>Conversely, when an SBus device initiates a<br>data access to the Mbus, the M2S chip<br>responds as an SBus slave and becomes the<br>Mbus master. |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |
|--------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|              | The M2S contains an Mbus arbiter to control<br>Mbus access and an SBus controller. The<br>SBus controller contains both an SBus arbiter<br>to control SBus access and an I/O MMU<br>(input/output memory-management unit). The<br>I/O MMU, which supports the SBus virtual<br>addressing scheme, includes a 16-entry TLB                                                                                                                                                                                                                                                                                                                                                                                                 | <b>L64852 Chip</b><br>(Translation Lookaside Buffer) and virtual-to-<br>physical address calculation logic. The M2S<br>also contains low-level protection and diag-<br>nostic logic for the two bus subsystems.                                                                                                                                                                                                                                                                                                   |
| Features     | <ul> <li>Provides complete Mbus and SBus<br/>master/slave logic</li> <li>Supports arbitration for up to four Mbus mas-<br/>ters, including itself</li> <li>Manages SBus transactions and supports<br/>arbitration for up to six SBus master/slave<br/>devices</li> <li>Incorporates a 16-entry fully-associative TLB<br/>(Translation Lookaside Buffer) in the I/O MMU</li> <li>Uses the LRU (Least-Recently-Used) replace-<br/>ment algorithm in TLB</li> <li>Performs 32-bit virtual SBus to 36-bit physical<br/>Mbus address translation</li> </ul>                                                                                                                                                                   | <ul> <li>Performs 32-bit virtual SBus to 28-bit physical<br/>SBus address translation and SBus slave<br/>device selection using table walking logic</li> <li>Provides two sets of internal data buffers for<br/>data transfer</li> <li>Performs bus protocol conversion</li> <li>Tracks internal status and generates error and<br/>busy signals</li> <li>Stores system and bus error information in a<br/>readable error register</li> <li>Advanced 223-pin CPGA (ceramic pin grid<br/>array) package</li> </ul> |

# L64853 SBus DMA Controller



| Description | The L64853 SBus DMA (Direct Memory<br>Access) Controller by LSI Logic provides a<br>complete SBus interface for SBus peripheral<br>subsystems. The L64853 is a high-speed, low-<br>power, dual-port device. It provides Master/<br>Slave-type peripherals with a single-chip solu-<br>tion for interfacing to the SBus. The principal<br>components of the L64853 are two functionally                                       | SBus terminology, the L64853 is a DVMA<br>(Direct Virtual Memory Access) Master, that is,<br>it generates virtual addresses on the SBus<br>data lines and employs the SBus controller's<br>MMU (Memory Management Unit) to translate<br>these virtual addresses into physical address-<br>es. |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | distinct DMA channels (an 8-bit and 16-bit<br>channel) and an SBus interface with associat-<br>ed bus arbitration logic.                                                                                                                                                                                                                                                                                                     | When the L64853 is an SBus slave, software<br>reads and writes the internal registers on the<br>L64853 and also on the two peripheral con-<br>trollers. The CPU uses the L64853 as a conduit                                                                                                  |
|             | The L64853 is ideal for both master and slave<br>peripherals as it operates either in master                                                                                                                                                                                                                                                                                                                                 | to access the two peripheral controller chips.                                                                                                                                                                                                                                                |
|             | mode or in slave mode. As an SBus master, the<br>L64853 generates, upon request from a device<br>attached to either channel, sequences of SBus<br>data transfers (reads or writes) between the<br>peripheral controller and main memory. In                                                                                                                                                                                  | The DMA Controller operates at a maximum<br>clock frequency of 25 MHz. The L64853 is<br>implemented in a 1.5-micron CMOS process<br>and is packaged in an inexpensive, 120-pin,<br>plastic quad flat package (PQFP).                                                                          |
| Features    | <ul> <li>Operation at clock frequencies up to 25 MHz</li> <li>Packing/unpacking of SBus words into bytes<br/>or halfwords for use by the peripheral con-<br/>trollers</li> <li>Support for 8- or 16-bit peripherals</li> <li>Supports byte, halfword, or word transfers on<br/>the SBus</li> <li>Operation in virtual address space with the<br/>SPARC MMU providing virtual-to-physical<br/>address translations</li> </ul> | <ul> <li>Support for rerun acknowledgments</li> <li>Inclusion of 24-bit address and data counters</li> <li>Packaged in a low-cost, 120-pin PQFP (plastic quad flat pack) package</li> </ul>                                                                                                   |

## L64853A SBus Direct Memory Access (DMA) Controller

# LSI LOGIC

| Description | The L64853A SBus DMA (Direct Memory<br>Access) Controller is a high-speed, low-power,<br>dual-port device that provides a complete<br>SBus interface solution for SBus peripheral<br>subsystems. The principal components of the<br>L64853A are its two functionally distinct DMA<br>channels and its SBus interface with associat-<br>ed bus arbitration logic.<br>The L64853A supports both 8- and 16-bit<br>peripherals through two independent DMA<br>channels, a 16-bit channel and an 8-bit chan-<br>nel. The L64853A is ideal for both master and<br>slave peripherals as it operates either in mas-<br>ter mode or in slave mode. | During SBus DMA transfers, the L64853A<br>packs the data into one of two 32-byte caches<br>for optimum bus performance. The SBus DMA<br>Controller supports concurrent 5 MByte/sec<br>SCSI and 1.25 MByte/sec Ethernet transfers.<br>The L64853A is pin and software compatible<br>with the L64853 SBus DMA Controller. The<br>L64853A provides additional features over the<br>L64853 such as support for 4-word SBus bursts<br>and data block chaining.<br>The L64853A operates at clock frequencies of<br>up to 25 MHz. The L64853A is implemented in a<br>1.5-micron CMOS process and is packaged in<br>an inexpensive, 120-pin, plastic quad flat pack-<br>age (PQFP). |
|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Operation at clock frequencies up to 25 MHz</li> <li>Support for 8- or 16-bit peripherals</li> <li>Support for byte, halfword or word transfers on the SBus</li> <li>Operation in virtual address space with the SPARC MMU providing logical-to-physical address translations</li> <li>Support for rerun acknowledgments</li> <li>Inclusion of 24-bit address and data counters</li> </ul>                                                                                                                                                                                                                                       | <ul> <li>Inclusion of two 32-byte caches for data transfers</li> <li>Four-word burst operation</li> <li>Data block chaining</li> <li>Packaging in a low-cost, 120-pin PQFP (plastic quad flat pack) package</li> <li>Pin and software compatible with the L64853 SBus DMA Controller</li> </ul>                                                                                                                                                                                                                                                                                                                                                                             |

## L64855 SBus Video Frame Buffer

| Description | The L64855 Video Controller generates the sig-<br>nals needed to control the video RAM and the<br>external DACs that drive the video display. The<br>L64855 also includes an SBus interface. Key                                                                                  | parameters of the video display, including<br>video timing and resolution, are software pro-<br>grammable. The L64855 supports the Sun auto<br>configuration feature.                                                                                                                                            |
|-------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features    | <ul> <li>Provides a single-chip video subsystem</li> <li>Interfaces to SBus</li> <li>Software control of video timing and display resolution</li> <li>Supports 256-by-4, 128K-by-8 and 64K-by-4 video RAMs</li> <li>Supports 1-, 8- and 24-bit-per-pixel frame buffers</li> </ul> | <ul> <li>Supports up to four video clocks</li> <li>Includes built-in video shifter for 1-bit frame buffers (maximum pixel clock up to 100 MHz)</li> <li>Supports Sun Video Monitor sense lines for auto configuration</li> <li>Interfaces directly to VRAM and video DACs with no external components</li> </ul> |

### L64901 SPARC Embedded Processor Preliminary

#### Description

The L64901 SPARC Embedded Processor is a high- speed implementation of the SPARC 32bit RISC architecture, and it is fabricated by LSI Logic in a 1.5-micron drawn gate length (0.9-micron effective channel length) CMOS process. The L64901 processor provides:

#### **Simple Instruction Format**

All instructions are 32 bits wide and aligned on word boundaries in memory. There are only three basic instruction formats, which feature uniform placement of opcode and other fields.

#### **Register Intensive Architecture**

Most instructions operate on the contents of two registers and place the results in a third register. Only Load and Store instructions access off-chip memory.

#### **Delayed Control Transfer**

The L64901 always fetches the instruction which follows a control transfer instruction, and either executes it or annuls it depending on the state of a bit in the control transfer instruction. This feature allows compilers to rearrange code to place a useful instruction after conditional branches, for optimal use of the processor pipeline.

#### **Fast Interrupt Response**

The L64901 processor can access the first instruction of an interrupt service routine within three to six cycles of receiving the interrupt request.

#### Features

SPARC RISC (Reduced Instruction Set Computer) Architecture

- Simple instruction format
- Simple 1x clock input
- Most instructions execute in a single cycle
   Low cost
- 4-stage pipeline
- Large windowed register file
- 120 general-purpose 32-bit registers
- 7 overlapping windows of 24 registers each
- Hardware pipeline interlocks



#### L64901 Chip

#### ASIC Implementation

The L64901 processor is implemented in LSI Logic's advanced sub-micron HCMOS process, which offers up to 200,000 usable gates on a single integrated circuit. LSI Logic's ASIC methodology facilitates modifications to the processor and provides users the ability to increase system integration or to reduce system cost.

The L64901 is part of LSI Logic's L64900 Embedded Processor Family for SPARC-based systems.

- Separate 32-bit address and data buses
- User/supervisor modes
- Privileged instructions
- Artificial intelligence support
- 1.5-micron gate length, 2-layer metal CMOS technology
- 160-pin POFP (plastic quad flat pack) and 144pin PPGA (plastic pin grid array) packages
- 0.8 Watts maximum power dissipation
- Available in 20 or 25 MHz versions



# **L64951 Integrated System Controller** Preliminary

| Description | The L64951 Integrated System Controller (ISC) is<br>a member of the L64900 Family of Embedded<br>Solutions. Manufactured in LSI Logic's<br>advanced 1.5-micron drawn gate length<br>HCMOS process, the ISC provides memory con-<br>trol, address decode and other support services<br>for the L64901 SPARC Embedded Processor, a<br>32-bit implementation of the SPARC RISC archi-<br>tecture. Designers can use the L64901 and the<br>L64951 to build a low-chip-count, high-perfor-<br>mance embedded processor core.<br>The ISC includes a host of features that make<br>the implementation of a processor core<br>straightforward. In addition to a variety of glue<br>logic, the ISC includes the five major features<br>described below. | <image/> L64951 Chip                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|             | The ISC includes a <b>DRAM controller</b> that can<br>control up to four banks of DRAMs. The<br>address range for each bank is programmable.<br>The DRAM controller also includes refresh<br>logic.<br>The ISC provides eight <b>chip selects</b> to control<br>SRAMs, EPROMs, and I/O devices. The<br>address range and control signal timing for<br>each chip select are programmable.<br>The ISC includes an <b>interrupt controller</b> that<br>prioritizes and encodes eight external interrupt<br>lines and two internal interrupt sources.<br>Interrupts can be individually masked or<br>masked by priority.                                                                                                                           | The ISC provides three <b>DMA</b> channels, two for<br>use by I/O devices and one for block transfers<br>by the processor. These DMA channels allow<br>large blocks of data to be transferred between<br>I/O devices and memory with minimal proces-<br>sor involvement. The two I/O DMA channels<br>generate interrupts when a transfer is com-<br>plete. The interrupt levels are programmable.<br>The ISC includes <b>cache control</b> logic that<br>allows construction of a high-performance<br>cache memory.<br>The ISC provides eight <b>protection registers</b> to<br>permit or prohibit access to blocks of memory.<br>These protection registers can also be used to<br>set breakpoints to ease software debug. |
| Features    | <ul> <li>In addition to the major functions described above, the ISC provides many of the glue logic functions that are required to complete a processor core. Those functions are included in this list of features:</li> <li>DRAM control with programmable address decoders for up to four banks of DRAMs</li> <li>Eight chip selects with programmable address decoders and control signal timing for SRAM, EPROM and I/O control</li> <li>Interrupt control for eight external and two internal interrupts</li> </ul>                                                                                                                                                                                                                     | <ul> <li>Three DMA channels with programmable interrupt levels</li> <li>Programmable memory protection and debug breakpoints</li> <li>Data bus buffer control signals</li> <li>Reset logic</li> <li>Processor bus request and acknowledge signals for I/O devices</li> <li>Low-cost 160-pin PQFP (plastic quad flat pack) package and 144-pin PPGA (plastic pin grid array) package</li> <li>20 MHz operating speed</li> </ul>                                                                                                                                                                                                                                                                                              |

©1990, 1991 LSI Logic Corporation. All rights reserved.

# Sales Offices and Design Resource Centers

LSI LOGIC
## Global Design Resource Centers



| Comprehensive<br>Design Support     | LSI Logic maintains the world's largest ASIC<br>design support network. Thirty-nine Design<br>Resource Centers provide access to qualified<br>LSI Logic application engineers and a full<br>range of hardware and software design tools.<br>Whether customer engineers elect to work at<br>or through a design center, experienced appli-                                |                                                                                                                                                       | cation engineers offer expert training and<br>design assistance. Comprehensive support<br>includes design training, access to extensive<br>technology libraries, use of CAD equipment<br>and tools and distribution of design literature,<br>databooks and technical information. |                                                                                                                                                                                        |
|-------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Features                            | <ul> <li>Full support for all LSI Log<br/>Channel-Free™ array and<br/>designs</li> <li>Experienced LSI Logic ap<br/>offer detailed and compra<br/>assistance</li> <li>Access to major software<br/>and environments:<br/>Mainframes<br/>Workstations<br/>Silicon compilers<br/>PLD converters and log<br/>Hardware accelerators<br/>SSI, MSI, LSI and VLSI to</li> </ul> | gic channelled and<br>d cell-based ASIC<br>oplication engineers<br>ehensive design<br>e and hardware tools<br>ic synthesizers<br>technology libraries | <ul> <li>Demonstration factorers to the lates</li> <li>Full customer facilidesign entry and s</li> <li>Design courses of</li> <li>Worldwide design comprehensive se</li> <li>Full marketing and</li> </ul>                                                                        | ilities to introduce cus-<br>it tools and technologies<br>ities for on-site or remote<br>imulation<br>fered on-site<br>tool network for fast and<br>rvice and support<br>sales support |
| US Sales<br>Representatives         | <b>Midwest Technical Sales</b><br>314.298.8787<br>913.888.5100                                                                                                                                                                                                                                                                                                           | <b>Genesis</b><br>617.270.9450                                                                                                                        |                                                                                                                                                                                                                                                                                   |                                                                                                                                                                                        |
| European<br>Sales<br>Representative | <b>Denmark</b><br>E.V. Johanssen Electronik AS<br>45.1.839022                                                                                                                                                                                                                                                                                                            | Finland<br>Fintronics AB<br>011.358.692.6255                                                                                                          | <b>Norway</b><br>Semi Devices AS<br>47.9.876550                                                                                                                                                                                                                                   | <b>Spain</b><br>Amitron<br>0034.1.2479313                                                                                                                                              |

## Distributors

**Alabama** *Huntsville* Hamilton Avnet 205.837.9177

Arizona Phoenix ■ Hamilton Avnet 602.961.6401

> Wyle Laboratories 602.437.2088

California Calabassas Wyle Laboratories 818.880.9000

Chatsworth Hamilton Avnet 818.594.8200

> *Costa Mesa* Hamilton Avnet 714.641.4100

Gardena Hamilton Avnet 213.217.6700

Irvine Wyle Laboratories 714.863.9953

> Sacramento Hamilton Avnet 916.648.3264

San Diego Hamilton Avnet 619.571.7500

Wyle Laboratories 619.565.9171

Santa Clara Wyle Laboratories 408.727.2500

Sunnyvale Hamilton Avnet 408.743.3300

> **Colorado** *Denver* Hamilton Avnet 303.799.0663

 Wyle Laboratories 303.457.9953

Connecticut Danbury Hamilton Avnet 203.797.1100 Florida Miami/Ft. Lauderdale Hamilton Avnet 305.979.2802

Orlando Hamilton Avnet 407.628.3888

St. Petersburg Hamilton Avnet 813.573.3930

**Georgia** Atlanta Hamilton Avnet 404.447.7500

Illinois Chicago Hamilton Avnet 708.860.7780

> Indiana Indianapolis Hamilton Avnet 317.844.9333

lowa Cedar Rapids Hamilton Avnet 319.362.4757

Kansas Kansas City Hamilton Avnet 913.888.0155

Kentucky Lexington Hamilton Avnet 606.259.1475

Maryland Baltimore Hamilton Avnet 301.995.3580

Massachusetts Boston Wyle Laboratories 617.272.7300

 Hamilton Avnet 508.532.3701

> Michigan Detroit Hamilton Avnet 313.347.4270

> Grand Rapids Hamilton Avnet 616.243.8805

# LSI LOGIC

11

Minnesota Minneapolis Hamilton Avnet 612.932.0678

Missouri Kansas City Hamilton Avnet 913.888.0155

St. Louis Hamilton Avnet 314.537.4250

New Jersey North Jersey Hamilton Avnet 201,575,3490

South Jersey Hamilton Avnet 609.424.0110

New Mexico Alburquerque Hamilton Avnet 505.765.1500

New York Long Island Hamilton Avnet 516.231.9800

Rochester Hamilton Avnet 716.475.9140

Syracuse Hamilton Avnet 315.437.2641

North Carolina Raleigh Hamilton Avnet 919.872.3604

Ohio Cleveland Hamilton Avnet 216.349.4910

Columbus Hamilton Avnet 614.882.7389

Dayton Hamilton Avnet 513.439.6700

Oregon Portland Hamilton Avnet 503.526.6200 Wyle Laboratories 503.643.7900

**Oklahoma** *Tulsa* Hamilton Avnet 918.252.7297

Pennsylvania Pittsburgh Hamilton Avnet 412.281.4150

Texas Austin Hamilton Avnet 512.832.4306

Wyle Laboratories 512.345.8853

Dallas Hamilton Avnet 214.404.9906

Wyle Laboratories 214.235.9953

Houston Hamilton Avnet 713.240.7898

Wyle Laboratories 713.879.9953

Utah Salt Lake City Hamilton Avnet 801.972.4300

Wyle Laboratories 801.974.9953

Washington Seattle Hamilton Avnet 206.881.6697

Wyle Laboratories 206.881.1150

Wisconsin Milwaukee Hamilton Avnet 414.784.4510

 Sales Offices with Design Resource Centers

US by State

### Sales Offices and Design **Resource Centers**

LSI Logic Corporation Headquarters 1551 McCarthy Blvd Milpitas CA 95035 Tel: 408 433 8000 Telev: 171092 FAX: 408.434.6457

Alabama 600 Boulevard South Suite 104J Huntsville AL 35802 Tel: 205.883.3527 FAX: 205.883.3529

> Arizona 8283 Hayden Road Suite 270 Scottsdale AZ 85258 Tel: 602.951.4560 FAX: 602.951.4580

California 2540 N First Street Suite 201 San Jose CA 95131 Tel: 408.954.1561 FAX: 408.954.1565

Two Park Plaza Suite 1000 Irvine CA 92714 Tel: 714.553.5600 FAX: 714.474.8101

> 10731 Treena Street Suite 209 San Diego CA 92123 Tel: 619 541 7092 FAX: 619.689.7145

15821 Ventura Blvd Suite 275 Encino CA 91436 Tel: 818.379.2400 FAX: 818,783,5548

> Colorado 3801 E Florida Ave Suite 400 Denver CO 80210 Tel: 303.756.8800 FAX: 303.759.3486

Florida 1333 Gateway Drive Suite 1019C Melbourne FL 32701 Tel: 407.339.2242 FAX: 407.831.3919

1900 Glades Road Suite 201 Boca Raton FL 33431 Tel: 407.395.6200 FAX: 407.394.2865

Illinois One Pierce Place Suite 400E Itasca IL 60143 Tel: 708.773.0111 FAX: 708.773.4631

#### Maryland

 6903 Rockledge Dr Suite 230 Bethesda MD 20817 Tel: 301.897.5800 FAX: 301.897.8389

Printed in USA 100.8302.6524.10K.DTP.G. 10480 Little Patuxent Pkwy Suite 500 Columbia MD 21044-3456 Tel: 301.740.5664 FAX: 301 740 5603

- Massachusetts 9 Hillside Avenue
- Prospect Place Waltham MA 02154 Tel: 617.890.0180 (Design Ctr) Tel: 617.890.0180 (Sales Ofc) FAX: 617 890 6158

Minnesota 8300 Norman Center Drive Suite 730 Minneapolis MN 55437 Tel: 612.921.8300 FAX: 612.921.8399

New Jersey 379 Thornall Street Edison NJ 08837 Tel: 908.549.4500 FAX: 908.549.4802

New York 1065 Route 82 Hopewell Junction New York NY 12533 Tel: 914.226.1620 FAX: 914.226.1315

Eastview Park 7979 Victor-Pittsford Road Victor NY 14564 Tel: 716 223 8820 FAX: 716 223 8822

4914 W. Genesee Street Suite 104 Camillus NY 13031 Tel: 315.468.1646 FAX: 315,488,2947

North Carolina 4601 Six Forks Road Phase 2, Suite 528 Raleigh NC 27609 Tel: 919.783.8833 FAX: 919.783.8909

Ohio 4027 Colonel Glenn Hwy Suite 415 Dayton OH 45431 Tel: 513.427.5476 FAX: 513.427.5828

#### Oregon 15455 NW Greenbrier Pkwy Suite 210A Beaverton OR 97006 Tel: 503.645.9882 FAX: 503.645.6612

Pennsylvania Three Neshaminy Interplax Suite 301 Trevose PA 19053 Tel: 215.638.3010 FAX: 215.638.3064

Texas 5316 Hwy 290 West Suite 431 Austin TX 78735 Tel: 512 892 7276 FAX: 512 892 6564

 5080 Spectrum Drive Suite 1010 West Dallas TX 75248 Tel: 214.788.2966 FAX: 214.233.9234

Washington 3015 112th Avenue NE Suite 205 Bellevue WA 98004 Tel: 206.822.4384 FAX: 206.827.2884

LSI Logic Corporation of Canada, Inc. Headquarters Petro-Canada Centre, Ste., 3410

- 150 6th Avenue SW Calgary AB T2P 3Y7 Tel: 403.262.9292 FAX: 403.262.9494
- P.O. Box 8249 Station F Edmonton AB T6H 4PI Tel: 403.450.4400 FAX: 403.450.4411
- 3600 Gilmore Way, #306 Burnaby BC V5G 4R8 Tel: 604.433.5705 FAX: 604.433.8443
- 260 Hearst Way Kanata ON K2L 3H1 Tel: 613,592,1263 Telex: 053 3849 FAX: 613.592.3253
- 401 The West Mall, #1110 Etobicoke ON M9C 5J5 Tel: 416.620.7400 FAX: 416.620.5005
- 755 St Jean Boulevard, #600 Pointe Claire PO H9R 5M9 Tel: 514.694.2417 FAX: 514.694.2699
- France LSI Logic S.A. Tour Chenonceaux 204 Rond-point du Pont de Sevres 92516 Boulogne-Billancourt Paris France Tel: 33.146.206600 Telex: 631475 FAX: 33.146.203138

Israel LSI Logic Limited 40 Sokolov St Ramat Hasharon 47235 Tel: 972.3.5403741 Telex: 371662 FAX: 972.3.5403747

LSI Logic logo design, CDE, Channel-Free, Co-Designer, Embedded Array, LDS, LDS-1, MDE and Modular Design Environment are registered trademarks and ChipSizer, C-MDE, Compacted Array, Compacted Array PLus, Direct Drive, EasyASIC, FasTest, FloorPlanner, Lightning, Logic Integrator, LSIM, MipSET, Ngine, Fight-First-Time, Self-Embedded, Silicon Integrator, SarAKT and System Integrator are trademarks of LSI Logic corporation. Sun Microsystems is a regis-tered trademark of Sun Microsystems, Inc. VMCMS is a trademark of Digital Equipment Corporation, DEC, VMS, MicroVAX and VAX are trademarks of Digital Equipment of APBO Logmouter, Inc. Am7990 LANCE is a registered trademark of Advanced Micro Devices Inc. NCR S32091 is a trademark of NCR Corporation. MSPICE is a trademark of META Software, Inc.



## Italy LSI Logic SPA

Centro Direnzionale Colleoni-Palazzo Orione Ingresso 1 20041 Agrate Brianz (MI) Tel: 39.39.6056881 FAX: 39.39.6057867

Japan LSI Logic K.K. Headquarters Kokusai-Shin Akasaka West Wing 13th Floor 6-1-20 Akasaka, Minato-Ku Tokyo T 108 Tel: 81.33.589.2711 FAX: 81.33.589.2740

Futaba Kudan Bldg. 4F 3-4-4 Kudan-Nlinami, Chiyoda-Ku Tokyo 102 Tel: 81.33.5275.1731 FAX: 81.33.5275.1739

- 2-10-1 Kashuga Yatabe-Mache Tsukuba-Gum, Ibaragi 305 Janan Tel: 81.298.52.8371 FAX: 81.298.52.8376
- Twin 21 MID Tower 31st Floor 2-1-61 Shiromi, Higashi-Ku Osaka 540 Tel: 81.6.947.5281 FAX: 81.6.947.5287
- Tama-Plaza Daisen Bldg. 2-19-2, Utsukushi-Ga-Oka Midori-Ku Kanagawa 227 Tel: 81 45 902 4111 FAX: 81.45.902.4533
- LSI Logic Corporation of Korea Limited 7th Floor Namseoul Bldg. 1304-3, Seocho-Dong, Seocho-Ku, Seoul Tel: 82.2.561.2921 FAX: 82.2.554.9327

Netherlands LSI Logic/Arcobel Griekenweg 25 Postbox 344 NL-5340 AH Oss Tel: 31.4120.30335 TWX: 37489 FAX: 31.4120.30635

Scotland LSI Logic Limited Lomond House Beveridge Square Livingstone EH 54 6QF Tel: 44.506.416767 FAX: 44.506.414836

#### Sweden

LSI Logic Export AB TorShamnsgatan 39 S-16440 Kista Tel: 46 8 703 4680 FAX: 46.8.7506647

Switzerland

LSI Logic Sulzer AG Erlenstrasse 36 CH-2555 Brugg/Biel Tel: 41.32.536363 FAX: 41.32.536367

#### Taiwan

LSI Logic Corporation 3F2, 678 Tun-Hua S. Rd Taipei, Taiwan R.O.C. Tel: 886.2.755.3433 FAX: 886.2.755.5176

#### United Kingdom LSI Logic Limited Headquarters

- 1 Maidstone Road Sidcup, Kent DA14 5HU Tel: 44.81.302.8282 FAX: 44.81.300.0116
- Grenville Place, The Ring Bracknell Berkshire RG12 1BP Tel: 44.344.426544 Telex: 848679 FAX: 44.344.481039

### West German LSI Logic GMBH

- Headquarters Arabellastrasse 33 8000 Munich 81 Tel: 49 89 9269030 FAX: 49.89.917096
- Niederkasseler AM Seestern, Lohweg 8 4000 Dusseldorf 11 Tel: 49.211.5961066 TWX: 8587248 FAX: 49.211.592130
- Buechsenstrasse 15 7000 Stuttgart 1 Tel: 49.711.2262151 TWX: 723813 Tel: 49.711.2261124
- AE Advanced Electronics Theaterstr. 14 3000 Hannover 1 Tel: 49.511.3681756 FAX: 49.511.3681759

#### AE Advanced Electronics

Stefan-George-Ring 19 8000 Munich 81 Tel: 49.89.93009855 FAX: 49.89.93009866

 Sales Offices with Design Resource Centers

LSI Logic Corporation reserves the right to make changes to any products and services herein at any time without notice. LSI Logic does not assume any responsibility or liability arising out of the application or use of any product or service described herein, except as expressly agreed to in writing by LSI Logic, convey a license under any patent rights, copyrights, trademark rights, or any other of the intellectual property rights of LSI Logic or of the intellectual All rights reserved.



## Add Me To Your Mailing List

- □ Yes I'm interested. Have someone call me right away
- □ I would like information:

| Com   | pany                          |        |                                                     |
|-------|-------------------------------|--------|-----------------------------------------------------|
| Δdd   | ress                          |        | MS                                                  |
| City  |                               | Stat   | Mio                                                 |
| Dha   |                               | _ 5141 | 2ip                                                 |
| FIIUI |                               |        |                                                     |
| ASI   | Design Tools                  |        | 164210/11 Variable-Length                           |
|       | Third-Party Tools             |        | Video Shift Registers                               |
| П     | C-MDF™ Tools                  |        | 164212 Variable-Length                              |
|       | Silicon 1076 VHDI             |        | Video Shift Begister                                |
| Deei  | an Sarvioos                   |        | 164220 Bank-Value Filter                            |
| Desi  | Design Building Placks        |        | 164230 Binary Filter and                            |
|       | Cell Development              |        | Template Matcher                                    |
|       | Full Seen Testing & ATPC      |        | 164240 Multi-Bit Filter                             |
|       | Full Scall resulty & ATFO     |        | 164243 3 x 3 Multi-Bit Filter                       |
|       | SPICE Mediale                 |        | 1 64245 FIR Filter Processor                        |
|       | SFICE WOULIS                  |        | 164250 Histogram/Hough                              |
|       | Layout                        |        | Transform Processor                                 |
|       | Applications Engineering      |        | 164260/61 High-Speed                                |
|       | Support                       |        | Vareatila Fir Filtar                                |
| Arra  | y-Based ASICs                 |        | 164270 64 x 64 Crossbar Switch                      |
| 13    | LCA200K Compacted Array™      |        | 164280 Complex EFT                                  |
|       | Turbo Series                  | ]      | Processor                                           |
|       | LFT150K FasTest™              |        | 164291 EET Video Shift                              |
|       | Array Series                  |        | Pogistor                                            |
| ]]    | LCA100K Compacted             |        | 164200 Object Contour                               |
|       | Array Plus™ Series            |        | Trager                                              |
|       | LEA100K Embedded              |        |                                                     |
|       | Array™ Series                 | Vide   | eo Compression                                      |
|       | LCA10000 Compacted            |        | L64710 8-Error Correcting                           |
|       | Array <sup>™</sup> Series     | _      | Reed-Solomon Codec                                  |
|       | LMA9000 Micro Array           |        | L64715 Two-Error Correcting                         |
|       | Series                        |        | BCH Encoder-Decoder                                 |
|       | LDD10000 BiCMOS Direct        |        | L64720 Video Motion Estimation                      |
|       | Drive™ Array Series           |        | Processor (DCT)                                     |
|       | LAD310 BiCMOS Analog/Digital  |        | L64730 Discrete Cosine                              |
|       | Array Series                  |        | Transform Processor                                 |
| Dadi  | intion-Hardonod ASICe         |        | L64735 Discrete Cosine                              |
| nau   | LBH10000 Badiation-           |        | Transform Processor                                 |
|       | Hardonod Sorios               |        | L64740 DCT Quantization                             |
|       | I RU0000 Radiation            |        | Processor                                           |
|       | Hardonad Sariaa               |        | L64745 JPEG Coder                                   |
|       |                               |        | L64750/51 CCITT Variable                            |
|       | L03000 DATAL ARING 029        |        | Length Coder/Decoder                                |
|       | Terminal Device               |        | L64760 Interframe Processor                         |
| Cell  | -Based ASICs                  | SPA    | RC Microprocessors                                  |
| Ш     | LCB007 Series Cell-Based      |        | 164801 Integer Unit                                 |
| _     | ASICs                         |        | 164804 Floating-Point Unit                          |
|       | LCB15 Series Cell-Based ASICs |        | 164821 Memory Management                            |
| JTA   | G                             |        | Lotozi Wenory Wanagement                            |
|       | IEEE P.1149 I/JTAG            | []     | L64922 Data Buffor                                  |
|       | Testability Bus               |        | 164922 Clock Controller                             |
| ncp   | ·····,                        |        | LOHOZO GIUCK GUIILIUIIEI<br>LGA924 Capha Controllar |
|       | 16/032 32-Bit MAC             |        | L04024 GdCile GOIll Ullel                           |
|       |                               |        | L04020 3 DUS VIOEO CONTroller                       |
| L]    | LU4134 32-DIL FUIVIUS         |        | L04020 SBUS DRAIVI CONTROLLER                       |
|       | IEEE FIDAUIIY-FUIII           |        | L04811 Ennanced Integer Unit                        |
|       | F10083301                     |        |                                                     |
|       |                               |        |                                                     |
|       |                               |        |                                                     |

| 4814 Enhanced Floating-Point                       |
|----------------------------------------------------|
|                                                    |
| 11t<br>4815 Memory Management,                     |
| che Control and Cache Tag                          |
| 4850 Mbus DRAM Controller                          |
| 4851 Mbus Standard I/O Bus<br>terface              |
| 4852 Mbus-to-SBus                                  |
| 4853 SBus DMA Controller                           |
| 4853A SBus Direct Memory                           |
| 4855 SBus Video Frame                              |
| Iffer<br>4901 Embedded Processor                   |
| 4951 Integrated System                             |
| introller<br>Aicroprocessors                       |
| 2000 RISC Microprocessor                           |
| celerator                                          |
| 3000 RISC Microprocessor                           |
| 3010 Floating-Point                                |
| celerator<br>3010A Floating-Point                  |
| celerator                                          |
| 3220 Read-Write Buffer                             |
| 3202 Bus Controller                                |
| 32D04 DRAM Data Bus Buffe                          |
| 3205 Block Transfer Buffer                         |
| ocessor                                            |
| M3310 MIPS Ngine Module<br>M3330 MIPS Naine Module |
| ips System Programmer's                            |
| скауе                                              |
| 50A Microprocessor                                 |
| •                                                  |
| ickage<br>50A Microprocessor                       |

Date

Place Stamp Here



LSI Logic Corporation 1551 McCarthy Blvd Milpitas CA 95035

Attn: Marketing Communications MS D102



Thank you for completing this response card. This information will help us to serve you better.

If you have an immediate need for more information, please call us at 408.433.4288.

# LSI LOGIC

LSI Logic Corporation Milpitas CA 408.433.8000

LSI Logic Corporation of Canada, Inc. Calgary 403.262.9292

Japan LSI Logic K.K. Tokyo 81.33.589.2711

United Kingdom LSI Logic Limited Sideup 44.81.302.8282

West Germany LSI Logic GmbH Munich 49.89.926903.0

Order No. 13000