#  <br> Instruction-Maintenance 

## 7094 II Data Processing System-Volume 3

## 【gMT <br> Customer Engineering <br> Instruction-Maintenance

7094 II Data Processing System-Volume 3

## Preface

Volume 3 of the 7094 II Instruction-Maintenance Manuals contains Non-Arithmetic Instructions, Overlap, Trapping, Channel Instructions, ibm 7151 Model 2 Console, and Compatibility.

The material in this manual is written at engineering change level 253401; however, future engineering changes may change the logic and machine operations from the presentation in this manual. This volume obsoletes Form Z22-2723.

Two other CEIM manuals for the 7094 in are available: 7094 II Data Processing System—Volume 1, Introduction, Component Circuits, System and Functional Components, Timing, Form 223-2721.

7094 II Data Processing System-Volume 2, Arithmetic Instructions, Form 223-2722.

Other manuals for the 7094 II are: 7302 Model 3 Core Storage, CEIM, Form 223-2724; 7607 Data Channel, CEIR, Form 223-6910; and 7909 Data Channel, CEIR, Form 223-2551.

Copies of this and other IBM publications can be obtained through IBM
Branch Offices. Address comments concerning the contents of this publication to:
IBM Corporation, CE Manuals, Dept. B96, P.O. Box 390, Poughkeepsie, N.Y. 12602
Word Transmission Instructions ..... 7
Store Zero ..... 7
Store MQ ..... 8
Store ..... 8
Store Logical Word ..... 8
Store Left Half MQ ..... 8
Store Address ..... 9
Store Decrement ..... 9
Store Tag ..... 9
Store Instruction Location Counter ..... 10
Store Prefix ..... 10
Load MQ ..... 10
Exchange Logical AC and MQ ..... 11
Exchange AC and MQ ..... 11
Double StoreDouble Load .13
Transfer Instructions ..... 14
Transfer ..... 14
Transfer on MQ Plus ..... 14
Transfer on Plus ..... 15
Transfer on Minus ..... 15
Transfer on Overflow ..... 15
Transfer on No Overflow ..... 15
Transfer on Zero ..... 16
Transfer on No Zero ..... 16
Transfer on MQ Overflow ..... 16
Transfer on Low MQ ..... 17
Index Instructions ..... 18
Transfer and Set Index ..... 18
Transfer on Index ..... 18
Transfer on No Index ..... 20
Transfer on Index High ..... 20
Transfer on Index Low or Equal ..... 20
Transfer with Index Incremented ..... 20
Load Index from Address ..... 20
Load Index from Decrement ..... 21
Load Complement of Address in Index Register ..... 21
Load Complement of Decrement in Index Register ..... 21
Place Address in Index ..... 21
Place Complement of Address in Index ..... 21
Place Decrement in Index. ..... 22Place Complement of Decrement in Index
Place Index in Address ..... 22 ..... 22
Place Index in Decrement ..... 23
Place Complement of Index in Address ..... 23
Place Complement of Index in Decrement. ..... 23
Store Index in Address ..... 23
Store Index in Decrement ..... 24
Store Complement of Index in Address ..... 25
Store Complement of Index in Decrement ..... 25
Address to Index True. ..... 25
Address to Index Complemented ..... 25
Shifting Instructions ..... 26
Rotate Quotient Left ..... 26
Long Left Shift ..... 26
Logical Left Shift ..... 26
Accumulator Left Shift. ..... 28
Accumulator Right Shift ..... 28
Long Right Shift ..... 29
Logical Right Shift ..... 29
Sense Indicator Instructions ..... 30
Store Indicators ..... 30
Load Indicators ..... 30
OR Storage to Indicators ..... 30
Invert Indicators from Storage ..... 30
Reset Indicators from Storage ..... 31 ..... 31
Invert Indicators of Right Half ..... 31
Invert Indicators of Left Half ..... 31
Set Indicators of Right Half.31
Indicators of Left Half
31
Reset Indicators of Right Half31
Invert Indicators from Accumulator ..... 32
Reset Indicators from Accumulator ..... 32
OR Accumulator to Indicators ..... 32
Place Accumulator in Indicators ..... 33
Place Indicators in Accumulator ..... 33
On Test for Indicators ..... 33
Off lest for Indicators ..... 33
Left Half Indicators Off Test ..... 33
Right Half Indicators Off Test ..... 33
Left Half Indicators On Test. ..... 33
Right Half Indicators On Test ..... 33
Transfer When Indicators On ..... 36
Transfer When Indicators Off ..... 36
AND and OR Instructions ..... 37
OR to Storage ..... 37
OR to Accumulator ..... 38
AND to Accumulator ..... 38
rage. ..... 38
Exclusive OR to Accumulator ..... 40
Skip Instructions ..... 41
Storage Zero Test ..... 41
Storage Non-Zero Test ..... 41
Low-Order Bit Test ..... 43
P Bit Test ..... 43
Divide Check Test ..... 43
ense Switch Test ..... 43
Compare Accumulator With Storage. ..... 43
Logical Compare Accumulator with Storage ..... 45
Convert Instructions ..... 46
Convert by Replacement from Accumulator ..... 46
Convert by Replacement from MQ ..... 49
Convert by Addition from MQ . ..... 50
Control Instructions ..... 52
Sense Light Test ..... 52
Input/Output Check Test ..... 53
Enter Overlap Mode and Transfer ..... 54
Leave Overlap Mode and Transfer ..... 54
ter Diagnostic Mode ..... 55
Leave Diagnostic Mode and Transfer ..... 55
Halt and Transfer ..... 56
Halt and Proceed ..... 56
Clear Magnitude ..... 57
agnitude ..... 57
Enter Keys ..... 57
Operation ..... 58
Execute ..... 58
59Set Sign Plus
Set Sign Minus ..... 59
59Change Sign..
Sense Lights On ..... 60
Sense Lights Off ..... 60
Overlap ..... 61
II Time ..... 61 ..... 61
Setting II Time ..... 62
II Time Inhibited ..... 63
II Time Flow Chart ..... 69
Trapping ..... 70
Store Location and Trap ..... 71
Transfer Trap Mode ..... 71
Enter Trapping Mode ..... 72
Leave Trapping Mode ..... 72
Trap Transfer ..... 72
Trapping Operation ..... 72
Floating-Point Trapping ..... 74
Floating-Point Trap Operation ..... 74
Data Channel Trapping ..... 76
Enable ..... 77
Restore Channel Traps ..... 77
Data Channel Trap Operation ..... 78
Channel Instructions ..... 80
Tape Data and Non-Data Selects ..... 80
Read Select ..... 80
Write Select ..... 80
Backspace File ..... 80
Backspace Record ..... 80
Rewind ..... 80
Rewind and Unload ..... 80
Set Density ..... 80
Write End of File ..... 80
Card Machine Select ..... 82
Read Select ..... 82
Write Select ..... 82
Store Channel ..... 83
Transfer on Data Channel End-of-File ..... 84
Transfer on Data Channel Redundancy Check ..... 84
Beginning of Tape Test ..... 84
End of Tape Test. ..... 84
Rest and Load Channel ..... 84
Load Channel ..... 84
Sense Printer ..... 88
Sense Punch ..... 88
Sense Printer Test ..... 89
Transfer on Channel in Operation ..... 90
Transfer on Channel not in Operation ..... 90
Reset Data Channel ..... 91
IBM 7151 Model 2 Console Control Unit ..... 92
Operators Panel ..... 93
Indicators ..... 93
Manual Controls ..... 95
Manual Control Keys ..... 96
Customer Engineering Test Panel ..... 104
Indicators ..... 104
Switches ..... 104
Marginal Check Panel ..... 107
Compatibility ..... 108
7090/7094 II Index Register Compatibility ..... 108
Enter Multiple Tag Mode ..... 108
Leave Multiple Tag Mode ..... 108
704/7094 II Floating-Point Trap Mode Compatibility ..... 109
Enter Floating-Trap Mode ..... 109
Leave Floating-Trap Mode ..... 109
704/709-7090/7094 II I/O Compatibility ..... 110
Enter Storage Nullification and Transfer ..... 110
Leave Storage Nullification Mode ..... 110
Enter Select Trap Mode ..... 110
Enter Copy Trap Mode ..... 110
I/O Select Trap Operation ..... 111
I/O Copy 'Trap Operation ..... 114
I/O Compatibility II Program Operation ..... 114
Basic Operation ..... 114
Restrictions ..... 115
Program Operation ..... 115
Preparing and Loading the Compatibility II Program ..... 116
Reading a Record ..... 116
Writing a Record ..... 116
Other Operations ..... 117
Drum Simulation Procedure ..... 117
24 K Null Compatibility II ..... 117
Compatibility Diagnostics ..... 117
APPENDIX. Alphabetic Listing of 7094 II Instructions. ..... 118

## Illustrations

Figure title PAGE
Word Transmission Instructions

1. Store Zero (STZ); Store MQ (STQ); Store (STO); StoreLogical Word (SLW); Store Indicators (STC)
2. Store Left Half MQ (SLQ)7
3. Store Prefix (STP); Store Decrement (STD); Store Tag
(STT); Store Address (STA)
4. Store Instruction Location Counter (STL) ..... 9 ..... 10
5. Load MQ (LDQ) ..... 10
6. Exchange Logical AC and MQ (XCL) ..... 11
7. Exchange AC and MQ (XCA) ..... 11
8. Double Store (DST) ..... 12
9. Double Load (DLD) ..... 13
Transfer Instructions
10. Transfer (TRA) ..... 14
11. Transfer on MQ Plus (TQP) ..... 14
12. Transfer on Plus (TPL); Transfer on Minus (TMI) ..... 15
13. Transfer on Overflow (TOV); Transfer on No Over- flow (TNO) ..... 15
14. Transfer on Zero (TZE); Transfer on No Zero (TNZ). ..... 16
15. Transfer on MQ Overflow (TQO) ..... 16
16. Transfer on Low MQ (TLQ) ..... 17

## Index Instructions

17. Transfer and Set Index (TSX)
FIGURE TITLE ..... PAGE

## Sense Indicator Instructions

29. Load Indicators (LDI); OR Storage to Indicators (OSI); Invert Indicators from Storage (IIS); Reset Indicators from Storage (RIS)
30. Invert Indicators of Right Half (IIR); Invert Indicators of Left Half (IIL); Set Indicators of Right Half (SIR); Set Indicators of Left Half (SIL); Reset Indicators of Right Half (RIR); Reset Indicators of Left Half (RIL)
31. Invert Indicators from Accumulator (IIA); Reset Indicators from Accumulator (RIA); OR Accumulator to Indicators (OAI); Place Accumulator in Indicators (PAI); Place Indicators in Accumulator (PIA)
32. On Test for Indicators (ONT); Off Test for Indicators (OFT)
33. Left Half Indicators Off Test (LFT); Right Half Indicators Off Test (RFT); Left Half Indicators On Test (LNT); Right Half Indicators On Test (RNT)
34. Transfer When Indicators On (TIO); Transfer When Indicators Off (TIF)

## AND and OR Instructions

35. OR to Storage (ORS)
36. OR to Accumulator (ORA)
37. AND to Accumulator (ANA); AND to Storage (ANS)
38. Exclusive OR to Accumulator (ERA)

## Skip Instructions

39. Storage Zero Test (ZET); Storage Non-Zero Test (NZT)
40. Low-Order Bit Test (LBT); P Bit Test (PBT); Divide Check Test (DCT).
41. Sense Switch Test (SWT) . . . . . . . . . . . . . . . . . . . . . . . . 4
42. Compare Accumulator with Storage (CAS); Logical Compare Accumulator with Storage (LAS)

## Convert Instructions

$\begin{array}{lll}\text { 43. Convert by Replacement from Accumulator (CVR); } \\ \text { Convert by Replacement from MQ (CRQ)......... } & 47 \\ \text { 44. Convert by Addition from MQ (CAQ). . . . . . . . . . } & 50\end{array}$

## Control Instructions

45. Sense Light Test (SLT)............................... . . 52
46. Input-Output Check Test (IOT). . . . . . . . . . . . . . . . . 53
47. Enter Overlap Mode and Transfer (ELAP); Leave Overlap Mode and Transfer (LLAP)
48. Enter Diagnostic Mode and Transfer (EDAT); Leave Diagnostic Mode and Transfer (LDAT)
49. Halt and Transfer (HTR)
50. Halt and Proceed (HPR)............................. . 56
51. Clear Magnitude (CLM); Complement Magnitude (COM)
52. Enter Keys (ENK)

57
53. Execute (XEC) . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . . 58
54. Set Sign Plus (SSP); Set Sign Minus (SSM); Change Sign (CHS)
55. Sense Lights On (SLN) . . . . . . . . . . . . . . . . . . . . . . . 60

59
56. Sense Lights Off (SLF). . . . . . . . . . . . . . . . . . . . . . . . . . 60

## Overlap

57. Continuous Overlapping . . . . . . . . . . . . . . . . . . . . . . . . 61
58. Memory Conflict . . . . ............................... . . . 61
59. Conditions Permitting II Time. ....................... . . 62
60. II Cycle Inhibited from Program Register. . . . . . . . . . 63
61. II Cycle Inhibited from IBR. ......................... . 63
62. II Cycle Nullified by Overlap Conflict Trigger. . .... 63
63. Overlap Example (No Conflicts)................... 64
64. Overlap Example (E Time Conflict, Overlap L Time) 65
65. Overlap Example (No Overlap Allowed)FIGURE TITLEpage
66. Overlap Example (Address Conflict) ..... 67
67. Overlap Example (Store Conflict) ..... 68
68. 7094 II Time ..... 69
Trapping
69. Trap Locations ..... 70
70. Store Location and Trap (STR) ..... 71
71. Enter Trapping Mode (ETM); Leave Trapping Mode (LTM) ..... 72
72. Trap Transfer (TTR) ..... 72
73. TOV, TNO Trap Mode ..... 73
74. Floating-Point Trap Operation ..... 75
75. Channel Trap Sequence ..... 76
76. Enable (ENB) ..... 77
77. Restore Channel Traps (RCT) ..... 78
78. Data Channel Trap Operation ..... 79
79. CPU and Channel Clock Synchronization ..... 78

## Channel Instructions

80. Read Select (RDS); Write Select (WRS); Backspace File (BSF); Backspace Record (BSR); Rewind (REW); Rewind and Unload (RUN); Set Density (SDN); Write End of File (WEF)
81. Read Select/Write Select Cards81
82. Store Channel (SCHX) ..... 83
83. Transfer on Data Channel End of File (TEFX); Transfer on Data Channel Redundancy Check (TRCX) ..... 85
84. Beginning of Tape Test (BTT); End of Tape Test (ETT) ..... 86
85. Reset and Load Channel (RCH); Load Channel (LCH) ..... 87
86. Sense Printer (SPR); Sense Punch (SPU) ..... 88
87. Sense Printer Test (SPT) ..... 89
88. Transfer on Channel in Operation (TCO); Transfer on Channel Not in Operation (TCN). ..... 90
89. Reset Data Channel (RDC) ..... 91
7151 Model 2 Console Control Unit
90. Block Diagram of Console. ..... 92
91. 7151 Model 2 Console ..... 93
92. Operator's Panel ..... 95
93. Manual Control Keys ..... 96
94. Start ..... 97
95. Clear Storage ..... 98
96. Display Storage ..... 99
97. Display Indicators ..... 99
98. Display Effective Address ..... 100
99. Single Step. ..... 100
100. Multiple Step Key ..... 101
101. Enter MQ ..... 102
102. Enter Instruction ..... 102
103. Load Cards ..... 103
104. Load Tape ..... 103
105. CE Panel ..... 105
106. Continuous Enter Instruction ..... 106
107. Machine Cycle Key ..... 106
108. Display IBR ..... 107
Compatibility
109. Enter Multiple Tag Mode (EMTM); Leave Multiple Tag Mode (LMTM) ..... 108
110. Enter Floating-Trap Mode (EFTM); Leave Floating- Trap Mode (LFTM) ..... 109
111. Enter Storage Nullification and Transfer (ESNT) ..... 110
112. Leave Storage Nullification Mode (LSNM); Enter Select Trap Mode (ESTM); Enter Copy Trap Mode (ECTM) ..... 111
113. I/O Select/Copy Compatibility Trap ..... 112
114. Copy Compatibility Trap ..... 113
115. Compatibility Core Storage Assignments ..... 114
116. Modification Storage Assignments ..... 115


7094 II CPU Data Flow

Word transmission instructions move words or parts of words from registers in the computer to storage and to other registers. Entry to multiplexor storage bus or'ing from the central processing unit is through the storage register. Information from the channels enters multiplexor storage bus or'ing from the channel storage bus switches.
When storing a complete word, MF store prefix, MF store decrement, mF store tag, and MF store address are activated (Systems 02.09.03.1). These lines, acting simultaneously, inhibit strobing of the entire word, and
gate their portion of the word from the storage bus to the memory data register. If an instruction calls for storing part of a word, the MF store line for that portion only is activated. The remainder of the word in the specified storage location is strobed and not altered.

## Store Zero STZ + 0600 (I, E)

This instruction stores zeros in all positions of storage location X . The operation is similar to store, except that the storage register is not gated to the storage bus, thereby storing zeros. See Figure 1.


Figure 1. Store Zero (STZ); Store MQ(STQ); Store (STO); Store Logical Word (SLW); Store Indicators (STI)

## Store MQ STQ-0600 (I, E)

The contents of storage location X are replaced by the contents of the mq register (S, 1-35). The contents of the mQ are unchanged. See Figure 1.

## Store $\quad$ STO $\mathbf{+ 0 6 0 1}(\mathbf{I}, \mathrm{E})$

This instruction replaces the contents of storage location X with the contents of the ac (S, 1-35). Store prefix, decrement, tag, and address control lines are activated so that the entire word may be stored. The ac is unchanged. See Figure 1.

## Store Logical Word SLW + 0602 (I, E)

This instruction replaces the contents of storage location X with the contents of the $\mathrm{AC}(\mathrm{P}, 1-35)$. The AC is unchanged. Operation is similar to store except for the gating of $\mathrm{AC}(\mathbf{P})$ to $\mathrm{sR}(\mathrm{s})$. See Figure 1.

## Store Left Half MQ SLQ-0620 (I, E)

The contents of the mQ (S, 1-17) replace the contents of storage location $\mathrm{X}(\mathrm{S}, 1-17)$. Storage location X contents (18-35) and the contents of the mQ are unchanged. MF store prefix and MF store decrement are activated (Systems 02.09.03.1). See Figure 2.


Figure 2. Store Left Half MQ (SLQ)

Store Address STA + 0621 (I, E)
The contents of storage location $\mathrm{X}(21-35)$ are replaced by the contents of the ac (21-35). Storage location X (S, 1-20) and the ac remain unchanged. MF store address is activated (Systems 02.09.03.1). See Figure 3.

Store Decrement STD + 0622 (I, E)
This instruction places the contents of the ac (3-17) into storage location X (3-17). Storage location X (S,

1-2, 18-35) and the ac are unchanged. MF store decrement is activated (Systems 02.09.03.1). See Figure 3.

## Store Tag STT + 0625 (I, E)

The contents of storage location $\mathrm{X}(18-20)$ are replaced by the contents of the ac (18-20). The contents of storage location $X(S, 1-17,21-35)$ and the ac are unchanged. MF store tag is activated (Systems 02.09.03.1). See Figure 3.


Figure 3. Store Prefix (STP); Store Decrement (STD); Store Tag (STT); Store Address (STA)

## Store Instruction Location Counter STL-0625 (I, E)

This instruction stores the PC in storage location $X$ (21-35). The contents of storage location $X$ (S, 1-20) and the PC are unchanged. MF store address is activated (Systems 02.09.03.1). The pc is gated to the SR via the xad (Systems 02.09.03.1). See Figure 4.

Store Prefix STP + 0630 (I, E)
The contents of storage location $\mathrm{X}(\mathrm{S}, 1-2)$ are replaced by the contents of the AC (P, 1-2). Storage location X contents (3-35) and the contents of the ac remain unchanged. See Figure 3.


Figure 4. Store Instruction Location Counter (STL)

## Load MQ LDQ + 0560 (I, E)

The contents of the $M Q$ are replaced by storage location $X$. The mdbo is gated to the SR , and the SR is gated to the mq. See Figure 5.


Figure 5. Load MQ (LDQ)

## Exchange Logical AC and MQ XCL-0130 (I)

The AC ( $\mathrm{P}, 1-35$ ) and the mQ (S, 1-35) are interchanged. ac $S$ and $Q$ are reset. The exchange is made through the SR: the MQ is gated first to the SR, and then to the $A D$ and $A C$. At the same time the $A D$ are gated to the $A C$, the $A C$ is sent to the sr, and then to the mq. See Figure 6.


Figure 6. Exchange Logical AC and MQ (XCL)

## Exchange AC and MQ XCA + 0131 (I)

This instruction exchanges the $\mathrm{AC}(\mathrm{S}, 1-35)$ with the mQ ( $\mathrm{S}, 1-35$ ). Gating is done through the SR in the same manner as in xcl. See Figure 7.


Figure 7. Exchange AC and MQ (XCA)

## Double Store DST-0603 (I, E, E)

This instruction stores the contents of the accumulator (S-35) in location $X$, and the contents of the mQ (S-35) in location $X+1$. See Figure 8.


Figure 8. Double Store (DST)

## Double Load DLD + 0443 (I, E)

This instruction places the contents of location X into the accumulator and $X+1$ into the me. See Figure 9.


Figure 9. Double Load (DLD)

## Transfer Instructions

Transfer instructions can alter a program sequence either conditionally or unconditionally. This ability reduces the number of steps necessary to complete a program.

Transfer TRA + 0200 ( 1 )
The computer takes its next instruction from location X . The address portion of the instruction is gated to the


Figure 10. Transfer (TRA)
address register via the index adders. This address is then set into the program counter during I time of the next instruction. See Figure 10.

## Transfer on MQ Plus TQP + 0162 (I)

The computer transfers to location X if the MQ sign is plus. If the mQ sign is minus, the computer proceeds to the next sequential instruction. See Figure 11.


Figure 11. Transfer on MQ Plus (TQP)

## Transfer on Plus TPL+0120 (I)

The computer transfers to location X if the accumulator sign is plus. If the ac sign is minus, the computer proceeds to the next sequential instruction. This operation is similar to Transfer. See Figure 12.

## Transfer on Minus TMI-0120 (1)

This instruction is performed the same as TPL except that the transfer occurs if the accumulator sign is minus. See Figure 12.


Figure 12. Transfer on Plus (TPL); Transfer on Minus (TMI)

## Transfer on Overflow TOV + 0140 (I)

If the AC overflow trigger is on, a transfer is taken to storage location X and the overflow trigger is turned off. If the overflow trigger is off, the computer proceeds to the next instruction in sequence. See Figure 13.

## Transfer on No Overflow TNO-0140 (I)

If the ac overflow trigger is off, the next instruction is taken from storage location X. If the overflow trigger is on, no transfer is taken and the overflow trigger is turned off. Execution is the same as in tov. See Figure 13.


Figure 13. Transfer on Overflow (TOV); Transfer on No Overflow (TNO)

## Transfer on Zero TZE + $\mathbf{0 1 0 0}$ (I)

If the contents of the $\mathrm{AC}(\mathrm{Q}, \mathrm{P}, 1-35)$ are zero, the computer transfers to location X. If the contents are not zero, the next instruction in sequence is taken. In either case the contents of the AC are not changed. To test for a zero condition the $\mathrm{Ac}(1-35)$ is gated to the sr, but not set in. The sr inputs are then checked along with ac ( P and Q ). See Figure 14.

Transfer on No Zero TNZ - 0100 (I)
If the contents of the ac ( $\mathrm{Q}, \mathrm{P}, 1-35$ ) are not zero, a transfer is taken to location X . If the contents are zero, the computer proceeds to the next sequential instruction. AC contents are not altered. This operation is similar to tze. See Figure 14.


Figure 14. Transfer on Zero (TZE); Transfer on No Zero (TNZ)

Transfer on MQ Overflow TQO + 0161 (I)
If the mQ overflow trigger is on, and the FPt mode trigger is off, the computer transfers to location X. If the mQ overflow trigger is off, the next sequential instruction is taken. This is a 704 compatibility instruction. If the fpt mode trigger is on, the instruction acts as a nop. See Figure 15.


Figure 15. Transfer on MQ Overflow (TQO)

## Transfer on Low MQ TLQ+0040 (I, L)

If the contents of the mQ are algebraically less than the contents of the Ac, the computer transfers to location X. If the MQ is equal to or greater than the ac, no transfer is taken. Signs are considered, and the contents of both registers are left unchanged. See Figure 16.


Figure 16. Transfer on Low MQ (TLQ)

## Index Instructions

The 7094 ir contains seven 15 -position index registers. The computer can operate in either one of two indexing modes:

1. Multiple tag mode (three index register mode)
2. Seven index register mode

Multiple tag mode, set by the емтм instruction, which is also the normal mode, causes the computer to use only three index registers and provides compatibility with 7090 programs. Instruction positions 18, 19, and 20 indicate any one or combination of the three index registers. Multiple tagging in these positions causes oring of the index registers.

The seven index register mode is entered by using the instruction Leave Multiple Tag Mode (lmtm). Instruction positions 18,19 , and 20 specify a specific index register. or'ing is not possible.

A three-position tag register is fed from the storage bus or IBR depending upon overlap conditions. The output decoding of this register depends on the index mode of operation.
For addressing, the index registers are gated to the index adders in complement form with a carry to index adder (17). In effect, this subtracts the value of the specified index register.

## Transfer and Set Index TSX + 0074 (I)

The rsx instruction places the two's complement of the program counter (location of tsx instruction) into the specified index register and transfers to the location specified in positions $21-35$ of the tsx instruction. At I0 of the next instruction, one is subtracted from the value of the pC so that it will equal the location of the rsx instruction. Then, the PC is placed into the xr . At I3 the complement of the XR is gated to the $\mathrm{XAD}_{\mathrm{AD}}$ with a carry into $\operatorname{XAD}(17)$; the xaD is gated back to the xr , placing the two's complement of the pc into the xr. The transfer is similar to a TRA instruction without address modification. See Figure 17.

## Transfer on Index TIX + 2000 ( 1 )

This instruction compares its decrement with the contents of the specified index register. If the number in the index register is greater than the decrement, the number in the index register is reduced by the amount
of the decrement; the computer transfers to location X. If the number in the index register is equal to or less than the decrement, the computer takes the next sequential instruction. See Figure 18.


Figure 17. Transfer and Set Index (TSX)


Figure 18. Transfer on Index (TIX); Transfer on No Index (TNX); Transfer on Index High (TXH); Transfer on Index Low or Equal (TXL)

At I4, the storage bus is gated to the storage register, program register, tag register, and ibr. At I4 and I5 the storage register (3-17) and the complement of the index register are gated to the index adders along with a carry to index adder 17 . No carry from index adder 3 indicates a larger number in the index register. For this condition, the IBR (21-35) is gated to MAR at I6 to fetch the transfer-to instruction. At the same time the IBR is sent to the index adder with a carry to set up the trans-fer-to-address plus one, which is gated to mar and the address register. At I1 the address register is gated to the pC via the index adders. At I2 and I3 the index register is reduced by the amount in the decrement and placed back in the index register.

If the index register was less than or equal to the decrement, an index adder 3 carry was generated at I5. For this condition, the program counter is gated to mar to fetch the next sequential instruction. The program counter is also sent to the index adders with a carry, and then to mar and the ibr. At Il the ibr is gated to the program counter via the index adders. The number in the index register is not altered.

## Transfer on No Index TNX - 2000 (I)

The tnx instruction compares its decrement with the value of the specified index register. If the value of the index register is greater than the decrement, the index register is reduced by the amount of the decrement and the computer takes the next sequential instruction.

If the index register is equal to or less than the decrement, the number in the index register is not changed, and the computer transfers to location X. The operation is similar to tix, except that the reduction of the index register takes place when conditions for the transfer are not met. See Figure 18.

## Transfer on Index High TXH+3000 (I)

This instruction compares its decrement with the value of the specified index register. If the number in the index register is greater than the decrement, the computer transfers to location X . If the index register is equal to or less than the decrement, the computer takes the next sequential instruction. In either case, the number in the index register is not changed. See Figure 18.

## Transfer on Index Low or Equal TXL - $\mathbf{3 0 0 0}$ (I)

The txu instruction compares its decrement with the specified index register. If the index register is equal to or less than the decrement, the computer transfers to location X. If the index register is greater than the decrement, the computer takes the next sequential instruction. In either case, the value of the index register is unchanged. See Figure 18.

Transfer with Index Incremented TXI + 1000 (I)
This instruction adds its decrement to the specified index register and transfers to location X. This transfer always occurs.

The complement of the index register to the index adders at I 5 of the txi cycle has no effect on the operation. The addition takes place at I3 of the following I cycle. See Figure 19.

## Load Index From Address LXA + 0534 (I, E)

The contents of the specified index register are replaced by the contents of storage location $\mathrm{X}(21-35)$. Storage location X is unchanged. The storage register (21-35) is gated through the index adders to the specified index register at I2 of the following I cycle. See Figure 20.


Figure 19. Transfer with Index Incremented (TXI)


Figure 20. Load Index from Address (LXA); Load Index from Decrement (LXD); Load Complement of Address in Index Register (LAC); Load Complement of Decrement in Index Register (LDC)

## Load Index From Decrement LXD-0534 (I, E)

The contents of the specified index register are replaced by the contents of storage location X (3-17). Storage location $X$ is unchanged. The storage register (3-17) is gated through the index adders to the specified index register at I2 of the following I cycle. See Figure 20.

## Load Complement of Address in Index Register LAC + 0535 (I, E)

The contents of the specified index register are replaced by the two's complement of storage location X (21-35). Storage location X is unchanged. At I2 of the I cycle following lac, the storage register (21-35) is gated through the index adders to the index register. At I3, the complement of the index register is routed through the index adders with a carry to index adder 17, back to the index register. See Figure 20.

## Load Complement of Decrement in Index Register LDC - 0535 (I, E)

The contents of the specified index register are replaced by the two's complement of storage location X (3-17). Storage location X is unchanged. At I2 of the I cycle following ldc, the storage register (3-17) is gated through the index adders to the index register. At 13 , the complement of the index register is routed through the index adders with a carry to index adder 17, back to the index register. See Figure 20.

## Place Address in Index $\quad$ PAX +0734 (I)

The contents of the accumulator (21-35) replace the contents of the specified index register. The accumulator contents are unchanged.

At Il of the I cycle following pax, the accumulator ( $1-35$ ) is gated to the storage register. At I2, the storage register (21-35) is routed through the index adders to the specified index register. See Figure 21.

## Place Complement of Address in Index PAC +0737 (I)

The two's complement of the contents of the accumulator (21-35) replaces the contents of the specified index register. The accumulator contents are unchanged.

This instruction is performed in the same way as pax except for complementing: at I 3 of the I cycle following PaC, the complement of the index register is routed through the index adders with a carry to index adder 17, and back to the index register. See Figure 21.

## Place Decrement in Index <br> PDX - 0734 (I)

The contents of the accumulator (3-17) replace the contents of the specified index register. The accumulator contents are unchanged.
At I1 of the I cycle following pdx, the accumulator (1-35) is gated to the storage register. At I2, the storage register (3-17) is routed through the index adders to the specified index register. See Figure 21.


Figure 21. Place Address in Index (PAX); Place Complement of Address in Index (PAC); Place Decrement in Index (PDX); Place Complement of Decrement in Index (PDC)

## Place Complement of Decrement in Index PDC - 0737 (I)

The two's complement of the contents of the accumulator (3-17) replaces the contents of the specified index register. The accumulator contents are unchanged.
This instruction is performed the same as is pox except for complementing: at I 3 of the I cycle following PDC, the complement of the index register is routed through the index adders with a carry to index adder (17), and back to the index register. See Figure 21.

## Place Index in Address PXA + 0754 (I)

The contents of the specified index register replace the contents of the accumulator (21-35). The remainder of the accumulator is cleared. No tag clears the accumulator. In multiple tag mode, a multiple tag results in the or of the specified index registers being placed in the accumulator (21-35), and in the index registers.
At I2 of the I cycle following PxA, the index register is routed through the index adders to the storage register (21-35), and to the index register. At I3, the storage register is gated to the adders, and from the adders to the accumulator. See Figure 22.

## Place Index in Decrement PXD - 0754 (I)

The contents of the specified index register replace the contents of the accumulator (3-17). The remainder of the accumulator is cleared. A tag of zero clears the accumulator. In multiple tag mode, a multiple tag results in the or of the specified index registers being placed in the accumulator (3-17), and in the index registers.
At I2 of the I cycle following pxd, the index register is routed through the index adders to the storage regis-


Figure 22. Place Index in Address (PXA); Place Index in Decrement (PXD); Place Complement of Index in Address (PCA); Place Complement of Index in Decrement (PCD)
ter ( $3-17$ ); the storage register is gated to the adders, and from the adders to the accumulator. See Figure 22.

## Place Complement of Index in Address PCA + 0756 (I)

The two's complement of the specified index register replaces the contents of the accumulator (21-35). The remainder of the accumulator is cleared. No tag clears the accumulator. In multiple tag mode, a multiple tag results in the two's complement or of the specified index registers being placed in the accumulator (21-35), and the or in the index registers.
At I2 of the I cycle following PCA, the complement of the index register is routed through the index adders with a carry to index adder (17) to the storage register (21-35), and to the index register. At I3 the storage register is gated to the adders, and from the adders to the accumulator. Also at $\mathbf{I} 3$, the complement of the index register is routed through the index adders with a carry to index adder (17) to the index register. This recomplementing restores the index register to its original value. See Figure 22.

## Place Complement of Index in Decrement PCD - 0756 (I)

The two's complement of the specified index register replaces the contents of the accumulator (3-17). The remainder of the accumulator is cleared. No tag clears the accumulator. In multiple tag mode, a multiple tag results in the two's complement or of the specified index registers being placed in the accumulator (3-17), and the or in the index registers.

At I2 of the I cycle following PCD, the complement of the index register is routed through the index adders with a carry to index adder (17) to the storage register (3-17), and the index register. At I3 the storage register is gated to the adders, and from the adders to the accumulator. Also at I3, the complement of the index register is routed through the index adders with a carry to index adder 17 to the index register. This recomplementing restores the index register to its original value. See Figure 22.

## Store Index in Address SXA + $\mathbf{0 6 3 4} \mathbf{( I , E )}$

The contents of the specified index register replace the contents of storage location X (21-35). Storage location $\mathrm{X}(\mathrm{S}-20)$ is not changed. A tag of zero will store zeros in storage location X (21-35). The index register is unaltered unless a multiple tag is used when the computer is in multiple tag mode. Here, the or of the specified index registers replaces the contents of these index
registers as well as the contents of storage location X (21-35).
At E0 the index register is gated to the index adders. At this time, the index adders are gated to the storage register (21-35), and to the index register. At E1 the storage register is gated to the storage bus. See Figure 23.

## Store Index in Decrement SXD - 0634 (I, E)

The contents of the specified index register replace the contents of storage location X (3-17). Storage location X (S-2, 18-35) is not changed. A tag of zero will store zeros in storage location X (3-17). The index register is unaltered unless a multiple tag is used when the computer is in multiple tag mode. Here, the or of the spec-


Figure 23. Store Index in Address (SXA); Store Index in Decrement (SXD); Store Complement of Index in Address (SCA); Store Complement of Index in Decrement (SCD)
ified index registers replaces the contents of these index registers as well as the contents of storage location X (3-17).

At E0 the index register is gated to the index adders. At this time, the index adders are gated to the storage register (3-17), and to the index register. At E1 the storage register is gated to the storage bus. See Figure 23.

## Store Complement of Index in Address SCA + 0636 (I, E)

The two's complement of the specified index register replaces the contents of storage location X (21-35). Storage location $\mathrm{X}(\mathrm{S}-20)$ is not changed. A tag of zero will store zeros in storage location $\mathrm{X}(21-35)$. The index register is unaltered unless a multiple tag is used when the computer is in multiple tag mode. Here, the two's complement or of the specified index registers replaces the contents of storage location $\mathrm{X}(21-35)$ and the or replaces the contents of the specified index registers.
At E0 the index register complement is gated to the index adders with a carry to index adder 17. At this time, the index adders are gated to the storage register (21-35), and to the index register. At E1 the storage register is gated to the storage bus. At E2 the index register complement is once again gated to the index adders with a carry to index adder 17 and to the index register. This restores the index register to its original value. See Figure 23.

## Store Complement of Index in Decrement SCD - 0636 (I, E)

The two's complement of the specified index register replaces the contents of storage location $\mathrm{X}(3-17)$. Storage location X (S-2, 18-35) is not changed. A tag of zero will store zeros in storage location $\mathrm{X}(3-17)$. The index register is unaltered unless a multiple tag is used when the computer is in multiple tag mode. Here, the two's complement or of the specified index registers replaces the contents of storage location $\mathrm{X}(21-35)$. and the or replaces the contents of the specified index registers.
At E0 the index register complement is gated to the index adders with a carry to index adder 17. At this time, the index adders are gated to the storage register (3-17), and to the index register. At E1 the storage register is gated to the storage bus. At E2 the index register complement is once again gated to the index adders with a carry to index adder 17 , and to the index register. This restores the index register to its original value. See Figure 23.

## Address to Index True AXT + $\mathbf{0 7 7 4}$ (I)

Positions $21-35$ of this instruction replace the contents of the specified index register. The instruction remains unchanged.
At I2 of the I cycle following axt, the storage register (21-35) is gated through the index adders to the specified index register. See Figure 24.

## Address to Index Complemented AXC - 0774

The two's complement of positions $21-35$ of this instruction replaces the contents of the specified index register. The instruction remains unchanged.
At I2 of the I cycle following Axc, the storage register (21-35) is gated through the index adders to the specified index register. At I3 the index register complement is gated to the index adders with a carry to index adder 17 back to the index register. See Figure 24.


Figure 24. Address to Index True (AXT); Address to Index Complemented (AXC)

## Shifting Instructions

Shift instructions align words or perform fast multiplication or division by powers of two. Because only eight positions are available in the shift counter, the maximum number of shifts possible is $377_{8}$ or $255_{10}$.

The shift count is gated through the index adders to the shift counter at I5. If the shift count is zero, at least one L cycle is still necessary to end operation, because there is not enough time available to determine a zero shift count and set the end-operation trigger at I5. When the shift count is six or less before L5, the instruction ends operation in that L cycle. Shifting starts at Ll of the first L cycle and shifts two places each clock pulse until the shift counter equals one or zero. Fourteen shifts may be performed during the first L cycle, and 16 shifts during subsequent $L$ cycles. Right shifting is performed in the accumulator by gating the accumulator to the adders and the adders right one or two places back to the accumulator, making use of circuits available to arithmetic operations. A left shift gates directly from register-position to register-position.

## Rotate Quotient Left RQL-0773 (I, L . . . L)

The contents of the mq (S, 1-35) are shifted left the number of places specified in positions $28-35$ of this instruction. Bits leaving mq(s) enter mq 35 . No bits are lost. See Figure 25.

## Long Left Shift LLS + $\mathbf{0 7 6 3 ( 1 , ~ L ~ . ~ . ~ . ~ . ~ L ) ~}$

The contents of the accumulator ( $\mathrm{Q}, \mathrm{P}, 1-35$ ) and the contents of the mQ ( $1-35$ ) are shifted left the number of places specified in positions $28-35$ of this instruction. The accumulator sign is made to agree with the mo sign. A bit entering accumulator $P$ from accumulator 1 will turn on the accumulator overflow trigger. Bits shifted past accumulator Q are lost. Bits shifted past MQ1 enter accumulator 35. Vacated positions are filled with zeros. See Figure 26.

## Logical Left Shift LGL-0763 (I, L. . . L)

The contents of the accumulator ( $\mathrm{Q}, \mathrm{P}, 1-35$ ) and the contents of the mp ( $\mathrm{S}, 1-35$ ) are shifted left the number of places specified in positions $28-35$ of this instruction. The accumulator sign is unchanged. A bit entering accumulator P from accumulator 1 turns on the accumulator overflow trigger. Bits shifted past accumulator $Q$ are lost. Bits shifted past $M Q(s)$ enter accumulator 35. Vacated positions are filled with zeros. See Figure 26.


Figure 25. Rotate Quotient Left (RQL)


Figure 26. Long Left Shift (LLS); Logical Left Shift (LGL)

## Accumulator Left Shift ALS + 0767 (I, L . . . L)

The contents of the accumulator ( $\mathrm{Q}, \mathrm{P}, 1-35$ ) are shifted left the number of places specified in positions $28-35$ of this instruction. The sign position is not changed. A bit entering accumulator $P$ from accumulator 1 turns on the accumulator overflow trigger. Bits shifted past accumulator Q are lost. Vacated positions are filled with zeros. See Figure 27.

## Accumulator Right Shift ARS + $\mathbf{0 7 7 1}$ (I, L.... L)

The contents of the accumulator ( $\mathrm{Q}, \mathrm{P}, 1-35$ ) are shifted right the number of places specified in positions $28-35$ of this instruction. The sign position is not changed. Bits shifted past accumulator 35 are lost. Vacated positions are filled with zeros. See Figure 27.


Figure 27. Accumulator Left Shift (ALS); Accumulator Right Shift (ARS)

## Long Right Shift LRS + $\mathbf{0 7 6 5}$ (I, L. . . L)

The contents of the accumulator ( $\mathrm{Q}, \mathrm{P}, 1-35$ ) and the contents of the MQ (1-35) are shifted right the number of places specified in positions $28-35$ of this instruction. The mQ sign is made to agree with the accumulator sign. Bits shifted past accumulator 35 enter m@1. Bits shifted past MQ35 are lost. Vacated positions are filled with zeros. See Figure 28.

## Logical Right Shift LGR-0765 (I, L . . L)

The contents of the accumulator (Q, P, 1-35) and the contents of the mq ( $\mathrm{S}, 1-35$ ) are shifted right the number of places specified in positions $28-35$ of this instruction. The sign of the accumulator is not changed. Bits shifted past accumulator 35 enter $\mathrm{MQ}(\mathrm{s})$. Bits shifted past mQ35 are lost. Vacated positions are filled with zeros. See Figure 28


Figure 28. Long Right Shift (LRS); Logical Right Shift (LGR)

## Sense Indicator Instructions

The 24 sense indicator instructions enable the computer to test, turn on or off, and invert the sense indicators under program control. These instructions operate on the sense indicator register.

The sense indicators are conditioned by the storage register contents, which are always present at the sense indicator inputs. Along with the storage register contents are the sense indicator control lines which effectively turn the sense indicators on or off. These control lines are:

1. "Load sr," which turns a sense indicator on if its equivalent storage register is on. This line cannot turn a sense indicator off under any condition.
2. "Invert or reset si" will reset any sense indicator that is on, off if its equivalent storage register is on. This line cannot turn on a sense indicator under any condition.
3. "Invert or set si" will turn on any sense indicator that is off, if its equivalent storage register is on. This line cannot turn a sense indicator off under any condition.

Any of these three control lines will affect a sense indicator only if its equivalent storage register position is on.

To invert a sense indicator, two of these control lines must be present at the same time. "Invert or reset si" must be active to turn a sense indicator off; "invert or set si" must be active to turn a sense indicator on.

## Store Indicators STI + $\mathbf{0 6 0 4} \mathbf{( I , E )}$

The contents of storage location $\mathrm{X}(\mathrm{S}, 1-35)$ are replaced by the contents of sense indicators ( $0-35$ ). The contents of the sense indicators are not changed. See Figure 1.

## Load Indicators LDI + 0441 (I, E)

The contents of storage location X ( $\mathrm{S}-35$ ) replace the contents of sense indicators ( $0-35$ ). Storage location X is not changed. See Figure 29.

OR Storage to Indicators OSI + 0442 (I, E)
If the corresponding position of storage location X or the sense indicator (or both) contain a one, a one is placed in the same position in the sense indicators. If the corresponding positions of location X and the sense indicators contains a zero, a zero is placed in that position of the sense indicators. Storage location X is not changed. See Figure 29.

## Invert Indicators From Storage IIS + $\mathbf{0 4 4 0}$ (I, E)

Each bit of core storage location $X$ (S, 1-35) is matched with the corresponding position of sense indicators ( $0-35$ ). When the position of location X contains a one, the corresponding position of the sense indicator is complemented. When the position of location X contains a zero, the corresponding position of the sense


Figure 29. Load Indicators (LDI); OR Storage to Indicators (OSI); Invert Indicators from Storage (IIS); Reset Indicators from Storage (RIS)
indicator is not changed. Storage location X is not changed. See Figure 29.

Reset Indicators From Storage RIS + $\mathbf{0 4 4 5}$ (I, E)
Each bit of storage location $\mathrm{X}(\mathrm{S}-35)$ resets the corresponding position of the sense indicators ( $0-35$ ). Storage location X is not changed. See Figure 29.


Figure 30. Invert Indicators of Right Half (IIR); Invert Indicators of Left Half (IIL); Set Indicators of Right Half (SIR); Set Indicators of Left Half (SIL); Reset Indicators of Right Half (RIR); Reset Indicators of Left Half (RIL)

## Invert Indicators of Right Half IIR + 0051 (I)

Positions $18-35$ of this instruction are matched with the sense indicators (18-35). If the position in the instruction contains a bit, the corresponding position of the sense indicators is complemented. The sense indicators ( $0-17$ ) and this instruction are not changed. See Figure 30.

## Invert Indicators of Left Half ILL - 0051 (I)

Positions 18-35 of this instruction are matched with sense indicators ( $0-17$ ). If the position in the instruction contains a bit, the corresponding position of the sense indicators is complemented. Sense indicators (18-35) and this instruction are not changed. See Figure 30.

## Set Indicators of Right Half SIR + $\mathbf{0 0 5 5}$ (I)

Positions $18-35$ of this instruction are matched with sense indicators (18-35). If the position in the instruction or the corresponding position of the sense indicator (or both) contain a bit, a one is placed in the same position of the sense indicators. If the corresponding positions are both zero, a zero is placed in that position of the sense indicators. Sense indicators ( $0-17$ ) and this instruction are not changed. See Figure 30.

## Set Indicators of Left Half SIL - 0055 (I)

Positions 18-35 of this instruction are matched with sense indicators ( $0-17$ ). If the position in the instruction or the corresponding position of the sense indicator (or both) contain a bit, a one is placed in that position of the sense indicators. If the corresponding positions are both zero, a zero is placed in that position of the sense indicators. Sense indicators (18-35) and this instruction are not changed. See Figure 30.

## Reset Indicators of Right Half RIR + $\mathbf{0 0 5 7}$ (I)

Each bit in positions 18-35 of this instruction resets the corresponding position of sense indicators (18-35) to zero. Sense indicators ( $0-17$ ) and this instruction are not changed. See Figure 30.

## Reset Indicators of Left Half RIL-0057 (I)

Each bit in positions 18-35 of this instruction resets the corresponding position of sense indicators (0-17) to zero. Sense indicators (18-35) and this instruction are not changed. See Figure 30.

## Invert Indicators from Accumulator <br> IIA + 0041 (I)

Accumulator ( $\mathrm{P}-35$ ) is matched with sense indicators $(0-35)$. If the accumulator position contains a bit, the corresponding position of the sense indicators is com-, plemented. If the accumulator position contains a zero, the corresponding sense indicator position is not changed. The accumulator is not changed. See Figure 31.

## Reset Indicators From Accumulator <br> RIA - 0042 (I)

Accumulator ( $\mathrm{P}-35$ ) is matched with the sense indicators ( $0-35$ ). If the accumulator position contains a bit, the corresponding position of the sense indicators is
reset to zero. If the accumulator position contains a zero, the corresponding sense indicator position is not changed. The accumulator is not changed. See Figure 31.

## OR Accumulator to Indicators OAI + 0043 (I)

Accumulator ( $\mathrm{P}-35$ ) is matched with sense indicators ( $0-35$ ). If the corresponding positions of the accumulator or sense indicator (or both) contain a one, a one is placed in that position of the sense indicator. If the corresponding positions of the accumulator and sense indicators contain zeros, a zero is placed in that position of the sense indicators. The accumulator is not changed. See Figure 31.


Figure 31. Invert Indicators from Accumulator (IIA); Reset Indicators from Accumulator (RIA); OR Accumulator to Indicators (OAI); Place Accumulator in Indicators (PAI); Place Indicators in Accumulator (PIA)

## Place Accumulator in Indicators PAI + 0044 (I)

The contents of the accumulator (P-35) replace the contents of sense indicators ( $0-35$ ). The accumulator is not changed. See Figure 31.

## Place Indicators in Accumulator PIA - 0046 (I)

The contents of sense indicators ( $0-35$ ) replace the contents of the accumulator ( $\mathrm{P}-35$ ). The sense indicators are not changed. Accumulator Q is reset. See Figure 31.

## On Test for Indicators ONT + $0446(\mathbf{I}, \mathrm{E}, \mathrm{L}, \mathrm{L})$

The contents of storage location $\mathrm{X}(\mathrm{S}-35)$ are matched with the contents of the sense indicators ( $0-35$ ). If each bit in storage location X is matched by a bit in the corresponding position of the sense indicators, the computer skips the next instruction. If the ones are not matched, the computer takes the next instruction in sequence. Storage location X and the sense indicators are not changed.

The test is accomplished by complementing the storage location, or'ing this value with the sense indicators and testing for an adder ( P ) carry when the or is gated to the adders with a carry to adder (35). An adder (P) carry forces a skip. See Figure 32.

## Off Test for Indicators OFT + 0444 (I, E, L, L)

The contents of storage location $\mathrm{X}(\mathrm{S}-35)$ are matched with the contents of sense indicators (0-35). If each bit in storage location X is matched by a zero in the corresponding position of the sense indicators, the computer skips the next instruction. If the ones are not matched by zeros, the computer takes the next instruction in sequence. Storage location X and the sense indicators are not changed.

The test is accomplished by complementing the contents of the sense indicators and the storage location, or'ing the two values, and gating the or to the adders with a carry to adder (35). An adder ( P ) carry forces a skip. See Figure 32.

## Left Half Indicators Off Test LFT - 0054 (I, L, L)

Positions $18-35$ of this instruction are compared with sense indicators ( $0-17$ ). If each bit in positions 18-35 of this instruction is matched by a zero in the corresponding position of the sense indicators, the computer skips the next instruction. If the ones are not matched by zeros, the computer takes the next instruction in sequence. This instruction and the sense indicators are not changed.

The test is performed by complementing the sense indicators and the contents of this instruction (18-35), or'ing the two values, then testing for an adder ( P ) carry when the $O$ is gated to the adders with a carry to adder (35). See Figure 33.

## Right Half Indicators Off Test RFT + $\mathbf{0 0 5 4} \mathbf{( I , L , L} \mathbf{L})$

Positions $18-35$ of this instruction are compared with sense indicators (18-35). If each bit in positions $18-35$ of this instruction is matched by a zero in the corresponding position of the sense indicators, the computer skips the next instruction. If the ones are not matched by zeros, the computer takes the next instruction in sequence. This instruction and the sense indicators are not changed.

The test is performed by complementing the sense indicators and the contents of this instruction (18-35), oring the two values, then testing for an adder ( P ) carry when the or is gated to the adders with a carry to adder (35). See Figure 33.

## Left Half Indicators On Test LNT - 0056 (I, L, L)

Positions $18-35$ of this instruction are compared with sense indicators ( $0-17$ ). If each bit in positions $18-35$ of this instruction is matched by a bit in the corresponding position of the sense indicators, the computer skips the next instruction. If the bits are not matched, the computer takes the next instruction in sequence. This instruction and the sense indicators are not changed.

The test is performed by complementing the contents of this instruction (18-35), or'ing this value with the sense indicators ( $0-17$ ), then testing for an adder ( P ) carry when the or is gated to the adders with a carry to adder (35). See Figure 33.

## Right Half Indicators On Yest RNT + $\mathbf{0 0 5 6} \mathbf{( 1 , L , L} \mathbf{L})$

Positions 18-35 of this instruction are compared with sense indicators (18-35). If each bit in positions 18-35 of this instruction is matched by a bit in the corresponding position of the sense indicators, the computer skips the next instruction. If the bits are not matched, the computer takes the next instruction in sequence. This instruction and the sense indicators are not changed.

The test is performed by complementing the contents of this instruction (18-35), or'ing this value with sense indicators (18-35), then testing for an adder ( P ) carry when the or is gated to the adders with a carry to adder (35). See Figure 33.


Figure 32. On Test for Indicators (ONT); Off Test for Indicators (OFT)


Figure 33. Left Half Indicators Off Test (LFT); Right Half Indicators Off Test (RFT); Left Half Indicators On Test (LNT); Right Half Indicators On Test (RNT)


Figure 34. Transfer When Indicators On (TIO); Transfer When Indicators Off (TIF)

## Transfer When Indicators On TIO + 0042 (I, L)

The contents of the accumulator (P-35) are matched with sense indicators ( $0-35$ ). If the bits in the accumulator are matched by bits in the corresponding positions of the sense indicators, the computer transfers to location X. If the bits are not matched, the computer takes the next sequential instruction.

The complement of the accumulator is or'd with the contents of the sense indicators. The or is gated to the adders with a carry to adder (35), and a test is made for an adder (P) carry. See Figure 34.

## Transfer When Indicators Off TIF + 0046 (I, L)

The contents of the accumulator (P-35) are matched with sense indicators ( $0-35$ ). If the bits in the accumulator are matched by zeros in the corresponding positions of the sense indicators, the computer transfers to location X. If the bits are not matched by zeros, the computer takes the next sequential instruction.

The complement of the accumulator is or'd with the complement of the sense indicators. The or is gated to the adders with a carry to adder (35), and a test is made for an adder ( P ) carry. See Figure 34.

## AND and OR Instructions

The and and or instructions are used to produce logical combinations of bits, useful for masking or matching words.

## OR to Storage ORS - 0602 (I, E)

The contents of the accumulator (P-35) are matched with the contents of storage location $\mathrm{X}(\mathrm{S}-35)$. If the corresponding position of the accumulator or storage location X (or both) contains a one, a one is placed in the same position of storage location X . If the corresponding positions of the accumulator and location X both contains zeros, a zero is placed in that position of location X . The accumulator is not changed.

The or is developed in the memory data register by gating the accumulator and location X to the MDR during the E cycle. See Figure 35.


Figure 35. OR to Storage (ORS)

## OR to Accumulator ORA-0501 (I, E)

The contents of storage location $\mathrm{X}(\mathrm{S}-35)$ are matched with the contents of the accumulator ( $\mathrm{P}-35$ ). If the corresponding position of the accumulator or location X (or both) contains a one, a one is placed in the same position of the accumulator. If the corresponding positions of the accumulator and location X both contain zeros, a zero is placed in that position of the accumulator. Storage location $X$ and positions $S$ and $Q$ of the accumulator are not changed.

The or is developed by gating the sb and the accumulator to the storage register at the same time. See Figure 36.


Figure 36. OR to Accumulator (ORA)

AND to Accumulator ANA-0320 (I, E, L)
The contents of location $X(S-35)$ are matched with the contents of the accumulator (P-35). If the corresponding positions of both the accumulator and location X are ones, a one is placed in the same position of the accumulator. If the corresponding position of either the accumulator or location X is a zero, a zero is placed in that position of the accumulator. Storage location $X$ is not changed. Positions $S$ and $Q$ of the accumulator are cleared.

The and is obtained by oring the complement of both words, then complementing this value. See Figure 37 .

## AND to Storage ANS + 0320 (I, E, L, E)

The contents of storage location $\mathrm{X}(\mathrm{S}-35)$ are matched with the contents of the accumulator (P-35). If the corresponding positions of both the accumulator and location X are ones, a one is placed in the same position of location $X$. If the corresponding positions of either the accumulator or location X is a zero, a zero is placed in that position of location X . The accumulator is not changed.

The and is obtained by oring the complement of both words and then complementing this value. See Figure 37.


Figure 37. AND to Accumulator (ANA); AND to Storage (ANS)

## Exclusive OR to Accumulator <br> ERA + 0322 (I, E, L)

The contents of the accumulator ( $\mathrm{P}-35$ ) are matched with the contents of storage location $\mathrm{X}(\mathrm{S}-35)$. If the corresponding position of the accumulator matches the position in location X , a zero is placed in the same position of the accumulator. If the corresponding position of the accumulator does not match the position in location X , a one is placed in that position of the accumulator. Storage location X is not changed. Positions S and Q of the accumulator are cleared. See Figure 38.

The Exclusive or is obtained by use of the equation: Ex or $=2(\mathrm{~A}$ or B$)-(\mathrm{A}+\mathrm{B})$. The derivation of the preceding equation can be shown with the adder table:

| Factor A | 00011 |
| :--- | :--- |
| Factor B | 00101 |
| A + B (carry not blocked) | 01000 |
| Carry to be blocked | 00010 |
| A + B (carry blocked) | 00110 |


| Ex or $(A+B$ carry blocked $)$ | 00110 |
| :--- | :--- |
| A or B | 00111 |
| $2(A+B)$ | 10000 |
| $2($ A or B) | 01110 |

From this table one can see that the Exclusive or equals the sum output of the adders with all carries blocked. The carries cannot be blocked, but the Ex or can be obtained by subtracting an amount equal to the blocked carries from the sum of the two words:

1. Ex or $=(\mathrm{A}+\mathrm{B})-$ blocked carries. The blocked carries can be simulated by subtracting twice the or from twice the sum of two words.
2. Blocked carries $=2(A+B)-2(A$ or $B)=10000$ $-01110=00010$. Substituting equation 2 in equation 1 :
3. $\operatorname{Ex}$ OR $=(A+B)-[2(A+B)-2(A$ or $B)]=$ $01000-00010=00110$ and simplifying equation 3 :
4. $E x$ OR $=2(A$ or $B)-(A+B)=01110-01000=$ 00110.


Figure 38. Exclusive OR to Accumulator (ERA)


## Skip Instructions

Skip instructions allow the programmer to branch into subroutines under certain conditions without stopping the computer. These instructions, if skip conditions are met, cause one or two instructions to be skipped. Most skip instructions cause the computer to skip when the condition being tested is met. The exceptions are the error testing and I/o testing instructions, which cause skipping when the condition being tested is not met. All skip instructions except cas and las can cause a skip of one. cas and las cause skips of two, one, or none, depending on conditions.
The skip addresses are formed during E or L3 and 4 time as shown on Systems 02.09.41.1 and 03.06.03.1 (cas, las Flow Diagram, Sheet 1). Except for certain inhibiting conditions, the skip one address is formed by gating PC to XAD to Ar with a carry at E or L3. If the overlap trigger is on, the previous address would be the skip two address. If the overlap trigger is not on, the skip two address is formed by gating the ar to xad to ar with a carry at E or L4. If skip conditions are met, the skip trigger and the skip one or skip two triggers are turned on. Turn on of the skip one or skip two trigger is dependent on the number of skips to be taken.

## Storage Zero Test ZET+0520 (I, E)

If the contents of storage location X (1-35) are zero, the computer skips the next instruction. If the contents are not zero, the computer takes the next sequential instruction. The contents of location X are not changed. The storage bus is tested for zero. See Figure 39.

## Storage Non-Zero Test NZT - 0520 (I, E)

If the contents of storage location X (1-35) are not zero, the computer skips the next instruction. If the contents are zero, the computer takes the next sequential instruction. The contents of location X are not changed. See Figure 39.


Figure 39. Storage Zero Test (ZET); Storage Non-Zero Test (NZT)


Figure 40. Low-Order Bit Test (LBT); P Bit Test (PBT); Divide Check Test (DCT)

## Low-Order Bit Test LBT + 0760 . . . 0001 (I, L)

If accumulator position 35 contains a one, the computer skips the next instruction. If 35 is a zero, the computer takes the next instruction in sequence. Address modification may result in changing the instruction. See Figure 40 .

P Bit Test PBT-0760... 0001 (I, L)
If accumulator position P contains a one, the computer skips the next instruction. If P is a zero, the computer takes the next instruction in sequence. Address modification may result in changing the instruction. See Figure 40 .

Divide Check Test DCT + 0760... 0012 (I, L)
If the divide check trigger is on, it is turned off and the computer takes the next sequential instruction. If the divide check trigger is off, the computer skips the next instruction. Address modification may result in changing the instruction. See Figure 40.

## Sense Switch Test SWT + 0760 . . 161-166 (I, L)

If the specified sense switch is on (down), the computer skips the next instruction. If the sense switch is off (up), the computer takes the next sequential instruction. Address 161-166 selects sense switch 1-6 respectively. Address modification may change this instruction. See Figure 41.

## Compare Accumulator with Storage CAS + 0340 (I E,)

The accumulator ( $\mathrm{Q}-35$ ) is compared with the word at storage location $\mathrm{X}(1-35)$. If the contents of the accumulator are algebraically greater than the contents of location X , the computer takes the next sequential in-

Figure 41. Sense Switch Test (SWT)


Figure 42, Sheet 1 of 2. Compare Accumulator with Storage (CAS); Logical Compare Accumulator with Storage (LAS)
struction. If the contents of the accumulator are algebraically equal to the contents of location X , the computer skips the next instruction and proceeds. If the contents of the accumulator are algebraically less than the contents of location X , the computer skips the next two instructions and proceeds. See Figure 42.

At E4 of this instruction, the word at storage location X enters the storage register. The storage register ( $1-35$ ) and the complement of the accumulator $(\mathrm{Q}-35)$ are gated to the adders at E5. The resulting conditions are checked (Systems 0209.42.2). cas and las skip conditions are:

| INSTR | SR(s) | AC(s) | Q CARRY | AD SUM | SKIP | SYSTEMS |
| :---: | :---: | :---: | :---: | :--- | :---: | :---: |
| CAS | + | - |  |  | 2 | $02.09 .42 .2(2 \mathrm{G})$ |
| CAS | + | + | Yes | Not Zero | 2 | $02.09 .42 .2(\mathrm{IE})$ |
| CAS | $\pm$ | - | No |  | 2 | $02.09 .42 .2(2 \mathrm{~F})$ |
| CAS | $\pm$ | $\pm$ | Yes | Zero | 1 | $02.09 .42 .2(3 \mathrm{~B})$ |
| LAS |  |  | Yes | Not Zero | 2 | $02.09 .42 .2(2 \mathrm{H})$ |
| LAS |  |  | Yes | Zero | 1 | $02.09 .42 .2(3 \mathrm{C})$ |

## Logical Compare Accumulator with Storage LAS - 0340 (I, E)

The accumulator (Q-35) is compared with the word at storage location X (S-35). Signs are not considered. If the contents of the accumulator are greater than the contents of location X, the computer takes the next sequential instruction. If the contents of the accumulator are equal to the contents of location X , the computer skips the next instruction and proceeds. If the contents of the accumulator are less than the contents of location X , the computer skips the next two instructions and proceeds.

At E4 of this instruction, the word at storage location X enters the storage register. The storage register (S-35) and the complement of the accumulator ( $\mathrm{Q}-35$ ) are gated to the adders at E5. The resulting conditions are checked (Systems 02.09.42.2). Refer to cas for the skip chart. See Figure 42.


Figure 42, Sheet 2 of 2. Compare Accumulator with Storage (CAS); Logical Compare Accumulator with Storage (LAS)

## Convert Instructions

The three convert instructions can materially reduce the time required for many "housekeeping" and table-look-up routines. They can be used for number conversions, for preparing print fields, and even for adding numbers in systems other than binary.

The convert instructions, like variable-length instructions, include a count field as well as the operation code, address and tag bit. The convert instructions cause a series of references (usually six) and the address specifies the starting location of the first storage table. The register (accumulator or mQ) from which the reference is controlled is considered to be made up of six 6 -bit groups. The first of these groups is added to the instruction address to give the location of the first storage reference. The word stored at this location must contain, in addition to its conversion information, the starting location of the next storage table. The con-vert-by-replacement instructions shift the controlling register six places, clearing the six places on the opposite end of the register. Positions S-5 (this text uses S-5 to represent $\mathrm{S}, 1-5$ ) of the table word are entered into the six cleared positions, and the next group of six bits is in position to add to the starting location of the next table. The process continues until up to six references have been made. The controlling register is gradually replaced by six-bit entries from the storage tables. When the number of references specified by the count has been made, the conversion is complete.

The instruction tag has a unique function for the convert instructions. Positions 18 and 19 are not used, but a bit in 20 will cause the storage table starting location contained in the last reference word to be stored in index register A.

## Convert by Replacement from Accumulator CVR + 0114 (Min I, L), (Max I, L, 6E)

This instruction treats the contents of the $\mathrm{AC}(\mathrm{P}, 1-35)$ as six 6 -bit representations. The instruction replaces a number of these representations, equal to the count, with positions S-5 of a like number of words from storage. These words are found by adding ac (30-35) (the first six-bit group) to SR (21-35) (initially the instruction address) and directing storage to this modified address. The word thus found is brought to the sR; the ac is shifted right six places; sR (S-5) replaces aC ( $\mathrm{P}, 1-5$ ). sR ( $21-35$ ) adds to the next six-bit group in AC ( $30-35$ ) to locate the next word in storage. The process is then repeated. After the required number of replacements, the address portion of the last storage word can be stored in index register A by including a "tag" bit in position 20 of the instruction. See Figure 43.

The following example illustrates the use and operation of cyr.


Figure 43. Convert by Replacement from Accumulator (CVR); Convert by Replacement from MQ (CRQ)

Direct Addition of bcd Numbers:

$$
\begin{array}{cccc}
\mathrm{A} & +\mathrm{B} & = & \mathrm{C} \\
134589 & +691593 & = & 826182
\end{array}
$$

Table required in storage for this example:

| STORAGE <br> LOCATION | CONTENTS |  |
| :---: | :---: | :---: |
|  | $(\mathrm{S}-5)$ | $(21-35)$ |
| 1000 | 0 | 1000 |
| 1001 | 1 | 1000 |
| 1002 | 2 | 1000 |
| 1003 | 3 | 1000 |
| 1004 | 4 | 1000 |
| 1005 | 5 | 1000 |
| 1006 | 6 | 1000 |
| 1007 | 7 | 1000 |
| 1008 | 8 | 1000 |
| 1009 | 9 | 1000 |


| STORAGE <br> LOCATION | CONTENTS |  |
| :---: | :---: | :---: |
|  | $($ S-5) | $(21-35)$ |
| 1010 | 0 | 1001 |
| 1011 | 1 | 1001 |
| 1012 | 2 | 1001 |
| 1013 | 3 | 1001 |
| 1014 | 4 | 1001 |
| 1015 | 5 | 1001 |
| 1016 | 6 | 1001 |
| 1017 | 7 | 1001 |
| 1018 | 8 | 1001 |
| 1019 | 9 | 1001 |

Instructions required for operation:

$$
\begin{array}{ll}
\text { CAL A } & \text { (First BCD word) } \\
\text { ADD B } & \text { (Second BCD word) } \\
\text { CVR 6, 0,1000 } & \text { (Convert sum to BCD word) }
\end{array}
$$

Development of Program:


Count = zero: if Tag $=1,1000 \mathrm{XRA}$
sLw C (Store converted BCD sum as logical word)
The execution of CVR requires one $L$ cycle to set the count in the shift counter and to calculate the initial table location. The instruction is completed in as many E cycles as specified by the count.

## Convert by Replacement from MQ CRQ-0154 (Min I, L), (Max I, L, 6E)

This instruction operates on the $M Q$, considered to be composed of six 6 -bit representations. The instruction replaces a number of these representations equal to its count with positions (S-5) of a like number of words from storage. The location of the first of these storage words is found by adding the contents of mQ (S-5) to SR (21-35) (initially the instruction address portion). The word stored at this modified location is brought to the $\mathbf{s r}$, and the mQ is shifted left six places. Positions
(S-5) of the stored word are placed in mQ (30-35), and the location of the next storage word is computed by again adding mQ (S-5) to SR (21-35) which is now the address portion of the previous storage word. The process continues until the required number of replacements have been made. At this time the presence of a tag bit in position 20 of the instruction will cause the address portion of the final storage word to be stored in index register A. See Figure 43.

The following example illustrates the use and operation of CRQ.

Prepare a $B C D$ number for printing by replacing leading zeros with blanks:
Convert BCD number 007109 to BL BL 7109
Instructions required for this operation:

$$
\begin{array}{ll}
\text { LDQ A } & \text { (BCD number in storage) } \\
\text { CRQ 6, 0, 2000 } & \text { (Convert from MQ ) } \\
\text { STQ B } & \text { (Store converted number) }
\end{array}
$$

Storage table required for CRQ (in decimal):

| STORAGE | CONTENTS |  |
| :---: | :---: | :---: |
|  | (S-5) | $(21-35)$ |
| 2000 | BL | 2000 |
| 2001 | 1 | 2010 |
| 2002 | 2 | 2010 |
| 2003 | 3 | 2010 |
| 2004 | 4 | 2010 |
| 2005 | 5 | 2010 |
| 2006 | 6 | 2010 |
| 2007 | 7 | 2010 |
| 2008 | 8 | 2010 |
| 2009 | 9 | 2010 |


| STORAGE | CONTENTS |  |
| :---: | :---: | :---: |
|  | $(\mathrm{S}-5)$ | $(21-35)$ |
| 2010 | 0 | 2010 |
| 2011 | 1 | 2010 |
| 2012 | 2 | 2010 |
| 2013 | 3 | 2010 |
| 2014 | 4 | 2010 |
| 2015 | 5 | 2010 |
| 2016 | 6 | 2010 |
| 2017 | 7 | 2010 |
| 2018 | 8 | 2010 |
| 2019 | 9 | 2010 |

Development of Program:


The execution of CRQ is accomplished in one $L$ cycle and a number of $E$ cycles equal to the count.

## Convert by Addition from MQ CAQ-0114 (Min I, L), (Max I, L, 6E)

This instruction treats the $M Q$ as six 6-bit representations, as does cre. This instruction does not replace any of these representations, but uses them to locate a number of storage words equal to the count of the instruction. The storage words are located at the address developed by adding MQ (S-5) to SR (21-35) (initially the instruction address) and are brought to the sr. The storage words are then added to the contents of the accumulator. The mQ is not replaced, but is merely ro-
tated left six places to allow the next six-bit representation to be added to the address portion of the previous storage word. The process continues until a number of additions equal to the count have been made to the ac. The operation is then complete. The address portion of the last storage word used can be stored in index registers for future reference by adding a tag bit in position 20 of the instruction. See Figure 44.

To illustrate the operation and use of CAQ, a program which will convert BCD to binary follows.


Figure 44. Convert by Addition from MQ (CAQ)

Convert bcd Word to Binary
709542 (всD) converted to 2,551,646 (Octal)
Instructions required for this operation:
LDQ
A (bcD word)
CLM
(Clear ac)
ARS $16{ }_{10}$
sLw
B $\quad \begin{aligned} & \text { (Position result in Ac) } \\ & \text { (Store result) }\end{aligned}$
Storage table required for CAQ:

| storage | CONTENTS |  |
| :--- | ---: | :---: |
|  | (S-19) | $(21-35)$ |
| DECIMAL | oCTAL | DECIMAL |
| 3000 | 0 | 3100 |
| 3001 | 303,240 | 3100 |
| 3002 | 606,500 | 3100 |
| 3003 | $1,111,740$ | 3100 |
| 3004 | $1,415,200$ | 3100 |
| 3005 | $1,720,440$ | 3100 |
| 3006 | $2,223,700$ | 3100 |
| 3007 | $2,527,140$ | 3100 |
| 3008 | $3,032,400$ | 3100 |
| 3009 | $3,335,640$ | 3100 |
| 3100 | 0 | 3200 |
| 3101 | 23,420 | 3200 |
| 3102 | 47,40 | 3200 |
| 3103 | 72,460 | 3200 |
| 3104 | 116,100 | 3200 |
| 3105 | 141,520 | 3200 |
| 3106 | 165,140 | 3200 |
| 3107 | 210,560 | 3200 |
| 3108 | 234,200 | 3200 |
| 3109 | 257,620 | 3200 |
| 3200 | 0 | 3300 |
| 3201 | 1,750 | 3300 |
| 3202 | 3,720 | 3300 |
| 3203 | 5,670 | 3300 |
| 3204 | 7,640 | 3300 |
| 3205 | 11,610 | 3300 |
| 3206 | 13,560 | 3300 |
| 3207 | 15,530 | 3300 |
| 3208 | 17,500 | 3300 |
| 3209 | 21,450 | 3300 |


| STORAGE <br> LOCATION | CONTENTS |  |
| :---: | :---: | :---: |
|  | (S-19) | (21-35) |
| DECIMAL | OCTAL | DECIMAL |
| 3300 | 0 | 3400 |
| 3301 | 144 | 3400 |
| 3302 | 310 | 3400 |
| 3303 | 454 | 3400 |
| 3304 | 620 | 3400 |
| 3305 | 764 | 3400 |
| 3306 | 1,130 | 3400 |
| 3307 | 1,274 | 3400 |
| 3308 | 1,440 | 3400 |
| 3309 | 1,604 | 3400 |
| 3400 | 0 | 3500 |
| 3401 | 12 | 3500 |
| 3402 | 24 | 3500 |
| 3403 | 36 | 3500 |
| 3404 | 50 | 3500 |
| 3405 | 62 | 3500 |
| 3406 | 74 | 3500 |
| 3407 | 106 | 3500 |
| 3408 | 120 | 3500 |
| 3409 | 132 | 3500 |
| 3500 | 0 |  |
| 3501 | 1 |  |
| 3502 | 2 |  |
| 3503 | 3 |  |
| 3504 | 4 |  |
| 3505 | 5 |  |
| 3506 | 6 |  |
| 3507 | 7 |  |
| 3508 | 10 |  |
| 3509 | 11 |  |

Development of Program

|  |  |  |  |  | Binary | Equivale |  |  |  | bcd | Vord |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  |  | CONTENTS | accum | MUlator |  |  | NTEN | Ss OF |  |  |
|  |  |  |  |  | P, 1-19 |  | 21-35 | S1-5 | 6-11 | -17 | -23 | -29 | -35 |
| LDQ E | D word |  |  |  | XX |  | XX | *7 | 0 | 9 | 5 | 4 | 2 |
| CLM |  |  |  |  | 00 |  | 00 |  |  |  |  | ] | 7 |
| CAQ | 00, 0, 6 |  |  |  |  |  | RQL 6 |  |  |  |  |  |  |
|  | Series of step | s within CAQ |  |  |  |  |  |  |  |  |  |  |  |
| c(mQ) | Start Table | Table | Next Start Loc |  |  |  |  |  |  |  |  |  |  |
| S, 1-5 | Loc Refer | C(-)S, 1-19 | C(-) 21-35 |  |  |  | Count | 1 |  |  |  |  |  |
| 7 | $+3000=3007$ | 2,527,140 | 3100 | $+$ | 2,527,140 | 3100 | 5 |  |  |  | 4 |  |  |
| 0 | $+3100=3100$ | 0 | 3200 | $+$ | 0 | 3200 | 4 |  |  |  |  |  |  |
|  |  |  |  | $=$ | 2,527,140 | 6300 |  |  |  |  |  |  |  |
| 9 | $+3200=3209$ | 21,450 | 3300 | + | $21,450$ | 3300 9600 | 3 |  |  |  |  |  |  |
| 5 | $+3300=3305$ | 764 | 3400 | $\pm$ | $2,550,610$ 764 | 9600 3400 | 2 |  |  |  |  |  |  |
|  |  |  |  | $=$ | 2,551,574 | 13000 |  |  |  |  |  |  |  |
| 4 | $+3400=3404$ | 50 | 3500 | $+$ |  | 3500 | 1 |  |  |  |  |  |  |
|  |  |  |  | $=$ | 2,551,644 | 16500 |  |  |  |  |  |  |  |
| 2 | $+3500=3502$ | 2 | - | $+$ | $2$ | - | 0 |  |  |  |  |  | 2 |
|  | Equ |  |  | = | $\begin{gathered} 2,551,646 \\ \longrightarrow \end{gathered} 2,$ | $16500$ |  |  |  |  |  |  |  |

sLW

## Control Instructions

Control instructions enable the programmer to change problem conditions and program flow, alter card machine output, and automatically enter information or commands from the operator's panel.

## Sense Light Test SLT - 0760 . . 0141-0144 (I, L)

If the sense light corresponding to the address portion of the instruction is on, the light is turned off and the computer skips the next instruction. If the sense light is off, the computer takes the next sequential instruction. See Figure 45.


Figure 45. Sense Light Test (SLT)

## Input/Output Check Test <br> IOT + 0760 . . . 0005 (I, L)

If the I/O check trigger is on, the trigger is turned off and the computer takes the next instruction in sequence. If the I/O check trigger is off, the computer skips the next instruction. See Figure 46.


Figure 46. Input-Output Check Test (IOT)

## Enter Overlap Mode and Transfer ELAP + 0047 (I)

If the overlap switch is up (off), this instruction turns on the enter overlap trigger, placing the computer in overlap mode, and the computer transfers to location X . If the overlap switch is down (on), this instruction acts like a NOP. With the switch down the computer is in overlap mode. See the section, "Overlap." See Figure 47 .

Leave Overlap Mode and Transfer LLAP-0047 (I)
If the overlap switch is up (off), this instruction turns off the enter overlap trigger, taking the computer out of overlap mode, and transfers to location X. If the overlap switch is down (on), this instruction acts like a NOP. With the switch down, the computer is in overlap mode. See the section, "Overlap." See Figure 47.


Figure 47. Enter Overlap Mode and Transfer (ELAP); Leave Overlap Mode and Transfer (LLAP)

## Enter Diagnostic Mode and Transfer EDAT + 0045 (I)

If the diagnostic mode switch is up (on), this instruction will turn on the diagnostic mode trigger, placing the computer in diagnostic mode, and the computer transfers to location X. If the diagnostic mode switch is down (off), this instruction acts like a Nop. Throwing the switch down takes the computer out of diagnostic mode.
When the computer is in diagnostic mode, address position three instead of 17 determines which memory is addressed. Diagnostic mode also blocks xad to mar gating. Consequently, only one instruction is fetched
from memory during an I cycle. The ibr loaded trigger is not turned on, and the ii cycle following an I cycle must also fetch its instruction from memory. See Figure 48 .

## Leave Diagnostic Mode and Transfer LDAT - 0045 (I)

If the diagnostic mode switch is up (on), this instruction will turn off the diagnostic mode trigger, taking the computer out of diagnostic mode, and the computer transfers to location X. If the diagnostic mode switch is down (off), this instruction acts like a nop. Throwing the switch down takes the computer out of diagnostic mode. See Figure 48.


Figure 48. Enter Diagnostic Mode and Transfer (EDAT); Leave Diagnostic Mode and Transfer (LDAT)

Halt and Transfer HTR + 0000 (I, L)
This instruction stops the computer in $L$ time by turning on the master stop trigger at I6. The computer will gate out $L$ time and transfer to location $X$ when the start key is depressed. When halted, the program counter contains the address of the HTR instruction. See Figure 49.


Figure 49. Halt and Transfer (HTR)

## Halt and Proceed HPR + 0420 (I, L)

This instruction stops the computer in $L$ time by turning on the master stop trigger at I6. The computer will gate out $L$ time and proceed to the next sequential instruction upon depression of the start key. When halted, the program counter contains the address of the HPR plus one. See Figure 50.


Figure 50. Halt and Proceed (HPR)

## Clear Magnitude $\quad \mathbf{C L M}+0760 \ldots 0000$ (I, L)

The contents of the accumulator ( $\mathrm{Q}, \mathrm{P}, 1-35$ ) are cleared. Accumulator S is not changed. Address modification may change the instruction. See Figure 51.

## Complement Magnitude <br> COM + 0760 . . . 0006 (I, L)

The contents of the accumulator ( $\mathrm{Q}, \mathrm{P}, 1-35$ ) are complemented. Accumulator S is not changed. Address modification may change the instruction. See Figure 51.


Figure 51. Clear Magnitude (CLM); Complement Magnitude (COM)

Enter Keys ENK + 0760 . . . 0004 (I, L)
The contents of the mq (S-35) are replaced by the word set up in the console keys ( $\mathrm{S}-35$ ). The keys are gated to the storage register and then to the mq. See Figure 52.


Figure 52. Enter Keys (ENK)

## No Operation NOP + 0761 (I, L)

The Nop instruction does nothing but reserve space for other instructions. Because this instruction has a pod of 76, an I and an $L$ cycle are required. The only function of this instruction is to turn on the end operation trigger to allow the computer to proceed. sod 01, as shown on Systems 8.00.01.1, brings up L END OP.

## Execute XEC+0522 (I)

This instruction causes the computer to perform the instruction at location X. The program counter is not altered. Therefore, after the instruction at location X has been executed, the computer proceeds to the next sequential instruction after xec. xec prevents updating the PC as shown on Systems 03.06.03.2 2A. If the instruction at location X is a successful transfer, the computer proceeds to the transfer-to address. If the instruction at location X is a skip type instruction, the skip, if successful, will be relative to the xec instruction. See Figure 53.


Figure 53. Execute (XEC)

Set Sign Plus SSP + 0760 . . 0003 (I, L)
This instruction places a zero (a plus) in the accumulator sign position. Accumulator (Q-35) is not changed. See Figure 54.

Set Sign Minus SSM-0760... 0003 (I, L)
This instruction places a bit (a minus) in the accumulator sign position. Accumulator (Q-35) is not changed. See Figure 54.

Change Sign CHS + 0760... 0002 (I, L)
This instruction complements the sign of the accumulator. A one is changed to a zero and a zero is changed to a one. Accumulator (Q-35) is not changed. See Figure 54 .


Figure 54. Set Sign Plus (SSP); Set Sign Minus (SSM); Change Sign (CHS)

## Sense Lights On SLN + 0760... 141-144 (I, L)

This instruction turns on the specified sense light on the operator's console. Address 141-144 selects sense lights $1-4$ respectively. Address modification may change the instruction. See Figure 55.


Figure 55. Sense Lights On (SLN)

Sense Lights Off SLF + 0760 . . . 140 (I, L)
This instruction turns off all four sense lights on the operator's console. Address modification may change the instruction. See Figure 56.


Figure 56. Sense Lights Off (SLF)

## Overlap

Increased overlap is possible on the 7094 m because of two 16 K core storages that can be addressed independently. Two locations, one from the odd array and one from the even array, can be addressed simultaneously. Two words can be obtained, or one word obtained while another is stored. Simultaneous storing is not possible because there is only one mDbi fed by the storage register. Continuous overlapping can occur, resulting in the elimination of all I cycles except the I cycle of the first instruction in the sequence. This is accomplished by overlapping the I cycle with the E or L cycle of the preceding instruction. These overlapped I cycles are called II cycles (ibr I cycles). See Figure 57.

## II Time

in time performs the functions of I time for instruction $\mathrm{N}+1$ while instruction N is being processed in E or L time. The instruction received in il time is placed in the ibr. Consequently, decoding circuits used for indexing, indirect addressing, and I, E, or L time call allow the IBR to interpret instructions and to perform I time functions. However, the computer must be in overlap mode for these operations to occur. Also, the instruction in the Pr must be one that allows its $\mathrm{E} / \mathrm{L}$ cycle to overlap, and the instruction in the IBR must allow its I cycle to overlap. No overlap is possible if the instruction in the PR requires processing of data located in the same memory as the next instruction (memory conflict), unless the ir cycle is preceded by an I cycle. The I cycle fetches two instructions from storage.

One ur cycle occurs for any instruction that permits overlap; it must occur simultaneously with an E or L cycle of the preceding instruction. An ir cycle cannot exist alone. Generally, an un cycle will occur during the first E or L cycle of the preceding instruction, allowing for B time or an (IA) E cycle. If the E cycle of the preceding instruction causes a memory conflict, the II cycle occurs during the first L cycle, if the L cycle is required by the preceding instruction, and if both instructions can be overlapped.
The if cycle that occurs immediately after an I cycle does not bring an instruction into the IBR because the instruction is already there. The I cycle fetches two instructions, placing one into the SR and Pr, and the other into the ibr. Therefore, the in cycle following an I cycle cannot be inhibited because of a memory conflict, since the instruction that would normally be placed in the ibr during the in cycle has been placed in the ibr during the I cycle (Figure 58). The ibr loaded trigger prevents the instruction fetch during this particular iI time. The trigger is set at I 5 and is reset at 115 .


Figure 58. Memory Conflict


Figure 57. Continuous Overlapping

## Setting II Time

Any one of five groups of conditions must be satisfied to set the in time trigger (Figure 59 and in time flow chart). Figure 59 presents the five methods. These conflicts are examples of instructions that cannot be overlapped in either their $I$ or $L$ time.

1. Permits in time after an I cycle, allowing for B time or an ra cycle.
ibr loaded A6(D1)
I time late or iA trigger
Not execute trigger
Not transfer in trap mode
Not end-op
Overlap mode Not B time
2. Permits in time during the first L cycle following an E cycle whose address is in memory-select conflict. The L cycle must be required by the same instruction that used the E cycle.
E time late Not pr doubel precision
Not overlap trigger
Not I or E time early
Not end-op
Not pods to inhibit II
3. Permits in time coincident with the L cycle of a shift instruction decoded in the пвв.
IBR shift decode A6(D1)
End-op
Not execute trigger
Not skip
Overlap trigger
Overlap mode
Not B time

Not overlap conflict trigger
4. Permits in time after an ia cycle. The ia cycle is preceded by an in cycle.

```
IA trigger
Not ibr loaded
```

| Not pods to inhibit II | Not B time |
| :--- | :--- |
| E time trigger | Not IBR Dbl Prec, ANA, |
| Not IBR-PC select conflict | ANS, ERA |
| A6(D1) | Not Pre-IIA trigger |
| CP set A |  |

5. Permits in time coincident with the E cycle of an instruction decoded in the ibr.

| End-op trigger | Overlap mode |
| :--- | :--- |
| E time trigger | Not B time |
| Not IBR-PC select conflict | Not IBR Dbl Prec, ANA, |
| A6(D1) | ANS, ERA |
| CP set A | Not Pre-IIA trigger |
| Not execute trigger |  |

## II Time Functions

If conditions are met and overlap is possible, in time performs these functions:

1. Addresses memory from pC at $\mathrm{n}(6)$ early ( IBR loaded trigger off).
2. Increments pC at II 1 ).
3. Sets overlap trigger at $\mathrm{I}(3)$.
4. Loads ibr from mDbo at II(4) (ibr loaded trigger off).
5. Indexes the ibr (21-35) at us or tests ibr (3-17) for class A transfers at 115 .
6. Sets the pre-iIA trigger, if needed, at ins.

The remaining in time functions are performed during the II cycle if end-op is on for the previous instruction. If end-op is not on, the remaining functions are performed by the overlap trigger during the E or L cycle, in which the previous instruction ends operation.


Figure 59. Conditions Permitting II Time

The overlap trigger is turned on at $\mathrm{I}(3)$ and is reset at I , E , or $\mathrm{L}(2)$ with the end-op trigger on for the previous instruction.
7. Set E time at $\mathrm{A}(5)$ or L time at $\mathrm{A}(6)$ if required.
8. Gate ibr op code to Pr at A(7).
9. Gate ibr (28-35) to xad to sc at $A(7)$ cp set.
10. Gate ibr (21-35) to xad to AR at A(7) (for double store in IbR ).
11. Gate ibr to SR at $\mathrm{A}(0)$ (inhibited by ibr od 6 X ).

## II Time Inhibited

II time is inhibited by either one of two methods:

1. The ir time trigger is not turned on.
2. The overlap conflict trigger is turned on to block the functions of in time. The first method is the result of decoding in the PR or IBR, the instructions that cannot have an overlapping in cycle. ERA, CVR, and double precision instructions are examples. ERA uses the ibr, CVR uses the tag register, and double precision uses the IBR (Figures 60 and 61).

When a double precision arithmetic instruction is placed into the ibr during an in cycle, use ibr decoding, shown on Systems 03.08.20.2, to inhibit setting the iI


Figure 60. II Cycle Inhibited from Program Register
time trigger again. For example, if an ir cycle were allowed to overlap the E cycle of ofmp, the in cycle would place the next instruction into the IBR at the same time factor D was entering the ibr. Therefore, POD26 is used to inhibit setting if time after A7.

Likewise, an $\mathrm{E}_{\mathrm{N}}$ cycle that attempts to use the memory containing the next instruction will inhibit setting the ir time trigger if the ibr is not loaded (II to iI). However, the overlap may occur during the $\mathrm{L}_{\mathrm{N}}$ cycle if the instruction allowed overlap and required an $L$ cycle.

The second method of inhibiting overlap allows in time to be set, but nullifies its effect by setting the overlap conflict trigger. The overlap conflict trigger is set from the IBR for instructions that cannot have overlapped I cycles, and from the program register for instructions that cannot have overlapped $\mathbf{E}$ or $\mathbf{L}$ cycles (Figure 62).

The trigger is set at A5 and inhibits all ir time functions past A5. There can be no further ir cycles until an I cycle has occurred.

If a store instruction, starting in I time, references either of the next two sequential locations, the overlapped II cycle must be inhibited to prevent use of that instruction before it is modified by the store. At $\mathrm{mI}(3)$ the AR and the complement of the PC are routed to the xAD's with a carry to $\operatorname{XAD}(17)$. If $\operatorname{xad}(3-16)$ contains all one's, the overlap conflict trigger is turned on (Figure 67 ). Figures $63-67$ are detailed examples of the conditions previously mentioned, while Figure 68 shows 7094 II time.


Figure 61. II Cycle Inhibited from IBR

Figure 62. II Cycle Nullified by Overlap Conflict Trigger


Figure 63. Overlap Example (No Conflicts)


Figure 64. Overlap Example (E-Time Conflict, Overlap L Time)


Figure 65. Overlap Example (No Overlap Allowed)


Figure 66. Overlap Example (Address Conflict)

PC to MAR
$\qquad$ $\sqrt{2}$


IBR to MAR
XAD to MAR


Storage Register

IBR
0
$I B R+1$

1 All Ones,


Figure 67. Overlap Example (Store Conflict)
(1) Permits $\mid$ | time offer an $\mid$ cycle, allowing for $B$ time or an

IA cycle:
|BR locoded

Not rap transer
N Not end
Not Poos to
to inhibit I
(2) Pearits siltime during the first $L$ cyle following on Ecyle


Not overtop trigger
Not Ior fite early
Not end-op

(3) Pemits It ine coincident with the $L$ cycle of a shif instectition decoed
IBR shifid decode
Enndool

| $\substack{10 x \\ \text { Endor } \\ \text { End } \\ \text { Nos skip }}$ |
| :---: |

$\stackrel{\text { Not skip }}{\text { Overlop til }}$
Not overlige conflict trigge
Pemits if time offier an $\mid$ A cycle. The 1 A cycle war
preaceded by an $\mid$ c cycle:

BR not looded
Not POOS to inhibit 11


(5) Permits II time coincident with the $E$ cycle of on
. instruction decectand
Not IBR-HC select conflict
Not $B$ BR-BAL-PRECC $A N A, A N S$, or ERA

Refer to Figure 59


## Trapping

Special computer conditions can be indicated in various ways; for example, console lights, triggers, tone signals, program stops, and printouts. Some conditions can be tested with instructions, but this is time consuming. Others stop the computer and require operator intervention; this is not only time consuming but also subject to human error. The answer lies in letting the computer monitor these special conditions and take the necessary action immediately, at computer speed.

Trapping occurs when certain indications are detected by circuitry within the computer. When these
indications are detected, the computer takes control of the program and causes an unconditional transfer to a specific location. As the computer is trapped, the program counter contents and identification bits are stored; using these, programming subroutines can test and determine the cause of the trap and exactly where it occurred in the computer program. With this information, it is possible to reconstruct the cause, take appropriate action, and continue again with the main program. Figure 69 is a summary of the various trap locations, the conditions causing the trap, and the in-

| Location | Condition | Address | Decrement |
| :---: | :---: | :---: | :---: |
| 00000 | Trap Mode | Location of Transfer Instruction | Not Used |
|  | FP Trap | Location +1 of FP Inst | Bit code of trap conditions |
|  | Divide Check | Location +1 of DIV lnst | Bit indication (Pos 13) |
|  | STR | Location +1 of STR Inst | Not Used |
|  | Significant Arithrnetic | $\begin{aligned} & \text { Location }+1 \text { of FP } \\ & \text { Inst } \end{aligned}$ | Not Used |
| 00001 | Transfer instruction for transfer trap mode. |  |  |
| $00003$ |  |  |  |
|  | Direct Data | PC +1 | Channel indication (A-H) |
|  | 7281 Data Communication Channel | PC +1 | Channel indication ( $\mathrm{A}-\mathrm{H}$ ) |
|  | Interrupt | PC +1 | Not Used |
| 00004 | Transfer instruction for direct data, interrupt, or 7281 Data Communications Channel |  |  |
| 00005 | Location of Storage cell clock and interval timer |  |  |
| 00006 | SCCT Trap | PC +1 | Not Used |
| 00007 | Transfer instruction of storage cell clock trap. |  |  |
| 00010 | Transfer instruction for floating-point or divide check traps. |  |  |
| 00011 | Transfer instruction for significant arithmetic trap. |  |  |
| 00012 | Channel A | $\mathrm{PC}+1$ | Trap bit code |
| 00013 | Transfer instruction for channel A trap |  |  |
| 00014 | Channel B | PC +1 | Trap bit code |
| 00015 | Transfer instruction for channel B trap |  |  |
| 00016 | Channel C | PC + 1 | Trap bit code |
| 00017 | Transfer instruction for channel C trap |  |  |
| 00020 | Channel D | $\mathrm{PC}+1$ | Trap bit code |
| 00021 | Transfer instruction for channel D trap |  |  |
| 00022 | Channel E | PC +1 | Trap bit code |
| 00023 | Transfer instruction for channel E trap |  |  |
| 00024 | Channel F | PC +1 | Trap bit code |
| 00025 | Transfer instruction for channel F trap |  |  |
| 00026 | Channel G | PC +1 | Trap bit code |
| 00027 | Transfer instruction for channel G trap |  |  |
| 00030 | Channel H | PC +1 | Trap bit code |
| 00031 | Transfer instruction for channel H trap |  |  |


| Location | Condition | Address | Decrement |
| :---: | :---: | :---: | :---: |
| 00032 | Addressable Memory Protect Memory Protect with Relocation |  | Violation code |
|  |  | $P C+1$ | Not Used |
| 00033 | Transfer instruction for addressable memory protect or Memory Protect with Relocation traps. |  |  |
| 00034 | Not UsedNot Used |  |  |
| 00035 |  |  |  |
| 00036 | Interval Timer | PC +1 | Not Used |
| 00037 | Transfer instruction for interval timer Reset trap |  |  |
| 00040 | Storage Parity (7040/7044) | $P C+1$ | Error address |
| 00041 | Transfer instruction for storage parity trap |  |  |
| 00042 | Channel A 7909 Int. | Command Counter | Address Counter |
| 00043 | Transfer command for 7909 channel A interrupt |  |  |
| 00044 | $\begin{aligned} & \text { Channel B } 7909 \\ & \text { Int } \end{aligned}$ | Command Counter | Address Counter |
| 00045 | Transfer command for 7909 channel B interrupt |  |  |
| 00046 | Channel C 7909 Int. | Command Counter | Address Counter |
| 00047 | Transfer command for 7909 channel C interrupt |  |  |
| 00050 | Channel D 7909 Int. | Command Counter | Address Counter |
| 00051 | Transfer command for 7909 channel D interrupt |  |  |
| 00052 | Channel E 7909 Int. | Command Counter | Address Counter |
| 00053 | Transfer command for 7909 channel E interrupt |  |  |
| 00054 | Channel F 7909 Int. | Command Counter | Address Counter |
| 00055 | Transfer command for 7909 channel F interrupt |  |  |
| 00056 | Channel G 7909 Int. | Command Counter | Address Counter |
| 00057 | Transfer command for 7909 channel G interrupt |  |  |
| 00060 | Channel H 7909 Int. | Command Counter | Address Counter |
| 00061 | Transfer command for 7909 channel H interrupt |  |  |
| 40,000 | Select or Copy Trap | Location +1 of trap instruction | Not Used |
| 40,001 | Transfer instruction for select trap |  |  |
| 40,002 |  |  |  |

Figure 69. Trap Locations
formation automatically stored in the address and decrement portions. Note that this is a complete list of trap locations; some locations apply only to special features or other systems (i.e., location 0040, storage parity, pertains to 7040/7044).

There are five major types of traps:
Transfer traps
Arithmetic traps
I/o traps
Compatibility traps
Special traps

## Store Location and Trap STR-1000 (I, E)

This instruction stores the value of the program counter (location of the STR instruction plus one) in the address portion of location 000 and traps to location 002. STR is not affected by trap mode and does not place the computer in trap mode. Location zero ( $\mathrm{S}-20$ ) is not changed. See Figure 70.

The address register is reset at I 6 so that a zero address is available to mar for the E cycle. The program counter is routed to the storage register (21-35) via the index adders. Storage register (S-20) is cleared. At E5, the address register is set to 002 , and at 16 the address register and index adders are gated to mar.

## Transfer Trap Mode

In program debugging, it is helpful to prevent successful transfer instructions from transferring. In this way, "wild" transfers are caught before they damage the rest of the program or data located in core storage.

In the trap mode of operation, the location of all transfer instructions encountered (with two exceptions) is automatically stored in the address portion of location $00000_{8}$. The normal operating functions of the instruction are completed, and, if the transfer conditions are successfully met, the actual transferring is blocked and a trap is initiated to location $00001_{8}$. In $00001_{8}$ there is normally an unconditional trap transfer (тTR) to a system program subroutine which analyzes the transfer instruction causing the trap. At this point, a table of all successful transfers can be accumulated or the transfer instruction can be tested further to determine if the transfer conditions are valid. If valid, the subroutine may allow the transfer to be executed; if invalid, the subroutine may cause some form of machine stop or printout to the console operator.

Indirect addressing is blocked for transfer instructions in the trap mode; it could perform no logic because of the trapping on successful transfer conditions. Indirect addressing, if it is called for in the instruction by bits in positions 12 and 13 , must be tested and determined by the appropriate subroutine.


Figure 70. Store Location and Trap (STR)

The computer is placed in trap mode by execution of the enter trapping mode (ETM) instruction. Exit from the trap mode is accomplished by execution of the leave trapping mode (LTM) instruction or by pressing either the clear or reset keys on the operator's console. Two instructions are immune to the trap mode: trap transfer (TTR), and enter storage nullification and transfer (ESNT).

## Enter Trapping Mode ETM + 0760 . . 0007 (I, L)

This instruction places the computer in trapping mode by turning on the trap mode trigger as shown in Systems 02.10 .53 .1. In this mode of operation, all successful transfers except trr and ESNt store their storage locations in the address portion of location zero and trap to location 0001.

The computer remains in the transfer trapping mode until execution of the leave trapping mode (LTM) instruction or until the clear or reset buttons are depressed at the operator's console. See Figure 71.

## Leave Trapping Mode LTM-0760... 0007 (I, L)

This instruction takes the computer out of transfer
trapping mode by resetting the trap mode trigger as shown in Systems 02.10.53.1.

If the computer is not in transfer trap mode, this instruction has the effect of a nop. See Figure 71.

## Trap Transfer TTR + 0021 (I)

This instruction is an unconditional transfer and will transfer whether the computer is in transfer trap mode or not.

If the computer is in transfer trap mode, tTR will prevent the -A block 4B on Systems 03.06.14.2 from being activated; in effect, nullifying trap mode for the duration of the instruction and causing TTR to act like a normal transfer. See Figure 72.

## Trapping Operation TOV/TNO

The objectives of the operation are (Figure 73):

1. To store the location of the transfer instruction in the address portion of core storage location zero.
2. To trap the program to location one if a successful transfer is indicated, or to proceed to the next sequential instruction if the transfer is not successful.
3. To perform the functions called for by the particular instruction.


Figure 71. Enter Trapping Mode (ETM); Leave Trapping Mode (LTM)


Figure 73. TOV, TNO Trap Mode

The first objective is realized by forcing an E cycle and storing the contents of the program counter minus one in location zero. The decrement portion of the storage register is saved by routing the storage register to the adders, and back to the storage register. This is done because the decrement may be needed to modify an index register later, for example, on a tix instruction.
The address register is reset at I6 to obtain the zero address. "MF store address" causes the address portion of the storage register, containing the program counter value minus one to be stored. The rest of location zero is not changed.
The second objective is realized by testing the accumulator overflow trigger during the first I cycle. If conditions are met, the pr-Cm-Tgr is turned on. At the end of the E cycle this trigger is tested. If it is on, the address register which was set to one at E6 is gated to mar for the trap to location one; if it is not on, the program counter is gated to mar, causing the computer to proceed to the next sequential instruction after the tov/tno.
The third objective, that of performing the function called for by the instruction, is performed at the beginning of the I cycle following rov/tno. The accumulator overflow trigger is turned off at I3. All functions of a transfer type instruction occurring in trap mode are performed, except for the transfer.

## Floating-Point Trapping

During floating-point operations (or any mathematical operation), the answer must be constantly tested to determine if it has exceeded the register capacity. To eliminate this continual, time consuming job of testing with actual instructions, 7094 in circuitry automatically assumes the responsibility of continuously monitoring for overflow and underflow conditions. If these conditions arise in either the AC or MQ during a floating-point operation, the computer stops the sequential execution of instructions and, instead, stores the program counter (location of the FP instruction +1 ) in the address portion of location $00000_{8}$, and traps to location $00010_{8}$.

To further pinpoint the operation causing the trap, an identifying bit code is stored in the decrement of location $00000_{8}$. The decrement bit codes and identifications are:

Position 14-Indicates that the overflow or underflow occurred during a floating-point divide operation.
Position 15-Indicates an overflow in either the Ac or MQ.
Position 16-Indicates an overflow or underflow in the ac.
Position 17-Indicates an overflow or underflow in the mo.

The identifying bit codes can be further associated with the various floating-point operations as follows:

| fp operation (withpossible types) | TYPE | AC | MQ | DECREMENT position |  |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
|  |  |  |  | 14 | 15 | 16 | 17 |
| Floating Round (C) | A | - | Unfl | 0 | 0 | 0 | 1 |
| Single and DoublePrecision: Add or | B | Unf | Unfl | 0 | 0 | 1 | 1 |
| Subtract (A, B, C); <br> Multiply (A, B, C, D) | C | Ovfl | - | 0 | 1 | 1 | 0 |
| Double-Precision Divide (A, B, C) | D | Ovfl | Ovfl | 0 | 1 | 1 | 1 |
| Single-Precision <br> Divide (E, F, G, H) | E | - | Unfl | 1 | 0 | 0 | 1 |
|  | F | Unfl | - | 1 | 0 | 1 | 0 |
|  | G | Unfl | Unfl | 1 | 0 | 1 | 1 |
|  | H | - | Ovfl | 1 | 1 | 0 | 1 |

Overflow and underflow in the ac and mQ is detected and identified as follows:

1. Overflow or underflow of the floating-point characteristics is detected by examining positions P and Q of the main adder and Ac.
2. mQ overflow and underflow must be recognized as the mQ characteristic is computed in the adders.
3. AC overflow or underflow may be recognized at any time after the final characteristic has been assigned.
Note: In each of the above cases, overflow is recognized by a bit in $\operatorname{AD}(\mathrm{P})$ only; and underflow is recognized by bits in ad ( P and Q ).

## Floating-Point Trap Operation

Objectives of the floating-point trap operation are (Figure 74):

1. To take priority over other traps.
2. To store the location of the floating point instruction plus one in the address portion of location zero.
3. To store identification bits in the decrement portion of location zero.
4. To trap the computer to location $00010_{8}$.

Conditions causing a floating point trap were listed in the preceding section. The floating point trap trigger (02.10.51.1) is turned on at I2 of the I cycle following the FP instruction that caused the trap. Because the floating point trap trigger is set at I2, the first objective of taking priority over other traps is realized. If several types of trapping situations occur simultaneously, the floating point trap assumes priority and is serviced first.

At I4, the incoming instruction is blocked from entering the program register ( $03.14 .00 .1-3 \mathrm{~A}$ ), and the computer is forced into an STR operation (03.14.00.1-2A).

The address register is reset at 16 and gated to mar to provide the zero address. At E0, the program counter is gated to the storage register (21-35) via the index adders. All ones are also gated to the index adders; in effect, subtracting one from the value of the program


Figure 74. Floating-Point Trap Operation
counter and providing the location of the floatingpoint instruction plus one. The storage register (S-20) is cleared.

As in Systems 02.10.50.1, identifying bits are placed directly on the storage bus (14-17) according to conditions causing the trap. mF store decrement and mF store address have been activated so that only the prefix and tag bits of location zero are not changed. The second and third objectives, of storing the location of the floating point instruction plus one, and storing identifying bits in the address and decrement portions, respectively, of location zero, have been realized.

At E5 (D1) the program counter is reset (03.06.14.22 G ) and at E5 (D2) (03.06.14.1-4G) program counter position 14 is set to one, providing an address of $00010_{8}$. The program counter and index adders are gated to MAR at I6, and the fourth objective of trapping to location $0010_{8}$ is realized.

The FP trap, MQ overflow, FP overflow, and Fp divide triggers are reset at Il of the next I cycle (08.00.32.12F).

## Data Channel Trapping

Without the data channel trapping feature, instruction time is wasted to test channel conditions or to synchronize the operation with the main computer. Trapping allows the channels to monitor their own special conditions and to notify the computer if and when these special conditions do occur (Figure 75).

The three types of channel traps and their meanings are:

Control Word Trap (CWT): This occurs whenever an IOCT, IORT, or IOST command is completed in the 7607 Data Channel, and no load channel instruction ( LCH ) is waiting in the main program. The cwr trap can also occur with the 7909 Data Channel because of a trap and wait (TwT) command.

Tape Check Trap (TCT): Recognition of a redundancy check condition in the 7607 Data Channel.

End-Of-File Trap (EOF): Recognition of an end-offile in the 7607 Data Channel.

Whenever a trap occurs, the program counter is stored in the address portion of a fixed location and the next instruction is executed:

| CHANNEL | PROGRAM COUNTER <br> STORED AT | NEXT INSTRUCTION <br> EXECUTED FROM |
| :---: | :---: | :---: |
| A | 00012 | 00013 |
| B | 00014 | 00015 |
| C | 00016 | 00017 |
| D | 00020 | 00021 |
| E | 00022 | 00023 |
| F | 00024 | 00025 |
| G | 00026 | 00027 |
| H | 00030 | 00031 |

In addition, indication bits are stored in the decrement:

| DECREMENT | TRAP |
| :---: | :---: |
| POSITION | CONDITION |
| 17 | Control word trap |
| 16 | Tape check trap |
| 15 | End-of-file trap |

Before the channel can send a trapping request, it must be properly enabled by an enable (ENB) instruction. One or any combination of the trap conditions can be enabled by this instruction. A trap condition that arises when the channel is not enabled, is remembered until a proper ens is executed for the channel, or until the trap condition is reset (Figure 75).

Channel traps are low on the order of servicing priority in the computer. This causes no concern because delay of a channel trap does not interfere with i/o operation; every 7607 Data Channel trap is accompanied by a disconnect condition within the channel.
Channel traps are normally serviced in the I time following their receipt. Special conditions (excluding interrupts-a special feature) can delay trapping in the computer.

1. If the computer is executing a floating-point instruction which requires a FP trap, the channel trap is


Figure 75. Channel Trap Sequence
delayed until after the fr trap has stored the program counter and trapped to location 00010 s.
2. Any trap demand during the execution of a read select, write select, enb, xec, or rct instruction is delayed one instruction. For the read or write select, this delay prevents a possible i/o check by allowing the execution of a reset and load channel ( RCH ) instruction before the trap subroutine. For the enb or rct, the delay allows a transfer to be executed back to the main program.

After the channel trap is initiated, all subsequent trap requests are blocked until another ens or RCT instruction is executed.

If the instruction in the trap-to address is not a trans-fer-type instruction, the program will continue from the point at which the trap occurred.

## Enable ENB + 0564 (I, Ec)

This instruction conditions the data channels to allow certain traps. Bit combinations in the storage location referred to by the enable instruction determine the allowable channels and traps (Figure 76):

| DATA <br> CHANNEL | DECREMENT POSITION <br> (TCT TRAP) | ADDRESS POSITION <br> (CWT AND EOF TRAPS) |
| :---: | :---: | :---: |
| A | 17 | 35 |
| B | 16 | 34 |
| C | 15 | 33 |
| D | 14 | 32 |
| E | 13 | 31 |
| F | 12 | 30 |
| G | 11 | 29 |
| H | 10 | 28 |

The address register is set to the storage reference at 15. cru E time is blocked ( $08.00 .19 .2-4 \mathrm{~A}$ ) and channel E time is set with a channel All pulse. CPU goes to L time, sets the restore trigger at L1 (02.10.56.1-2D), resets the MF go trigger at L4 or channel E0, and sets the L end-op sync trigger (08.00.02.2-5C).

All channel enable triggers are reset at channel E0 (E0c) (c = channel time). Thus, an enable instruction cancels the effect of any previous enable.

At E2c the address register is gated to mar. By E8c, the storage word is on the mdbo and is used to set the specified enable triggers. At E8c, the channel L-E end trigger and the mp go trigger are also set. If, by E8c, a trap condition exists and the channel has priority, a trap demand is sent to cru. However, the trap demand will not be serviced by CPU. This demand will be delayed until after execution of the instruction following enb (02.10.59.1-4F). This gives the programmer an opportunity to transfer back to his main program before confronting another trap. The channel L-E end trigger is reset at I 3 of the I cycle following enb.

When another trap is serviced, the restore trigger is turned off and further trapping is inhibited until execution of a subsequent ENB or RCT instruction.

Restore Channel Traps RCT + 0760... 00014 (I, L)
When a channel trap is serviced, all further trapping is inhibited until either an enb or rct instruction is executed. The rct instruction removes inhibiting and allows subsequent trapping. Execution of the rct instruction does not change the enabling status in the


Figure 76. Enable (ENB)
channels originally set up by an enb instruction. See Figure 77.

The address portion of the storage register is gated to the shift counter via the index adders at I5. Restore gate ( 03.03 .15 .1 ) is activated by shift counter decoding and sets the restore trigger at Ll (02.10.56.1). The restore trigger on allows the channel to request priority if a trap is waiting to be serviced. Restore decoding inhibits setting the channel trap trigger during the instruction following RCT ( $02 \cdot 10.56 .1-3 \mathrm{D})$. This gives the programmer time to transfer back into the main program before another trap is serviced by the computer.


Figure 77. Restore Channel Traps (RCT)

## Data Channel Trap Operation

A channel must be enabled and the restore trigger must be on to allow the channel to request priority to send a trap demand to cpu. See Figure 78.
A channel trap operation has three objectives:

1. To store the location of the next instruction to be executed ( $\mathrm{PC}-1$ ) in the address portion of the specified channel trap even address ( $0012_{8}$ for channel A).
2. To store identification bits in the decrement portion of the channel trap even address.
3. Trap the computer to the specified channel trap odd address ( $0013_{8}$ for channel A).

If a floating point trap or interrupt does not have priority and the instruction in the program register is not a read or write select, execute, enable or restore, the channel trap trigger is set at I3 (02.10.56.1-3A).

The normal storage bus to program register gating is blocked ( $03.14 .00 .1-3 \mathrm{~A}$ ); instead, the computer is forced into a STR operation ( $03 \cdot 14 \cdot 00.1-2 \mathrm{~A}$ ). CPU and channel are both sent to E time.

Channel E time is needed to set the buffer address register to the correct channel-trap even-address and to reset the trap priority for the channel.

At E6, the address register is reset; AR to mar gating is blocked (03.08.15.3-4A). bar is gated to mar at E6 ( $03.08 .15 .3-4 \mathrm{E}$ ) to supply memory with the channeltrap even-address. MF store address and MF store decrement are activated and the program counter is gated at E0 to the index adders with all ones. This subtracts one from the value of the program counter and supplies the location of the next instruction to be executed in the main program. Then, the index adders are gated to the storage register (21-35), and back to the program counter. The identifying bits for the decrement portion of the word to be stored are placed on the storage bus early in E time (02.10.59.1).

At E1, the storage register is gated to the storage bus. The location of the next instruction to be executed has been stored in the address portion of the channeltrap even address, and the trap identifying bits in the decrement portion (objectives one and two). The prefix and tag positions of the trap even address are not changed. The restore trigger is reset at E3.

Trapping to the channel trap odd address occurs by gating bar to mar with a hot bit to bar bus 17 (03.08.15.3-3F) (objective three). Program counter and and index adder gating to mar is blocked.

During the following I time, the channel trap trigger is reset at 12 . The program counter is not updated and set of the ibs loaded trigger is blocked. If the instruction in the channel trap odd address is not a transfer, the program resumes where it was when the channel trap was initiated.


Figure 78. Data Channel Trap Operation

## Channel Instructions

I/O operations on the 7094 II, except for minor changes, are the same as for the 7094. In order to avoid major changes to the 7607 Data Channel (as it could not operate at $1.4 \mu \mathrm{~S}$ without extensive rework), the 12 -cycle point clock is retained for the channels. Use of two clocks, one for CPU and one for channel, requires that the two clocks be synchronized and that some method be provided to synchronize channel and CPU cycles.

The two clocks are separate, but under control of the same oscillator and logic circuits. They are started at the same time: on a power on reset, or on depression of the clear key. Two channel cycles occur for three cPu cycles, so that both clocks are at zero time simultaneously every third cPu cycle (Figure 79).


Figure 79. CPU and Channel Clock Synchronization
If, because of some malfunction, the clocks lose synchronization, the multi-time error trigger turns on. A check to see that a Ch A9 palse lines up with a CPU Al or A5 pulse (Systems 08.00.22.2) will determine correct operation.
Generally, when an instruction requires a Ch E or Ch L cycle, or both, cPu is forced to hang up in L time. The exception to this occurs during a channel trap operation when a Ch E cycle is taken without stopping cru. The mf go trigger and the Ch l-e end trigger are the principle synchronizing factors in the control of channel and cPu cycles. The mf go trigger is reset at

L4 of the instruction requiring a channel cycle (may be Ch E 0 for an Sch instruction), and is set after the Ch L-E end trigger has been turned on. See individual flow charts for exact timings. cPU will not end operation until the MF go trigger is set.
The Ch L-E end trigger is set by the channel end-op ctl tgr for rds, WRS, SPU, SPR and all tape instructions at Ch L10. It is set at Ch E8 for rch, LCH, and sch, and at Ch L8 for btt, ett, tef, and trc.
A few instructions require channel I-cycles. These I cycles are used almost exclusively to perform resets and are therefore short I cycles. The channel I-time trigger is reset at Ch A6 (08.00.27.1).
The following flow charts and descriptions show primarily the synchronization between channel and CPU cycle times. For detailed information regarding the effect of these instructions on the channel, refer to 7607 Data Channel, CEIR, Form 223-6910.

## Tape Data and Non-Data Selects

Read Select RDS + 0762 I, L - L (Ch L). See Figure 80 .

Write Select WRS + 0766 I, L - L (Ch L). See Figure 80 .
Backspace File BSF - 0764 I, L - L (Ch L). See Figure 80.

Backspace Record BSR + 0764 I , L - L (Ch L). See Figure 80.
Rewind REW + 0772 I, L - L (Ch L). See Figure 80 .
Rewind and Unload RUN - 0772 I, L - L (Ch L). See Figure 80.

Set Density SDN + 0776 I, L - L (Ch L). See Figure 80 .

Write End of File WEF + $0770 \mathrm{I}, \mathrm{L}-\mathrm{L}(\mathrm{Ch} \mathrm{L})$. See Figure 80.

The preceding instructions select a tape unit in the specified channel to perform their required operation. Storage register (23-26) determines the channel to be selected. Shift counter (10-13) indicates class address
and mode of operation, and shift counter (14-17) determines the unit address.

At L4, the mF go trigger is reset, which sets the L-end-op sync trigger ( $08.00 .02 .2-5 \mathrm{C}$ ). The first Ch All pulse not occurring during I time sets the channel Ltime trigger. A Ch L3 pulse sets the end-op ctl trigger, and at Ch L10 the Ch L-E end trigger is set. The Ch L-E end trigger on sets the MF go trigger which allows CPU to end operation.


Figure 80. Read Select (RDS); Write Select (WRS); Backspace File (BSF); Backspace Record (BSR); Rewind (REW); Rewind and Unload (RUN); Set Density (SDN); Write End of File (WEF)

## Card Machine Select

Read Select RDS + 0762 I, L-L (Ch L, I)
See Figure 81.

## Write Select WRS + 0766 I, L-L (Ch L, I)

The preceding instructions select the reader, punch, or printer in the specified channel to perform the required operation. Storage register (23-26) determines the chan-


Figure 81. Read Select/Write Select Cards
nel to be selected. Shift counter (10-13) indicates class address, and shift counter (14-17) determines the unit address and the mode of operation for the printer. See Figure 81.

At L4 the mF go trigger is reset; this sets the L-endop sync trigger (08.00.02.2-5C). The first Ch All pulse not occurring during I time sets the channel $L$ time trigger. A Ch L3 pulse sets the end-op ctl trigger, and at Ch L10 the Ch L-E end trigger is set. Channel I-time

provides a nondata disconnect, which frees the class and unit triggers for a sense instruction. The mF go trigger is set at Ch IO, allowing CPU to end operation.

## Store Channel SCHX $\pm$ I, L-L (Ch E)

This instruction stores the contents of the channel indicators, location counter, and address counter in the
specified storage location. The indicators are stored in positions $S, 1,2,19$, location counter in positions $3-17$, and address counter in positions 21-35 of the storage location. See Figure 82.

The mF go trigger is reset at L4 or at Ch E0, whichever comes first. Resetting the mF go trigger sets the L-end-op sync trigger. At Ch All, the channel E-time


Figure 82. Store Channel (SCHX)
trigger is set. "Store counters" is energized at Ch E0 (60.10.32.1), placing the contents of the counters on the channel storage bus. At Ch E2, the address register is gated to MAR, and at Ch E8 the Ch L-E end trigger and the mF go trigger are set. The mF go trigger on allows CPU to end operation.

## Transfer on Data Channel End-of-File TEFX $\pm 003$ X I, L-L (Ch L, I)

See Figure 83.

## Transfer on Data Channel Redundancy Check TRCX $\pm 002 \mathrm{X}$ I, L-L (Ch L, I)

The preceding instructions test the Eof trigger and the rdn chk trigger respectively. If the tested trigger is on, the computer transfers to the location specified in positions 21-35 of the instruction. If the trigger is off, the computer takes the next sequential instruction. See Figure 83.

The mF go trigger and L-end-op sync trigger are set at L4. The channel L-time trigger is set at Ch A11. At the start of the channel L-cycle the specified trigger, eof or Rdn Chk, is tested. If the trigger is on, the ind sync trigger is set at Ch L1 (60.32.03.1), and at L5 the pr-CM-tgr is set. The Ch L-E end trigger is set at Ch L8, and at Ch A10, the I-time trigger is set. During channel I-time the MF go trigger is set and the ind sync trigger and tested trigger are reset. Setting the mF go trigger allows CPU to end operation.

## Beginning of Tape Test BTT + 0760 I, L-L (Ch L, I)

See Figure 84.

## End of Tape Test ETT - 0760 I, L-L (Ch L, I)

The preceding instructions test the вот trigger and the EOT trigger respectively. If the tested trigger is off, the computer skips the next sequential instruction. If the tested trigger is on the computer takes the next sequential instruction. See Figure 84.

At L3 and L4 the skip addresses are formed (02.09.41.1) and placed in the address register. The mF go trigger is reset, and L-end-op sync trigger set at L4. At the start of the channel L-cycle the specified trigger, bot or еот, is tested. If the trigger is on, the ind sync
trigger is set and inhibits "I/O sense skip," (02.10.80.13G). If the вот or eot triggers are not on, "I/O sense skip" is energized. The Ch L-E end trigger is set at Ch L8, and at Ch L10 the channel I-time trigger is set. During channel I time, the mf go trigger is set, вот or eor trigger and the ind sync trigger reset. Setting the MF go trigger allows CPU to end operation.

## Reset and Load Channel <br> RCH $\pm 054$ X I, L-L (Ch L, E)

See Figure 85.

## Load Channel LCH $\pm 054$ X I, L-L (Ch L, E)

The preceding instructions provide a storage reference location and force channel L and E cycles in order to provide channel with a command word. Positions 2135 of this instruction contain the address of the command word. This address is placed in the channel location counter. S, 1, 2 and 19 of the command word are placed in the channel indicators. Positions 21-35 of the command word are placed in the channel address counter and 3-17 in the channel word counter. See Figure 85 .

During the I cycle (I5) the location of the command word is routed to the address register. At L4, the MF go trigger is reset; this sets the L-end-op sync trigger (08.00.02.2-5C). A Ch All pulse sets the channel Ltime trigger. The address register is gated through the index adders to the storage register and then to the storage bus. The storage bus is gated to the bar output, and the bar gated to the channel location counter at Ch E0. This places the location of the command word in the channel location counter. The proceed-to-E trigger is set at Ch L3 (60.80.04.1-3E) and the channel E-time trigger at Ch A1l. At Ch E2, the address register is gated to mar and at Ch E7, the command word is on the storage bus. The positions of the command word are routed to the channel registers as previously indicated. The Ch L-E end trigger and the MF go trigger are set at Ch E8. Setting the MF go trigger allows CPU to end operation.


Figure 83. Transfer on Data Channel End of File (TEFX); Transfer on Data Channel Redundancy Check (TRCX)


Figure 84. Beginning of Tape Test (BTT); End of Tape Test (ETT)


Figure 85. Reset and Load Channel (RCH); Load Channel (LCH)

Sense Printer SPR + 0760 . . XXXX I, L-L (Ch L, I)
See Figure 86.

## Sense Punch SPU + 0760 . . . XXXX I, L-L (Ch L, I)

The preceding instructions cause an impulse to appear at the specified sense-exit hub of their respective card machine control panel attached to the specified data channel. For the printer, addresses $361-372$ specify sense-exits 1-10 and 1XXX-10XXX specify channels a-m. For the punch, addresses 341 and 342 specify sense-exits one and two respectively and 1XXX-10XXX specify channels A-H. The printer or punch must be se-
lected for the preceding instructions to operate. The instructions will act like a NOP if their respective card machine is not selected. See Figure 86.

The MF go trigger is reset at L4, setting the L-end-op sync trigger. If the correct card machine is selected, the end op ctl trigger (60.50.01.1) is set in channel and the impulse gated to the specified sense-exit hub (80.50.06.1). The channel L-time trigger is set at Ch All, and at Ch L8 the Ch L-E end trigger is set. Channel I-time is set at Ch L 10 , and the mF go trigger is set at Ch I0. The mF go trigger on allows CPU to end operation. Channel I time is reset at Ch A 6 .


Figure 86. Sense Printer (SPR); Sense Punch (SPU)

## Sense Printer Test

SPT + 0760 . . . XXXX I, L-L (Ch L, I)
If there is a signal at the sense entry hub on the printer's control panel of the specified data channel, the computer skips the next instruction. If there is no signal, the computer takes the next instruction in se-
quence. Addresses 1360 through 10360 specify data channels A through H respectively. See Figure 87.

Skip one and two addresses are formed at L3 and L4 time respectively. The mf go trigger is reset at L4, setting the L-end-op sync trigger. If an impulse is available at the printer sense entry hub, "sense skip" is activated (02.09.59.1-2I). The channel L-time trigger is set


Figure 87. Sense Printer Test (SPT)
at Ch A11, and at Ch L8 the Ch L-E end trigger is set. Channel I-time is set at Ch L10, and the mF go trigger is set at Ch I0. The MF go trigger on allows cPu to end operation. Channel I time is reset at Ch A6.

## Transfer on Channel in Operation TCO + 006X (I, L)

If the specified data channel is in operation, the computer transfers to location X. If not, the computer takes the next sequential instruction. Operation codes + 0060- + 0067 check channels A-H respectively. See Figure 88.

There are two TCO CM triggers (02.10.07.1). One may be set at I7, the other at L4. In either case, the PR CM trigger is set at L5.

## Transfer on Channel Not in Operation <br> TCN - 006X (I, L)

If the specified data channel is not in operation, the computer transfers to location $X$. If the channel is in operation, the computer takes the next sequential instruction. Operation codes - 0060- - 0067 check channels A-H respectively.

There are two тсо CM triggers (02.10.07.1). One may be set at I7, the other at L4. In either case, the Pr CM trigger is set at L5. See Figure 88.


Figure 88. Transfer on Channel in Operation (TCO); Transfer on Channel Not in Operation (TCN)

## Reset Data Channel RDC+0760... CC 352 I, L-L (Ch L, I)

This instruction initiates a channel reset for the specified channel.
During I-time the channel is specified and the shift counter output decoded. "Sense CP adr" (03.02.00.1), plus Ua12 ( $60.50 .06 .1-5 \mathrm{G}$ ) provide a channel reset (60.65.04.1-5G) during channel L time. The mp go trigger is reset at L4, setting the L-end-op sync trigger. Channel L-time is set at Ch All. At Ch L8, the Ch L-E end trigger is set. Channel I-time is set at Ch A10, and the mF go trigger is set at Ch I0. Setting the mf go trigger allows CPU to end operation, and channel I-time is reset at Ch A6. See Figure 89.


Figure 89. Reset Data Channel (RDC)

## IBM 7151 Model 2 Console Control Unit

The ibm 7151 Model 2 Console Control Unit is a separate unit that may be placed at any convenient location within cable length restrictions. It provides manual and semi-automatic control over the system. The console consists of three panels: an operator's panel, a customer engineering test panel, and a marginal check panel. The time spent learning to use the console is returned many times in diagnosing system errors.

This section introduces keys, lamps, switches, test facilities; their function, and any associated logic.
During the progress of a program, the operator may need some amount of control; for example, at a given point in a calculation, the computer is given the instruction to halt. The operator can then make a visual check of the information developed so far in the program. At this point, several alternate manual steps may be performed, depending on the data observed. For these operations, the automatic-manual switch is set to manual. With the computer in this state, the operator may enter and execute an instruction, interrogate any location in storage for a visual check of the information stored, or load data from the operator's panel keys.

After the desired manipulations have been made, the machine is returned to automatic status, the start key depressed, and the program continues.

The start and stop of the machine are under control of the master stop trigger. This trigger in turn controls "B cycle interrupt," which gates the I, E, and L cycles.

The keys, switches, and lamps on the console provide a means to: start or stop the machine, step through a program at reduced speed, check the status of the CPU, display or revise the contents of storage, and alter the program.

In addition, the customer engineer has facilities for several testing features which include: auxiliary start and reset key, I/o interlocks, continuous execution of an instruction, power jacks for test equipment, and overlap and diagnostic mode control switches.

Figure 90 designates systems page locations for the keys and indicators located on the console. The console (Figure 91) is divided into three sections: an operator's panel, a customer engineer's test panel, and a marginal check panel.


Figure 90. Block Diagram of Console

## Operator's Panel

The operator's panel provides for visual checking of the information in the computer and for manual control of the computer's functions. It is also a station from which power may be applied to or removed from the system.

## Indicators

All indicators on the console are incandescent. When used to indicate the condition of a register, a lamp on signifies a one, while a lamp off signifies a zero.

## Internal Registers

The contents of the internal registers (accumulator, MQ, storage register, instruction counter, instruction register, and index registers) are displayed on the panel.

## Multiple Tag Mode

This lamp, when on, indicates the computer is operating in three-index register mode ( $709 / 7090$ mode).

When off, this lamp indicates that the computer is out of multi-tag mode, and that all seven index registers are available to the program (7094 mode).

## Trap

This lamp is on whenever the computer is in the transfer trapping mode.

## Simulate

This lamp is on when the 7090 is operating in any of the following modes associated with the 704, 709, or 7090 compatibility program:

I/O select and sense trap mode
Copy and locate drum address trap mode
Storage nullification mode

## Accumulator Overflow

This lamp turns on any time during a fixed point operation (for example, add, subtract) or a shifting operation that a carry occurs out of $\operatorname{AC}(1)$. It is also turned


Figure 91. 7151 Model 2 Console
on by a bit in position ( P ) during the execution of a floating-point instruction while the computer is in compatibility mode. It may be turned off by the tNo or tov instruction.

## Quotient Overflow

This lamp is on whenever the computer is using the compatibility program and an mQ overflow occurs. It may be turned off by the TQO instruction.

## Read-Write Select

This lamp is on whenever the channel-in-use trigger is on' in any data channel.

## Divide Check

This lamp is turned on in fixed point division if the dividend ( Ac ) is greater than or equal to the divisor (sR). In floating-point divide, the lamp is on if the magnitude of the fraction of the dividend is greater than or equal to twice the magnitude of the fraction of the divisor. The indicator may be tested by the DCT instruction.

## Sense (1-4)

The four sense lamps on the panel may be turned on or off by instructions and then checked by sense instructions.

## Channel Select (A-H)

These lamps, one for each channel, are on if their respective channel is selected. They are off if the corresponding channel is not selected.

## Command Trap (A-H)

These lamps are turned on if the corresponding channel is enabled for command word or end-of-file trap. They are off if the corresponding channel is not enabled.

## Tape Check Trap (A-H)

These lamps are on if the corresponding channel is enabled for tape check trap. They are off if the corresponding channel is not enabled.

## Channel Tape Check (A-H)

These lamps are turned on if a redundancy check error occurs in the corresponding channel. The lamp is turned off on execution of a tri instruction.

## Trap Control

This lamp is on when a channel is not executing a channel trap; it is off when any channel enters a trap condition. While the lamp is off, no channel traps may be executed. Channel traps may be executed only when
the lamp is on at the same time as any of the enabled lamps.

## Program Stop

This lamp is turned on whenever the computer executes a halt instruction and no data channels are in operation (DVH, VDH, FDH, and DFDH excepted).

## I/O Check

This lamp may be turned on:
If an rCH or LCH is decoded and the specified data channel has not been selected.
If, when writing, a data channel data register has not been loaded with a word from storage by the time its contents are to be sent to the output unit.

If, when reading, a data channel data register has not transmitted its contents to storage by the time new information is to be loaded into it from an output unit.

The $\mathrm{I} / \mathrm{o}$ check lamp may be turned off by the execution of an iot instruction.

## Ready

This lamp comes on after power comes up, and remains on except when: the computer is executing instructions, the continuous enter instruction switch is on, the $\mathrm{I} / \mathrm{o}$ interlock switch is in manual, the channel is in use, or the memory diagnostic or no overlap switch is on.

## Automatic

This lamp is on whenever the computer is executing instructions in automatic or whenever a data channel is in operation.

## Console Power-On

This lamp is on when DC power is applied to the console.

## Central Computer Power Check

This lamp comes on whenever a fuse or circuit breaker opens in CPU 1 or 2 , multiplexor, or core storage. It also lights when core storage has improper oil temperature or low oil pressure.

## I/O Power Check

This lamp comes on whenever a fuse or circuit breaker opens in a data channel.

## Power

This lamp is turned on whenever DC power is up in core storage.

## +6 Marginal Check

This lamp is on whenever the +6 -supply marginalcheck variable-autotransformer is not in the home position.

## - 12 Marginal Check

This lamp is on whenever the -12 -supply marginalcheck variable-autotransformer is not in the home position.

## Manual Controls

Figure 92 shows the keys and switches on the operator's panel that start and stop the machine and initiate computer functions. All controls are of the springreturned variety except the auto-manual key, entry keys, sense keys, and emergency-off switch.

## Power On

When the system is in normal-off status, pressing the power-on key starts the power-on sequence. Ready status (power-on) will be reached in about 20 seconds. As power comes on, a clear operation resets all registers and triggers and sets memory to all zeros.

## Normal Off

The normal-off key initiates:
Immediate removal of 60 -cycle power from the MG set, mg blower, and all frame blowers except memory.

Immediate removal of 400 -cycle power from the 30 60 volt memory power supply.
After five seconds, removal of 400 -cycle power from the standard memory supply.

After three minutes, removal of power from the memory blowers.

The dropping of the 60 -cycle power removes the input to the MG, but the mg rotates at about full speed for longer than five seconds, allowing the memory power to sequence down.

## Emergency Off

When the emergency-off switch is pulled, all power is immediately removed from the system except for the voltage to HR24 and 30 points in the power control unit. The emergency-off switch is used only in emergencies because of possible damage to circuits.

## Automatic-Manual Key

The auto-manual key controls the rest of the keys on the console. If the key is depressed while a program is running, the computer stops upon completion of the instruction being executed. The data channels complete their operations before stopping.

## Entry Keys

Thirty-six entry keys are on the operator's panel (S, 1-35). Depressing a key sets a one in that position; leaving a key normal sets a zero in that position. Information set in the entry keys may be entered into storage, executed, or used for a storage inquiry address.


Figure 92. Operator's Panel

The entry keys may all be reset to zero by depressing the reset key to the right of position 35 .

## Sense Keys

The six sense keys may be set on or off for program control. Then, the condition of the keys may be tested by swt instructions to determine whether or not the program should skip.

## Manual Control Keys

When any manual control key is pressed, a series of single-shots and triggers are set. Separating the key from the usable signal prevents false indications from noise generated by the key (Figure 93). Three singleshots are fired in sequence: a 1 -microsecond, a 20 millisecond and a 350 -microsecond. The 350 -microsecond single-shot is taken through a delay network to develop a 200 -microsecond pulse that turns on the manual control trigger. By this time, the key has settled down, and the trigger to perform the desired operation turns on, resetting the manual control trigger.


Figure 93. Manual Control Keys

## Start

If the CPU is in automatic and ready status, pressing the start key initiates machine operation by turning off the master-stop trigger and the program-stop light. The master-stop trigger off conditions "not B cycle interrupt," allowing the computer to proceed. If the system is in manual status, pressing the start key turns off the program-stop light. See Figure 94.


Figure 94. Start

## Clear

The clear key is only operative if the computer is in automatic status. Pressing the clear key:

Fires a one-microsecond single-shot to reset the clock and all channel registers.

Resets cPU interlocks and registers.
Conditions cicruits which allow 0's to be written into all storage locations.
The program counter controls the stepping through memory, with $\mathrm{XAD}(3)$ carry trigger indicating when all addresses have been zeroed. The turn-on of the $\mathrm{XAD}(3)$
carry trigger turns on the master-stop trigger (Figure 95). Overlap mode is inhibited.

## Reset

The reset key causes the resetting of all registers (except sense indicator), operator's panel lights (except power-on, ready, and multiple tag mode), and all channels and their associated registers in on-line status. After a reset operation, the ce test panel lights remaining on are: end-op, master stop, and I-cycle time.


Figure 95. Clear Storage

## Display Storage

Pressing the display storage key causes sensing of the address portion of the operator's panel keys to determine the address in storage to be displayed. All 36 bitpositions of storage will be displayed in the sR. This is accomplished by:

Turning off the master stop trigger.
Bringing the operator's panel keys to the sR in I time.

## Suppressing "storage bus to storage register."

The address portion of the SR is routed to the address register. During E time, the SB is gated to the SR, which contains the 36 bits of the desired address. If a tag or indirect addressing is specified in the operator's keys, the contents of the effective address or of the iA address will be displayed (Figure 96). Depressing the display storage key may wipe out the contents of the ibr. Overlap mode is inhibited.


Figure 96. Display Storage

## Display Indicators

The display indicators key gates the true value of the sense indicators to the sr for display. See Figure 97.


Figure 97. Display Indicators

## Display Effective Address

The display effective address key initiates the calculation of the effective address of the instruction in the sR. The actual address from the sR is combined with the 2 's complement of the specified index register to produce the effective address. This calculated address is then placed in the address portion of the storage register. Positions S-20 of the storage register are set to 0 . The effective address may be calculated only once because positions 18, 19, and 20 of the sR have been set to 0 , an indication of no index register. See Figure 98.


Figure 98. Display Effective Address

## Single Step

Pressing the single-step key results in executing the instruction whose address is in the instruction counter before key depression. The instruction counter will be advanced, or altered under control of the instruction executed once for each time the key is pressed. If an I/o operation is executed, the machine will continue to execute instructions at high speed until the end of the $\mathrm{I} / \mathrm{o}$ operation. If the continuous-enter instruction switch is on, the single-step key is pressed, and if the 7094 is in manual status; the instruction set in the op keys will be executed once. The single-step key is effective only if the system is in manual status, and not in program stop status. See Figure 99.


Figure 99. Single Step

## Multiple Step

This key is effective only in manual status when the program stop trigger is on. The multiple-step key causes the repetition of single-step operations. The rate of operation is under control of a toggle switch located on the customer engineering test panel. The
operator has the choice of low speed with a delay of 104 milliseconds between each instruction, or high speed with a delay of 24 milliseconds between each instruction. The program will continue to run as long as the multiple-step key is pressed, or until a program halt is decoded. See Figure 100.


Figure 100. Multiple Step Key

## Enter MQ

The enter mq key provides a means of loading the mQ register from the operator's entry keys. Then, the information may be loaded into storage by placing the instruction sTQ along with the desired address in the entry keys and depressing the enter instruction key. The enter mq key is effective only in manual status. See Figure 101.

## Enter Instruction Key

The enter instruction key executes the instruction entered in the operator's panel keys. The contents of the instruction counter remain unchanged except for a transfer-type instruction; skip instructions will not
alter the program counter. The key is effective only in manual status (Figure 102). Overlap mode is inhibited.

## Load Cards

With the automatic-manual key in automatic, the computer in ready status (ready light may be off), and channel A not in manual status, depressing the load cards key: gives an interlock reset to the cPU and all channels not in manual status, selects the card reader on channel $A$, and turns on indicator $S$ and sets the word counter to three (channel A).

Three words ( 9 row left and right, and 8 row left) from the first card enter storage location 0,1 , and 2.


Figure 102. Enter Instruction

The word entered in address 0 should be a control word. When the word counter goes to 0 , the channel asks for another control word from location 0 . The cPU gets its next instruction from location 1. See Figure 103.

## Load Tape

The load tape key works the same as the load cards key, except that it causes a read select of tape unit 1 on channel A instead of the card reader. See Figure 104.


Figure 103. Load Cards


Figure 104. Load Tape

## Customer Engineering Test Panel

In addition to the indicators and manual controls on the operator's panel, the CE has the indicators and controls on the customer engineering test panel.

The indicators provide a means for checking the address register contents, the tally counter, various test triggers, and the cycle time. The switches and jacks provide means to continually execute any instruction, control I/o operation, suppress overlap, and step through instructions cycle-by-cycle.

Figure 105 shows the layout of indicators and controls for this panel.

## Indicators

Indicators on the customer engineering test panel are incandescent. Indicators connected to triggers are on when the trigger is on. Indicators concerned with the registers and counters signify a one when they are on and a zero when off.

## Address Register

These indicators show the contents of the address register.

## Cycle Time

The cycle time indicators show in which cycles the computer is at the time: I, E, L, I, or B.

## Multiple Time Error

This lamp will come on if:

1. Two cycle times other than L and B time are on simultaneously, or
2. in time occurs at any time other than E or L time.
3. CPU and channel clocks lose synchronization (Systems 08.00.17.1).

## Tally Counter

The tally counter, normally reset to one, is used for both single- and double-precision floating-divide instructions. The tally counter indicators also reflect the status of the fact triggers. The fact triggers are used for single-precision floating add, subtract, and multiply, and for all double-precision floating-point instructions. The indicators are read as a three-position counter. Tally counter indicators two and three on indicate fact three. Indicator one only on indicates fact four (Systems 02.13.61.1 and 02.10.21.1).

## DPS

The dps indicators reflect the status of the doubleprecision sync triggers one through three. The DPS steps, zero through three, control operations during double-precision floating-point operations (Systems $02.13 .63 .1)$.

## Carry

This lamp indicates a Q carry during pod 30 and pod 40 instructions (fixed and floating point add and subtract). See Systems 02.02.40.1.

FP
This lamp and the trigger that feeds it are not used on the 7094 II (Systems 02.10.29.1).

## 9 Carry

This lamp indicates the condition of the adder 9 carry trigger (Systems 02.10.37.1). The adder 9 carry trigger is set during the frn instruction if there is a bit in mQ9 and an adder 9 carry.

## Acc-9P

This lamp indicates the condition of the accumulator 9P register position (Systems 02.03.09.1).

## Q Carry

This lamp indicates the condition of the Q carry trigger (Systems 02.10.36.1). This trigger comes on whenever a carry occurs out of adder Q.

## Master Stop

This lamp indicates the condition of the master stop trigger (Systems 04.20.11.1).

## End Operation

This lamp is on whenever the end operation trigger is on (Systems 08.00.09.2).

## Diagnostic Mode

This lamp is on whenever the diagnostic mode trigger is on (Systems 03.08.17.3).

## Overlap Mode

This lamp is on whenever the computer is in overlap mode (Systems 03.08.17.3).

## Switches

Switches on the customer engineering test panel aid in trouble shooting machine failures, and in testing the computer in various modes of operation.

## 1/O Interlock Switch

This switch is effective only with the system in manual. When both the auto-manual and I/o interlock switches are set to manual, the computer will stop after executing each instruction. When the I/o interlock switches are set to automatic, the machine will not stop if an $1 / \mathrm{o}$ device is selected to allow normal operation of the r/o unit, but will stop when the channel disconnects.


Figure 105. CE Panel

## Continuous Enter Instruction

This switch is effective in automatic or in manual status. With this switch on, all instructions are obtained from the operator's panel keys. If cpu is in automatic, pressing the start key causes the instruction in the keys to perform continuously at computer speed. If CPU is in manual, pressing and holding the multiple step key causes the instruction in the keys to perform at the rate of one every 24 or 104 milliseconds, depending on the setting of the multiple-step high-speed lowspeed switch. See Figure 106.

## Multiple-Step High-Speed Low-Speed

With this switch in the high speed position, depressing and holding the multiple step key results in instructions being performed at the rate of one every 24 milliseconds. With the switch in the low speed position, the rate is one instruction every 104 milliseconds.

## Machine Cycle Key

The machine cycle receptacle on the customer engineering test panel accepts the machine cycle key (Figure 107). This key is used to step through individual cycles one at a time. When the machine cycle key is pressed, the machine cycle and cycle gate trig-


Figure 106. Continuous Enter Instruction
gers are set (Systems 04.20.10.1). The machine cycle trigger resets the mst trigger, allows the proper cycle time, then sets the mst trigger.
The machine cycle gate trigger allows two shifts per cycle on a shift operation (Systems 02.10.46.1). It also forces a wait until the shift counter equals zero before ending operation in $L$ time (Systems 08.00.02.2),


Figure 107. Machine Cycle Key
and is used to hold up "manual I-time control" (Systems 08.00.18.2).

When the key is not in use, a plug (sent with the system) that shorts pins one and three must be inserted.

## Memory-Diagnostic

This switch, when turned on (up), does not place the computer in diagnostic mode but permits the use of the instructions Enter Diagnostic Mode and Transfer (edat), and Leave Diagnostic Mode and Transfer (Ldat). When the computer is in diagnostic mode, address position three instead of 17 determines which memory is addressed. Diagnostic mode also blocks xad to mar gating (Systems 03.06.28.8). Consequently, only one instruction is fetched from memory during an I cycle. The ibr-loaded trigger is not set, and the ir cycle following an I cycle must also fetch its instruction from memory. The switch, when down (off), unconditionally takes the computer out of diagnostic mode and makes edat and ldat act like a nop (Systems 03.08.17.3).

## No Overlap Switch

This switch when turned up (on) does not take the computer out of overlap mode but permits the use of the instructions Enter Overlap Mode and Transfer (elap), and Leave Overlap Mode and Transfer (llap). The switch, when down (off), places the computer in overlap mode and makes elap and llap act like a nop (Systems 03.08.17.3). For the effect on the computer of overlap mode, see the section, "Overlap."

## Display IBR

Depressing this key replaces the contents of the storage register with the contents of the ibr (Figure 108).


Figure 108. Display IBR

## Memory Bias

This switch will select either the odd or even memory for biasing (Systems 09.06.21.1).

## Phone Jack

The phone jack, in conjunction with the phone jacks on other units in the system, provides a means of communication between customer engineers working at different units.

## Memory Nullify

This switch is used with the compatibility package. When it is in the 16 K position, 16 K core storage positions are available to the 704 program; in the 24 K position, 8 K core storage positions are available to the 704 program.

## DC On

The dc on switch controls the 400 -cycle power supplied only to the 7151 Model 2. Putting this switch in the off position removes all power to the console except the convenience outlets and the reset motor for the operator's keys. All voltages should be normal about ten seconds after turning this switch to the on position.

## Marginal Check Panel

The system biasing network can be useful to the customer engineer. The controls are located on the marginal check console on the 7151 Model 2. Any single gate or combination of gates in any single module, or combination of modules, can be biased at the same time. The only exception is the 7302 memory. This module is under control of only one key (A) and the whole module will be biased when this key is pressed.

Each module has a key for selecting it, and each gate has a key with key A for gate A, B for gate B, etc.

In biasing, all gates must be selected before varying the voltage. After the voltage is varied, another gate cannot be selected until returning to normal voltage. If gate A is being biased and you decide to bias gate B instead, gate A MC relay must be dropped out, and the mc voltage must be taken to normal before selecting gate $B$. If this is not done, gate A mc relay will have a hold through the B mc relay points. This means that both gates A and B would be biased instead of gate B only, as desired.

It is possible to vary the +60 volts in the 7302 . These controls are also located in the 7151 Model 2, on the MC panel.
In varying the different voltages, there are two meters to monitor the amount of voltage being varied. One meter is for the +60 in the 7302 , and one meter is for the +6 and -12 for the rest of the system. The meters indicate what the voltage is if the MC relays are picked and the points are properly adjusted. While biasing, a periodic check of the voltages should be made. See Figure 105.

## Compatibility

With the evolution of new machines, additional features are added to increase their speed and versatility. Attempts are also made to allow existing programs to be run unaltered on the new system. Cases of combe run unaltered on the new system. Cases of comand again with the 7094 in system. In each instance, it is "upward compatibility," in which programs from a lower system can be executed on a higher system, not in reverse.

## 7090/7094 II Index Register Compatibility

The main area of compatibility change within the 7094 II is the availability of four additional index registers. The three tag bits (18, 19, 20) on the 7090 and lower systems indicate any one or combination of three index registers. On the 7094 in the same three bits, when decoded in the seven index register mode, indicate any one of seven index registers:

| TAG BITS |  |  |  |
| :---: | :---: | :---: | :---: |
| 18 | 19 | 20 |  |
| 0 | 0 | 0 |  |
| 0 | 0 | 1 |  |
| 0 | 1 | 0 |  |
| 0 | 1 | 1 |  |
| 1 | 0 | 0 |  |
| 1 | 0 | 1 |  |
| 1 | 1 | 0 |  |
| 1 | 1 | 1 |  |

7094 iI Index
REGISTERS
None
XRA(1)
XRB(2)
XRD(3)
XRC(4)
XRE(5)
XRF(6)
XRG(7)

7090 INDEX registers

To allow the 7094 II to operate in either a three or seven index register mode, two instructions are available to the programmer: Enter Multiple Tag Mode (emtm), and Leave Multiple Tag Mode (Lmtm). The normal power-on mode of operation is the multiple tag mode (7090, three index register mode). This allows 709/7090 programs to be loaded and executed in the 7094 ur . If the programmer wishes to take advantage of the additional index registers, he may give the LMTM instruction. Depression of the clear key will set the multiple tag mode trigger.

## Enter Multiple Tag Mode EMTM-0760... <br> 0016 (I, L)

This instruction sets the multiple tag mode trigger, and lights the multiple tag mode lamp on the operator's console. Mutliple tag mode limits the program to use of index registers A, B, and C ( $1,2,4$ ), and permits or'ing the index registers. This mode is the normal power-on mode of operation; it may be entered also by depressing the clear key. See Figure 109.

## Leave Multiple Tag Mode LMTM+0760... 0016 (I, L)

This instruction resets the multiple tag mode trigger and turns off the multiple tag mode lamp on the operator's console. Resetting the multiple tag mode trigger places the computer in the seven index register mode. The program may now use any one of seven index registers. or'ing the index registers is inhibited. The emtm instruction or depression of the clear key will take the computer out of the seven index register mode. See Figure 109.


Figure 109. Enter Multiple Tag Mode (EMTM); Leave Multiple Tag Mode (LMTM)

## 704/7094 II Floating-Point Trap Mode Compatibility

Floating-point instructions are available on the 704, but floating-point trapping is not a standard feature. Overflow and underflow conditions require instructions such as tov, tno, or tqo to determine the resultant status of the characteristics in the accumulator and MQ.
The fP trap is a standard feature in subsequent computers. Therefore, for 704 programs to run unmodified on $709,7090,7094$, and 7094 in systems, the Fp trap mode of operation must be nullified. Two instructions are provided to control the mode of operation: leave floating trap mode (LFTM) and enter floating trap mode (EFTM).
The 7094 II is normally in the floating-point trap mode. The clear, reset, or load key will place the computer in the floating-point trap mode of operation (02.10.71.1):

## Enter Floating-Trap Mode EFTM - 0760 . . . $0002(1, L)$

This instruction sets the fp trap mode trigger, placing the computer in the FP trap mode of operation. Overflows and underflows while performing floating-point instructions are automatically trapped. See the section, "Trapping" for floating-point trap operation, identification bits and trap addresses. FP trap mode is the normal power-on mode of operation; it is also entered by depression of the clear, reset or load keys. See Figure 110.
The fP trap mode trigger on: (1) Permits execution of floating point traps; (2) Blocks set of accumulator ov trigger by an FP instruction; (3) Blocks reset of MQ ov trigger by the tqO instruction. TQO is nop'ed.

## Leave Floating-Trap Mode LFTM - 0760 . . . $0004(\mathbf{I}, \mathrm{~L})$

This instruction resets the fP trap mode trigger, taking the computer out of fr trap mode. See Figure 110.


Figure 110. Enter Floating-Trap Mode (EFTM); Leave Floating-Trap Mode (LFTM)

The fp trap mode trigger off: (1) Blocks execution of FP traps; (2) Permits the set of accumulator ov trigger by an FP instruction; (3) Permits the TQO instruction to test and reset the mQ ov trigger.

## 704/709-7090/7094 II I/O Compatibility

I/o compatibility is accomplished by a combination of machine hardware, instructions, and an applied programming support package. The i/o compatibility program is normally located starting at $40,000_{8}$ (on 32 K systems). All select, sense, copy or LDA instructions are not directly executed, but cause an automatic trap into the compatibility program. To protect the compatibility program from possible destruction by the object program, 7094 II circuitry nullifies the upper


Figure 111. Enter Storage Nullification and Transfer (ESNT)
half of core storage. Memory nullify, select trap, and copy trap modes of operation are established by instructions available to the programmer.

## Enter Storage Nullification and Transfer ESNT - 0021 (I)

This instruction turns on the memory nullify trigger and the simulate light on the operator's console, and transfers to the address specified. When this trigger is on, the upper half or three-quarters of storage, depending upon the position of the nullify switch, cannot be referenced by the 704 or 709 program. The trigger can be reset by depressing the clear, reset, or load keys, by the LSNM instruction, or by execution of either a select or copy trap. ESNT is not affected by the transfer trap mode. See Figure 111.

Memory nullify mode blocks access to the upper half of storage by inhibiting the output of index adder position three (Systems 03.05.40.1). If the $24 \mathrm{~K}-16 \mathrm{~K}$ memory nullify feature is installed, the upper threequarters of memory can be nullified with the switch in the 24 K position. This is done by inhibiting the output of index adder positions three and four. The display storage and clear keys override the effect of memory nullify mode (Systems 02.17.76.2) so that it is possible to display or clear all of storage.

## Leave Storage Nullification Mode LSNM - 0760 . . . 0010 (I, L)

This instruction resets the memory nullify trigger, allowing reference to all of storage. The setting of the memory nullify $24 \mathrm{~K}-16 \mathrm{~K}$ switch is ignored. See Figure 112.

```
Enter Select Trap Mode ESTM - 0760 . . .
0005 (I, L)
```

This instruction sets the I/o trap trigger (Systems 02.10.70.1), and lights the simulate indicator on the operator's console. While in this mode, I/o select and sense instructions are trapped. Instructions that will be trapped are: RDS, WRS, BSR, BSF, WEF, REW, RUN, SDH, sdl, btt, ett, spr, spt, and spu. See Figure 112.

The location +1 of the trapped instruction is stored in location $10,000_{8}$ or $40,000_{8}$ (depending on the size of core storage), and program control is transferred to $10,001_{8}$ or $40,001_{8}$. When the trap occurs, the memory nullify, r/o trap, and copy trap triggers are reset and the simulate light is turned off. The triggers and indicator may be turned off also by the reset, clear, or any of the load keys. The select trap operation is covered in detail in a subsequent section.

## Enter Copy Trap Mode ECTM - 0760... 0006 (I, L)

This instruction sets the copy trap trigger (Systems 02.10.70.1), and lights the simulate indicator on the
operator's console. While in this mode, cry, cad, and LDA instructions are trapped. See Figure 112.

The location +1 of the trapped instruction is stored in location $10,000_{8}$ or $40,000_{8}$ (depending on the size of core storage) and program control is transferred to location $10,002_{8}$ or $40,002_{8}$. When the trap occurs, the memory nullify, I/o trap, and copy trap triggers are reset and the simulate light turned off. The triggers and indicator may also be turned off by the reset, clear, or by any of the load keys. The copy trap operation is covered in detail in a subsequent section.

## I/O Select Trap Operation

In the $1 / \mathrm{o}$ select trap mode of operation, all instructions which would either select an 1/o device or sense conditions concerned with that device are blocked, and the computer program is trapped to location $40,001_{8}$. At the time of the trap, the trapping instruction's location +1 is stored in the address portion of location $40,000_{8}$. With these facts, the $1 / 0$ compati-


Figure 112. Leave Storage Nullification Mode (LSNM); Enter Select Trap Mode (ESTM); Enter Copy Trap Mode (ECTM)
bility program can determine the instruction causing the trap and take appropriate action. See Figure 113.

The various select and sense instructions are all based on pod 76 decoding, but are detected at several circuit locations. sod outputs (other than sod 00) and bTt/ETt (a primary operation 760) are recognized as "sod selects," as shown on Systems 03.02.00.1. They include:

| SOD | 02 | RDS(+0762) |
| :--- | ---: | :--- |
| SOD | 04 | BSR/BSF $( \pm 0764)$ |
| SOD | 06 | WRS( +0766 ) |
| SOD | 10 | WEF(+0770) |
| SOD | 12 | REW/RUN $( \pm 0772)$ |
| SOD | 16 | SDH/SDL(+0776..cc2uu $)$ |
| POD | 760 | BTT/ETT( $\pm 0760 . . c c 000)$ |

The result of these conditions would normally allow gating the various class selects out to the I/O devices (i.e., tape class address, CR class address). When the computer is in I/o select trap mode, these class addresses are not sent to the various devices; instead, "trap on $\mathrm{I} / \mathrm{o}$ " is activated (02.10.71.1), and the computer proceeds with the trap operation. To be accurate, "cr class address 34 " ( 03.02 .00 .1 ) is not blocked to the channel. This causes no trouble since there is no corresponding channel designation (sR 23, 24, 25, or 26) to go with the select instruction in 704 programs. Without a complete set of necessary signals sent to the attached channels, the channel cannot set its class and unit select triggers.

I/o select trap mode, by degating the various class addresses, inhibits setting the channel L-time trigger (08.00.29.1), which in turn prevents resetting the MF go trigger.

Punch and printer sense instructions are detected early in the L cycle ( $02 \cdot 10.71 .1$ ). They set the 1 /o trap trigger, which degates the corresponding sense address and places the computer in a trap condition.

Two instructions available to 704 users for testing end-of-tape or tape redundancy conditions (Ett, RTt) also set the I/o trap trigger, (02.10.71.1) placing the computer in a trap condition.

Selecting the CRT on a standard computer will set the I/o check trigger and force L end op. However, if the drum is selected, and the computer is in I/o trap mode, a trap will occur. The compatibility program can simulate the drum. If the computer is not in I/o trap mode, selecting the drum will set the I/o check trigger and force $L$ end op.

When an I/o select trap is started, blocking the class address prevents setting the channel L-time trigger. Instead, the computer proceeds to L time and forces a store and trap operation ( 02.10 .54 .1 ). The memory nullify trigger is reset so that it is possible to store and trap in the high end of storage. During the L cycle, address register three is set, providing a value of


Figure 113, Sheet 1 of 2. I/O Select/Copy Compatibility Trap


Figure 113, Sheet 2 of 2. I/O Select/Copy Compatibility Trap


Figure 114. Copy Compatibility Trap
$40,000_{8}$. Store and trap forces the computer to E time. Early in the E cycle the program counter contents are routed to the storage register via the index adders, then to the storage bus. The location +1 of the instruction causing the trap has now been stored in the address portion of location $40,000_{8}$.

During the E cycle, bits are placed in program counter positions three and 17. An address of $40,001_{8}$ is now available. The program counter is gated to mar, and the next instruction to be processed is from $40,001_{8}$. This starts the compatibility program for I/o select trap. The bтt, ett, i/o trap, copy trap and memory nullify triggers are reset during the following I cycle.

## 1/O Copy Trap Operation

In the I/o copy trap mode of operation, all copy (CPY or CAD) and locate drum address (LDA) instructions are blocked. The computer is forced instead into a store and trap operation. The location +1 of the instruction causing the trap is stored in the address portion of location $40,000_{8}$, and the computer traps to $40,002_{8}$ (Figure 114). If these instructions are encountered when the computer is not in copy trap mode, the I/o check trigger is set during $L$ time and the computer ends operation.

When a copy trap is started, the computer proceeds to L time and forces a store and trap operation ( 02.10 .54 .1 ). The memory nullify trigger is reset so it is possible to store and trap in the high end of storage. During the $L$ cycle, address register three is set, providing a value of $40,000_{8}$. Store and trap forces the computer to E time. Early in the E cycle the program register contents are routed to the storage register via the index adders, then to the storage bus. The location +1 of the instruction causing the trap has now been stored in the address portion of location $40,000_{8}$.

During the E cycle, bits are placed in program counter positions three and 16 . An address of $40,002_{8}$ is now available. The program counter is gated to mar, and the next instruction to be processed is from $40,002_{8}$. This starts the compatibility program for an i/o copy trap. The btт, ett, i/o trap, copy trap and memory nullify triggers are reset during the following I cycle.

## I/O Compatibility II Program Operation

The compatibility ir program and special 7090/7094 in compatibility instructions make possible the execution of 704 and 709 programs by the 7094 m. The compatibility instructions are used by the compatibility program to monitor the 704 or 709 program and to make changes necessary for the proper execution of certain

704 and 709 instructions by the 7094 I. One half of the 7094 il core storage capacity is required for the modification processes (Figure 115), while the 704 or 709 program occupies the remaining half.


Figure 115. Compatibility Core Storage Assignments

## Basic Operation

The 704 I/o address scheme is different from that of the 709,7090 , or 7094 II. The 704 method of execution of I/o operations also differs from that of the 709, 7090, or 7094 ㅍ; 704 or 709 may use drums for storage, where the 7090/7094 ir has no provision for drum storage. Because there are no drums, and the addressing scheme differs, it is necessary to modify 704 x/o addresses, simulate $704 \mathrm{I} / \mathrm{o}$ methods of execution, and simulate 704 or 709 drum addresses to run a 704 or 709 program on the 7094 ir. The compatibility in program performs the modification and simulation automatically.

Under control of compatibility II, the $100,000_{8}$ core storage is divided into two halves. The execution of the 704 or 709 program is carried out in the lower half, with no normal programmed reference to locations $40,000_{8}$ through $77,777_{8}$. Entry to the compatibility program (stored in 40,000 through 43,700) is gained through trapping 704 select or copy instructions, or 704/709 drum instructions. The remainder of storage ( 43,701 through $77,777_{8}$ ) serves as a buffer controlled by the compatibility program. Data words are collected in the buffer to be treated as a block of words in 7094 fashion. Simulated drum addresses also appear in the buffer area (Figure 116).

## Storage Nullification

The core storage capacity available to the operation program (Figure 115) is limited to $40,000_{8}$ locations. Larger addresses, when developed, are reduced by $40,000_{8}$.


Figure 116. Modification Storage Assignments

## Compatibility Traps

Access to the compatibility program and to the I/o buffer is gained only through trapping a 704 or 709 instruction. Once an instruction is trapped, control moves to the compatibility program, and the higher part of core storage is no longer nullified. The compatibility program makes the necessary modifications, returns to storage nullification, and transfers control back to the operating program.

Two types of instructions can be trapped: selects and copies. The 704 select instructions that can be trapped are rds, Wrs, WEF, BSF, bST, REW, SPT, SPR, spu, ett, and rtt. The 704 and 709 copy instructions that can be trapped are CPy, Cad, and lda.

## Restrictions

Although the compatibility in program allows execution of 704 and 709 programs on the 7094 II, certain precautions must be taken to permit correct operation.

## 704 Programs on the 7094

1. The program must fit into $40,000_{8}$ storage locations.
2. The high-order position of the address field of the instruction word should be blank.
3. The indirect address portion of instruction should not indicate indirect addressing.
4. Except for magnetic drums, the 7094 n must include all items of equipment specified by the 704 program.
5. The mq register cannot be used when a cPy or rDS instruction is trapped following an rds tape instruction. The contents of the MQ at that time are destroyed and the mQ remains under control of the compatibility program until the last CPy has been processed.
6. Only $+0766----00333$ is recognized as an $\mathrm{I} / \mathrm{o}$ delay instruction.
7. The standard version of the compatibility program makes no provision for the correct restoring of index registers after processing a trapped $\mathrm{I} / \mathrm{o}$ instruction with a multiple tag. Effective address computation in the compatibility program produces a logical or sum of the contents of the specified index register. This would not result in normal execution of a program on the 704. A special multiple tag patch is available. This allows proper execution of 704 programs which contain $1 / 0$ instructions with multiple tags, but increases the time required to process each copy by one and one-half times the normal copy simulation time.
8. Echo checking is simulated, and always checks without regard for what was actually written.
9. Sense printer tests are always affirmative. A sense printer patch is available to permit an affirmative result only on alternate tests when it would normally be affirmative in a 704 program.
10. The load cards, load tape, and load drum manual operations must not be operated after compatiiblity II is loaded. These operations must be simulated to avoid disabling the compatibility traps.

## 709 Programs on the 7094

It is not necessary to use compatibility if with 709 programs on the 7094 II unless the 709 program specifies drums; however, the increased speed of the 7094 ir causes shrinkage of computed delays and may result in improper I/o operations that depend on computed delays.

Channel traps that occur when the 7094 II is controlled by the compatibility program will transfer control back to the 709 program before the compatibility program has completed its modifications.

As in 704/709, the 7094 II must include all items of equipment specified by the 709 program. Magnetic tape density must be set manually at the tape unit.

## Program Operation

The following events occur in order as the compatibility II program is put into operation:

1. Compatibility program is loaded with manual load cards.
2. Control card assigns tape addresses and drum locations.
3. Compatibility program loads 704 or 709 program by simulating load cards, load tape or load drum.
4. Trailer card (part of compatibility in deck) is loaded by compatibility program to terminate compatibility operation when 704 or 709 program has completed its run.
5. The 704 or 709 operation program starts, with the 7094 II in storage nullification, select trap, and copy tape mode.
6. Select, copy, and drum instructions are trapped in the compatibility program, where necessary modifications are made. The 704 or 709 program then resumes.
7. The 704 or 709 program ends, and information read from the trailer card terminates the compatibility operation.

## Preparing and Loading the Compatibility II Program

The compatibility in program deck contains all the routines necessary to modify $1 / 0$ addresses, $\mathrm{I} / \mathrm{o}$ operations and storage location addresses, and to properly terminate the operation program. However, proper operation of the compatibility program depends upon its being informed what 7094 ir tape units are to be used and how many (if any) drums are to be simulated. This is the purpose of the control card. This card is inserted between the compatibility program and the 704 or 709 operating program.

Columns 1 through 10 are punched to assign the 7094 if equivalents of 704 tape units 1 through 0 . Assignment is made by channel A, B, C, D, E, or F, with the first assignment (starting in column 1) being tape unit 1 (on that channel), the second assignment to that channel being tape unit 2 , and so on. For example, a control card punched A, A, blank, C, blank, B, E, C, A, B in columns 1 through 10 indicates the following assignments:

| 704 tape units | 709 tape unit |
| :---: | :---: |
| 1 | A1 |
| 2 | A2 |
| Not used | Unassigned |
| 4 | C1 |
| Not used | Unassigned |
| 6 | B1 |
| 7 | E1 |
| 8 | C2 |
| 9 | A3 |
| 0 | B2 |

If columns 1 through 10 are all blank, the compatibility program assigns all 704 tapes as though an A were punched in odd-numbered columns and a B in even-numbered columns.
A $1,2,3$, or 4 may be punched in column 11 to indicate the number of drums to be simulated. Drum addresses are automatically assigned (Figure 116).

Following the preparation of the control card, it is inserted between the compatibility in deck and the operating program deck. The trailer card follows the operating program deck. The assembled deck is readied in the card reader, console panel key 35 is depressed, and load cards key is depressed. The trailer card remains in the card reader until the operating program is complete. When a final 704 program halt occurs, depress the load cards key to read the trailer card. The compatibility program will then complete the previous job and halt at symbolic location next.

At this time, if other 704 programs remain to be processed, set the console panel keys and tape units as required for the next program. Depress the start key to read in the new control card and 704 program to be processed.

## Reading a Record

When the rds instruction is encountered in the 704 program, the 7094 II prevents the selection of the I/o device and forces a store and trap operation. The location +1 of the select instruction is stored in location $10,000_{8}$ or $40,000_{8}$, and program control is transferred to location $10,001_{8}$ or $40,001_{8}$. This is a function of the STR instruction in compatibility mode. The compatibility program provides 7094 II instructions to select the unit and read the entire record into the $\mathrm{x} / \mathrm{o}$ buffer. Control is then returned to the 704 program and, as CPY instructions are encountered, words will be taken from the buffer and stored. As each cry instruction is encountered, the 7094 II again forces an STR instruction, the location +1 of the cry instruction is stored in $10,000_{8}$ or $40,000_{8}$, and program control is transferred to $10,002_{8}$ or $40,002_{8}$. The compatibility program will control the movement of words from the buffer to storage.

If an eof mark is encountered, an eof skip is simulated when the first CPY is trapped. Zeros will be placed in the me.

Note: This would have to be a separate select instruction because the 704 can read only one record at a time.

The compatibility program uses the AC when simulating CPY, CAD, or LDA. However, it saves the original contents and restores them when returning to the 704 program.

The trapping of a cPY after the last word of a record has been transferred causes the simulation of an end-of-record skip.

When the 7094 ir traps on a select or copy instruction, it resets the select trap, copy trap, and memory nullify triggers. The memory null trigger is reset as soon as the trap occurs so that reference can be made to the high-order portion of core storage. These triggers are turned on again before returning control to the 704 program.

## Writing a Record

When a wrs instruction is encountered in the 704 program, it is trapped, the address of the select instruction is converted, and control is returned to the 704 program without selecting the I/o unit. Subsequent CPY instructions are trapped and words are transmitted to the buffer area. These words are not written until another select instruction is encountered. This method of operation insures that the entire previous record has
been transmitted to the buffer. If this was the last record to the 704 program, it would not be written until the trailer card is read.
When wrs instructions for writing two or more tapes simultaneously are trapped, the writing is simulated as follows:

1. The compatibility program sets up a table consisting of all the tape units to be simultaneously written.
2. Subsequent CPY or cad instructions cause transmission of words from the 704 program into the buffer area.
3. When the next select instruction occurs following the CPY instructions associated with the simultaneous writing, the record waiting in the buffer area is written on the indicated tape units. Execution of the 704 program is delayed until the writing is initiated for all tape drives.

## Other Operations

When any of the following instructions are trapped, the equivalent 7094 II operation is performed immediately, and control is returned to the 704 program: BSF, bsR, REW, WEF.
The compatibility program keeps a record of end-oftape indications and executes the appropriate transfer if an ETT instruction is found in the 704 program.
A redundancy check on any channel when an rit instruction is trapped will indicate the existence of a redundancy to the 704 program.
If a write operation is waiting to be executed and a SPT, SPR, or SPU instruction is given, it will be executed with the write operation. If a write operation is not waiting to be executed when the instruction is trapped, the instruction is executed with the next write operation encountered.

## Drum Simulation Procedure

When a magnetic drum(s) is to be simulated, the compatibility program reserves a block of locations in the uppermost part of storage to be used for simulating drums. The size of the block reserved depends on the number of drums to be simulated (maximum of four) with $4,000_{8}$ locations reserved for each drum (Figure 116). A block of $4,000_{8}$ locations is assigned for use as a particular drum according to the order in which drum references are encountered. The lowest block of locations is used for the first drum referred to, the next lowest for the second, and so forth. If the $4,000_{8}$ allocated locations are exceeded, references to addresses over $4,000_{8}$ by CPY or CAD will be written by starting in location $00000_{8}$.

When a select drum instruction is trapped and drums are to be simulated, the compatibility program deter-
mines the block of locations assigned to the drum to be selected. The next lda instruction trapped will then specify the location within the selected block at which transmission is to begin. Subsequent trapping of CPY or cad instructions causes direct transmission of words between the 704 program and the simulated drum.
Note: Although up to four drums may be simulated, only the number required by the program should be indicated in the control card. This is desirable in order to make the buffer area as large as possible for tape $\mathrm{I} / \mathrm{o}$.

## 24K Null Compatibility II

The 7094 ir has an optional feature which will nullify storage at 8 K as well as 16 K . The larger nullified area of storage increases the tape buffer size while simulating drums. Reducing the address field to 13 binary bits eliminates 8 K indexing problems with complement addressing. In the standard compatibility program, the top part of core storage is reserved for simulated drums. In the 24 K nullification version, the simulated drums are located between 8 K and 16 K .
A switch on the cPu console controls storage nullification. The two positions on this switch are labeled 24 K and 16 K . With the switch in the 24 K position, 8 K (lower) is available to the 704 program, and 24 K (upper) is available to the 24 K compatibility in program. Note that traps initiated by select-copy-LDA- or sense-type instructions are not affected by the $24 \mathrm{~K} /$ 16K switch; all compatibility traps:

1. Store contents of program counter in 21-35 of location $40,000_{s}$.
2. Take next instruction from location $40 \mathrm{~K}+1$ or 2 .

The purpose of the switch is to de-activate index register position four and position four of the program counter and address register. Thus, 8K 704 programs that incorporate iterative routines (loops in conjunction with index registers) will operate correctly on a 7094 II with:

1. The $24 \mathrm{~K} / 16 \mathrm{~K}$ switch in the 24 K position.
2. Use of the 24 K compatibility in deck.

## Compatibility Diagnostics

Two diagnostics are available for checking the system's ability to run compatibility: xcomc and xn16A.

XCOMC: This diagnostic checks the system's ability to nullify a 32 K storage at 16 K and to nullify a 32 K storage at 8 K , if the feature is installed on the 7094 I . This diagnostic will check the system's ability to trap when encountering 704 select, sense, CPy, CAD, or LDA instructions and to perform floating-point operations as the 704 would do them.

XN16A: This diagnostic is used on a 7094 ir with a 16 K storage; it performs the same tests as xcomc.

## Appendix. Alphabetic Listing and Index of 7094 II Instructions

| Alpha | octal | instruction |
| :---: | :---: | :---: |
| ACL | 0361 | Add and Carry Logical Word |
| ADD | 0400 | Add |
| ADM | 0401 | Add Magnitude |
| ALS | 0767 | Accumulator Left Shift |
| ANA | -0320 | AND to Accumulator |
| ANS | 0320 | AND to Storage |
| ARS | 0771 | Accumulator Right Shift |
| AXC | -0774 | Address to Index Complemented |
| AXT | 0774 | Address to Index True |
| BSF | -0764 | Backspace File |
| BSR | 0764 | Backspace Record |
| BTT | 0760..c000 | Beginning of Tape Test |
| CAL | -0500 | Clear and Add Logical Word |
| CAQ | -0114 | Convert by Addition from MQ |
| CAS | 0340 | Compare AC with Storage |
| CHS | $0760 . .0002$ | Change Sign |
| CLA | 0500 | Clear and Add |
| CLM | 0760..0000 | Clear Magnitude |
| CLS | 0502 | Clear and Subtract |
| COM | 0760..0006 | Complement Magnitude |
| CRQ | -0154 | Convert by Replacement from MQ |
| CVR | 0114 | Convert by Replacement from AC |
| DCT | 0760..0012 | Divide Check Test |
| DFAD | 0301 | Double-Precision FP Add |
| DFAM | 0305 | Double-Precision FP Add Magnitude |
| DFDH | -0240 | Double-Precision FP Divide or Halt |
| DFDP | -0241 | Double-Precision FP Divide or Proceed |
| DFMP | 0261 | Double-Precision FP Multiply |
| DFSB | 0303 | Double-Precision FP Subtract |
| DFSM | 0307 | Double-Precision FP Subtract Magnitude |
| DLD | 0443 | Double Load |
| DST | -0603 | Double Store |
| DUAM | -0305 | Double-Precision Unnormalized FP Add Magnitude |
| DUFA | -0301 | Double-Precision Unnormalized FP Add |
| DUFM | -0261 | Double-Precision Unnormalized FP Multiply |
| DUFS | -0303 | Double-Precision Unnormalized FP Subtract |
| DUSM | -0307 | Double-Precision Unnormalized FP Subtract Magnitude |
| DVH | 0220 | Divide or Halt |
| DVP | 0221 | Divide or Proceed |
| ECTM | -0760..0016 | Enter Copy Trap Mode |
| EDAT | 0045 | Enter Diagnostic Mode and Transfer |
| EFTM | -0760..0002 | Enter Floating Trap Mode |
| ELAP | 0047 | Enter Overlap Mode and Transfer |
| EMTM | -0760..0016 | Enter Multiple Tag Mode |
| ENB | 0564 | Enable from X |
| ENK | 0760..0004 | Enter Keys |
| ERA | 0322 | Exclusive OR to Accumulator |
| ESNT | -0021 | Enter Storage Null and Transfer |
| ESTM | -0760..0005 | Enter Select Trap Mode |
| ETM | 0760..0007 | Enter Trapping Mode |
| $\begin{aligned} & \text { ETT } \\ & \text { FAD } \end{aligned}$ | $\begin{aligned} & -0760 . . \mathrm{c} 000 \\ & 0300 \end{aligned}$ | End of Tape Test Floating Add |


| cycles | Index | IA | SYSTEMS PAGE | overlap <br> ilape/llap |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 2 I,E | X | X | 02.10.02.1 | X | X |
| 2 I , E | X | X | 02.09.91.2 | X | X |
| 2 I,E | X | X | 02.09.93.1 | X | X |
| (2) I,L-L | X |  | 02.09.70.1 | X | X |
| 3 I,E,L | X | X | 02.09.46.1 | - | - |
| $4 \mathrm{I}, \mathrm{E}, \mathrm{L}, \mathrm{E}$ | X | X | 02.09.46.1 | - | - |
| (2) I,L-L | X | - | 02.09.70.1 | X | X |
| 1 I | - | - | 03.06.07.1 | X |  |
| 1 I |  | - | 03.06.13.2 | X | - |
| $2 \mathrm{I}, \mathrm{Lc}$ | X |  | 06.01.12.1 | - | - |
| $2 \mathrm{I}, \mathrm{Lc}$ | X |  | 06.01.12.1 | - | - |
| $3 \mathrm{I}, \mathrm{Lc}$,Ic | X |  | 02.10.80.1 | - |  |
| 2 I,E | X | X | 02.10.02.1 | X | X |
| (8) I,L,E-E |  | - | 02.09.49.1 |  |  |
| 2 I , E | X | X | 02.09.41.1 | X | X |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.09.57.1 | - |  |
| 2 I , E | X | X | 02.10.02.1 | X | X |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.09.57.1 | - |  |
| 2 I,E | X | X | 02.10.02.1 | X | X |
| 2 I ,L | X | - | 02.09.57.1 | - | - |
| (8) I,L,E-E | - | - | 02.09.49.1 | - | - |
| (8)I,L,E-E | $\bar{\chi}$ | - | 02.09.49.1 | - | - |
| 2 I , L | X | - | 02.09.58.1 | $\bar{\chi}$ | - |
| * 13 I,E,L-L | X | X | 02.13.65.1 | X | - |
| * 13 I,E,L-L | X | X | 02.13.65.1 | X | - |
| * 17 I,E,L-L | X | X | 02.13.87.1 | X | - |
| * 17 I,E,L-L | X | X | 02.13.87.1 | X | - |
| * 9 I,E,L-L | X | X | 02.13.81.1 | X | - |
| * 13 I,E,L-L | X | X | 02.13.65.1 | X | - |
| * 13 I,E,L-L | X | X | 02.13.65.1 | X | - |
| 2 I,E | X | X | 02.09.39.1 | X | - |
| 3 I,E,E | X | X | 02.09.02.1 | X | X (1st E) |
| * 10 I,E,L-L | X | X | 02.13.65.1 | X | - |
| * 10 I,E,L-L | X | X | 02.13.65.1 | X | - |
| * 9 I,E,L-L | X | X | 02.13.81.1 | X | - |
| * 10 I,E,L-L | X | X | 02.13.65.1 | X | - |
| * 10 I,E,L-L | X | X | 02.13.65.1 | X | - |
| 7 I, E, 5L | X | X | 02.13.84.1 | X | X |
| 7 I,E,5L | X | X | 02.13.84.1 | X | X |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.10.70.1 | - | - |
| 1 I | X | X | 03.08.17.3 | - | - |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.10.71.1 | - | - |
| 1 I | X | X | 03.08.17.3 | - | - |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 03.05.32.1 | - |  |
| $2 \mathrm{I}, \mathrm{Ec}$ | X | X | 02.10.61.1 | - | - |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 04.20.14.1 | - |  |
| 3 I,E,L | X | X | 02.09.40.1 | - |  |
| 1 I | X | X | 02.10.70.1 | X |  |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.10.70.1 | - |  |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.10.53.1 | - | - |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.10.80.1 | - | - |
| * 10 I,E,L-L | X | X | 02.13.47.1 | X | X |


| OPERA ALPHA | octal | instruction |
| :---: | :---: | :---: |
| FAM | 0304 | Floating Add Magnitude |
| FDH | 0240 | Floating Divide or Halt |
| FDP | 0241 | Floating Divide or Proceed |
| FMP | 0260 | Floating Multiply |
| FRN | 0760..0011 | Floating Round |
| FSB | 0302 | Floating Subtract |
| FSM | 0306 | Floating Subtract Magnitude |
| HPR | 0420 | Halt and Proceed |
| HTR | 0000 | Halt and Transfer |
| IIA | 0041 | Invert Indicators from AC |
| IIL | -0051 | Invert Indicators of Left Half |
| IIR | 0051 | Invert Indicators of Right Half |
| IIS | 0440 | Invert Indicators from Storage |
| IOT | 0760.. 0005 | Input/Output Check Test |
| LAC | 0535 | Load Complement of Address in Index |
| LAS | -0340 | Logical Compare Accumulator with Storage |
| LBT | 0760.. 0001 | Low-Order Bit Test |
| LCHA | 0544 | Load Channel A (7607) |
| LCHB | -0544 | Load Channel B (7607) |
| LCHC | 0545 | Load Channel C (7607) |
| LCHD | -0545 | Load Channel D (7607) |
| LCHE | 0546 | Load Channel E (7607) |
| LCHF | -0546 | Load Channel F (7607) |
| LCHG | 0547 | Load Channel G (7607) |
| LCHH | -0547 | Load Channel H (7607) |
| LDAT | -0045 | Leave Diagnostic Mode and Transfer |
| LDC | -0535 | Load Complement of Decrement in Index |
| LDI | 0441 | Load Indicators |
| LDQ | 0560 | Load MQ |
| LFT | -0054 | Left Half Indicators Off Test |
| LFTM | -0760..0004 | Leave Floating Trap Mode |
| LGL | -0763 | Logical Left Shift |
| LGR | -0765 | Logical Right Shift |
| LLAP | -0047 | Leave Overlap Mode and Transfer |
| LLS | 0763 | Long Left Shift |
| LMTM | 0760..0016 | Leave Multiple Tag Mode |
| LNT | -0056 | Left Half Indicators On Test |
| LRS | 0765 | Long Right Shift |
| LSNM | -0760..0010 | Leave Storage Nullification Mode |
| LTM | -0760..0007 | Leave Trapping Mode |
| LXA | 0534 | Load Index from Address |
| LXD | -0534 | Load Index from Decrement |
| MPR | -0200 | Multiply and Round |
| MPY | 0200 | Multiply |
| MSE | -0760 | Minus Sense (See SLT) |
| NOP | 0761 | No Operation |
| NZT | -0520 | Storage Not-Zero Test |
| OAI | 0043 | Or Accumulator to Indicators |
| OFT | 0444 | Off Test for Indicators |
| ONT | 0446 | On Test for Indicators |
| ORA | -0501 | OR to Accumulator |
| ORS | -0602 | OR to Storage |
| OSI | 0442 | OR Storage to Indicators |
| PAC | 0737 | Place Complement of Address in Index |
| PAI | 0044 | Place Accumulator in Indicators |
| PAX | 0734 | Place Address in Index |
| PBT | -0760..0001 | P Bit Test |
| PCA | 0756 | Place Complement of Index in Address |
| PCD | -0756 | Place Complement of Index in Decrement |
| PDC | -0737 | Place Complement of Decrement in Index |
| PDX | -0734 | Place Decrement in Index |
| PIA | -0046 | Place Indicator in Accumulator |
| PSE | 0760 | Plus Sense (See SLF, SLN, SWT, SPU, SPT, SPR) |


| cycles | INDEX | IA | systems page | $\begin{gathered} \text { OVERLAP } \\ \text { I LAP E/L LAP } \end{gathered}$ |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| * 10 I,E,L-L | X | X | 02.09.93.1 | X | X |
| * 6 I,E,4L | X | X | 02.13.85.1 | X | X |
| * $6 \mathrm{I}, \mathrm{E}, 4 \mathrm{~L}$ | X | X | 02.13.85.1 | X | X |
| * $4 \mathrm{I}, \mathrm{E}, \mathrm{L}, \mathrm{L}$ | X | X | 02.13.79.1 | X | X |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.10.27.1 | - |  |
| * 10 I,E,L-L | X | X | 02.09.93.1 | X | X |
| * 10 I,E,L-L | X | X | 02.09.93.1 | X | X |
| $2 \mathrm{I}, \mathrm{L}$ | - | - | 03.01.02.1 | - |  |
| $2 \mathrm{I}, \mathrm{L}$ | X | X | 03.01.02.1 | - |  |
| 1 I | - | - | 02.12.67.1 | - | - |
| 1 I | - | - | 02.12.62.1 | - | - |
| 1 I | - | - | 02.12.62.1 | - |  |
| 2 I,E | X | X | 02.12.68.1 | X |  |
| 2 I , L | X | - | 02.10.53.1 | - |  |
| $2 \mathrm{I}, \mathrm{E}$ | - | - | 02.12.74.1 | X | - |
| 2 I,E | X | X | 02.09.41.1 | X | X |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.09.58.1 | - | - |
| $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - |  |
| 3 I,Lc,Ec | X | X | 08.00.22.1 | - | - |
| 3 I,Lc,Ec | X | X | 08.00.22.1 | - | - |
| $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - |  |
| $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - |  |
| 3 I,Lc,Ec | X | X | 08.00.22.1 | - | - |
| $3 \mathrm{I}, \mathrm{Lc}$,Ec | X | X | 08.00.22.1 | - | - |
| 3 I,Lc,Ec | X | X | 08.00.22.1 | - | - |
| 1 I | X | X | 03.08.17.3 |  | - |
| 2 I,E |  | - | 02.12.74.1 | X | - |
| 2 I,E | X | X | 02.12.68.1 | X | - |
| $2 \mathrm{I}, \mathrm{E}$ | X | X | 02.12.40.1 | X | X |
| $3 \mathrm{I}, \mathrm{L}, \mathrm{L}$ | - | - | 02.12.67.1 | - |  |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.10.71.1 | - | - |
| (2) I,L-L | X | - | 02.09.70.1 | X | X |
| (2) I,L-L | X | - | 02.09.70.1 | X | X |
| 1 I | X | X | 03.08.17.3 | $\overline{\mathrm{x}}$ |  |
| (2) I,L-L | X | - | 02.09.70.1 | X | X |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 03.05.32.1 | - |  |
| $3 \mathrm{I}, \mathrm{L}, \mathrm{L}$ |  | - | 02.12.67.1 | $\bar{\chi}$ |  |
| (2) I,L-L | X | - | 02.09.70.1 | X | X |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.10.70.1 | - | - |
| $2 \mathrm{I}, \mathrm{L}$ |  |  | 02.10.53.1 | - | - |
| $2 \mathrm{I}, \mathrm{E}$ | - | - | 02.12.74.1 | X | - |
| 2 I , | - | - | 02.12.74.1 | X |  |
| * 5 I,E,L-L | X | X | 02.13.73.1 | X | X |
| * 4 I,E,L-L | X | X | 02.13.73.1 | X | X |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.09.58.1 | - |  |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 08.00.01.1 | - | - |
| $2 \mathrm{I}, \mathrm{E}$ | X | X | 02.11.50.1 | X | - |
| 1 I | - | - | 02.12.67.1 | - | - |
| 4 I,E,L,L | X | X | 02.12.68.1 | - | - |
| 4 I,E,L,L | X | X | 02.12.68.1 | - | - |
| 2 I , E | X | X | 02.10.02.1 | X | X |
| 2 I,E | X | X | 02.09.02.1 | X | X |
| 2 I,E | X | X | 02.12.68.1 | X |  |
| 1 I |  | - | 02.12.74.1 | X | - |
| 1 I | - | - | 02.12.67.1 | - | - |
| 1 I | - | - | 02.12.74.1 | X | - |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.09.58.1 | - |  |
| 1 I | - | - | 02.12.74.1 | X |  |
| 1 I | - | - | 02.12.74.1 | X |  |
| 1 I | - | - | 02.12.74.1 | X | - |
| 1 I | - | - | 02.12.74.1 | X | - |
| 1 I | - | - | 02.12.67.1 | - | - |


| operation code |  |  | Cycles | index | 1A | systems page | overlap |  |
| :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: | :---: |
| alpha | octal | instruction |  |  |  |  |  | L lap |
| PXA | 0754 | Place Index in Address | 1 I | - | - | 02.12.74.1 | X | - |
| PXD | -0754 | Place Index in Decrement | 1 I | - | - | 02.12.74.1 | X |  |
| RCD | $0762 . . c \mathrm{c} 321$ | Read Card Reader | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 03.02.00.1 | - |  |
| RCHA | 0540 | Reset and Load Channel A (7607) | $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - |  |
| RCHB | -0540 | Reset and Load Channel B (7607) | $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - |  |
| RCHC | 0541 | Reset and Load Channel C (7607) | 3 I ,Le,Ec | X | X | 08.00.22.1 | - |  |
| RCHD | -0541 | Reset and Load Channel D (7607) | $3 \mathrm{I}, \mathrm{Lc}$, Ec | X | X | 08.00.22.1 | - |  |
| RCHE | 0542 | Reset and Load Channel E (7607) | $3 \mathrm{I}, \mathrm{Lc}$, Ec | X | X | 08.00.22.1 | - |  |
| RCHF | -0542 | Reset and Load Channel F (7607) | $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - |  |
| RCHG | 0543 | Reset and Load Channel G (7607) | $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - | - |
| RCHH | -0543 | Reset and Load Channel H (7607) | $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - | - |
| RCT | 0760..0014 | Restore Channel Traps | 2 I , | X | - | 02.10.61.1 | - |  |
| RDCA | 0760..01352 | Reset Data Channel A (7607) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 60.65.04.1 | - |  |
| RDCB | 0760..02352 | Reset Data Channel B (7607) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 60.65.04.1 | - |  |
| RDCC | 0760..03352 | Reset Data Channel C (7607) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 60.65.04.1 | - | - |
| RDCD | 0760..04352 | Reset Data Channel D (7607) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 60.65.04.1 | - |  |
| RDCE | $0760 . .05352$ | Reset Data Channel E (7607) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 60.65.04.1 | - |  |
| RDCF | 0760..06352 | Reset Data Channel F (7607) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 60.65.04.1 | - |  |
| RDCG | 0760.. 07352 | Reset Data Channel G (7607) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 60.65.04.1 | - |  |
| RDCH | 0760..10352 | Reset Data Channel H (7607) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 60.65.04.1 | - | - |
| RDS | 0762 | Read Select | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 06.01.12.1 | - | - |
| REW | 0772 | Rewind | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 06.01.12.2 |  |  |
| RFT | 0054 | Right Half Indicators Off Test | 3 I,L,L | - | - | 02.12.67.1 | - |  |
| RIA | -0042 | Reset Indicators from Accumulator | 1 I | X | - | 02.12.67.1 | - |  |
| RICA | 0760..01350 | Reset Channel A (7909) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 50.63.01.1 | - |  |
| RICB | 0760..02350 | Reset Channel B (7909) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 50.63.01.1 | - |  |
| RICC | 0760..03350 | Reset Channel C (7909) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 50.63.01.1 | - |  |
| RICD | 0760..04350 | Reset Channel D (7909) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 50.63.01.1 | - | - |
| RICE | 0760..05350 | Reset Channel E (7909) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 50.63.01.1 | - | - |
| RICF | $0760 . .06350$ | Reset Channel F (7909) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 50.63.01.1 | - | - |
| RICG | 0760..07350 | Reset Channel G (7909) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 50.63.01.1 |  |  |
| RICH | 0760..10350 | Reset Channel H (7909) | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 50.63.01.1 | - |  |
| RIL | -0057 | Reset Indicators of Left Half | 1 I | - |  | 02.12.62.1 | - |  |
| RIR | 0057 | Reset Indicators of Right Half | 1 I | - | - | 02.12.62.1 |  |  |
| RIS | 0445 | Reset Indicators from Storage | 2 I,E |  |  | 02.12.62.1 | X | - |
| RND | 0760..0010 | Round | $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.09.57.1 | - | - |
| RNT | 0056 | Right Half Indicators On Test | 3 I ,L,L | - | - | 02.12.67.1 | - | - |
| RPR | 0762..cc361 | Read Printer | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 03.02.01.1 |  |  |
| RQL | -0773 | Rotate MQ Left | (2) I,L-L | X | - | 02.09.70.1 | X | X |
| RSCA | 0540 | Reset and Start Channel A (7909) | $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - | - |
| RSCB | -0540 | Reset and Start Channel B (7909) | $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - |  |
| RSCC | 0541 | Reset and Start Channel C (7909) | 3 I,Lc,Ec | X | X | 08.00.22.1 | - | - |
| RSCD | -0541 | Reset and Start Channel D (7909) | $3 \mathrm{I}, \mathrm{Lc}$,Ec | X | X | 08.00.22.1 | - | - |
| RSCE | 0542 | Reset and Start Channel E (7909) | $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - | - |
| RSCF | -0542 | Reset and Start Channel F (7909) | $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - | - |
| RSCG | 0543 | Reset and Start Channel G (7909) | $3 \mathrm{I}, \mathrm{Lc}, \mathrm{Ec}$ | X | X | 08.00.22.1 | - | - |
| RSCH | -0543 | Reset and Start Channel H (7909) | 3 I,Lc,Ec | X | X | 08.00.22.1 | - | - |
| RTB | 0762..cc2uu | Read Tape Binary | 2 I ,Le | X | - | 03.02.00.1 | - |  |
| RTD | 0762..cc2uu | Read Tape Decimal | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 03.02.00.1 | - |  |
| RUN | -0772 | Rewind and Unload | $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 06.01.12.2 | - |  |
| SBM | -0400 | Subtract Magnitude | 2 I,E | X | X | 02.09.93.1 | X | X |
| SCA | 0636 | Store Complement of Index in Address | 2 I , E | - | - | 02.09.03.1 | X | X |
| SCD | -0636 | Store Complement of Index in Decrement | 2 I , E | - | $\bar{\chi}$ | 02.09.03.1 | X | X |
| SCDA | 0644 | Store Channel Diagnostic A (7909) | $2 \mathrm{I}, \mathrm{Ec}$ | X | X | 50.21.01.1 | - | - |
| SCDB | -0644 | Store Channel Diagnostic B (7909) | $2 \mathrm{I}, \mathrm{Ec}$ | X | X | 50.21.01.1 | - | - |
| SCDC | 0645 | Store Channel Diagnostic C (7909) | 2 I , Ec | X | X | 50.21.01.1 | - |  |
| SCDD | -0645 | Store Channel Diagnostic D (7909) | 2 I,Ec | X | X | 50.21.01.1 |  |  |
| SCDE | 0646 | Store Channel Diagnostic E (7909) | $2 \mathrm{I}, \mathrm{Ec}$ | X | X | 50.21.01.1 |  |  |
| SCDF | -0646 | Store Channel Diagnostic F (7909) | 2 I ,Ec | X | X | 50.21.01.1 |  |  |
| SCDG | 0647 | Store Channel Diagnostic G (7909) | $2 \mathrm{I}, \mathrm{Ec}$ | X | X | 50.21.01.1 | - |  |
| SCDH | -0647 | Store Channel Diagnostic H (7909) | $2 \mathrm{I}, \mathrm{Ec}$ | X | X | 50.21.01.1 | - |  |
| SCHA | 0640 | Store Channel A | 2 I ,Ec | X | X | 03.01.12.1 |  |  |
| SCHB | -0640 | Store Channel B | 2 I ,Ec | X | X | 03.01.12.1 |  |  |
| SCHC | 0641 | Store Channel C | $2 \mathrm{I}, \mathrm{Ec}$ | X | X | 03.01.12.1 | - |  |
| SCHD | -0641 | Store Channel D | 2 I,Ec | X | X | 03.01.12.1 | - | - |


| Code |  |  |
| :---: | :---: | :---: |
| ALPHA | octal | instruction |
| SCHE | 0642 | Store Channel E |
| SCHF | -0642 | Store Channel F |
| SCHG | 0643 | Store Channel G |
| SCHH | -0643 | Store Channel H |
| SDN | 0776 | Set Density |
| SIL | -0055 | Set Indicators of Left Half |
| SIR | 0055 | Set Indicators of Right Half |
| SLF | 0760..0140 | Sense Lights Off |
| SLN | 0760..014n | Sense Lights On |
| SLQ | -0620 | Store Left Half MQ |
| SLT | 0760..014n | Sense Light Test |
| SLW | 0602 | Store Logical Word |
| SPR | 0760..cc3nn | Sense Printer |
| SPT | $0760 . . c<360$ | Sense Printer Test |
| SPU | 0760..cc34n | Sense Punch |
| SSM | -0760..0003 | Set Sign Minus |
| SSP | 0760..0003 | Set Sign Plus |
| STA | 0621 | Store Address |
| STCA | 0544 | Start Channel A (7909) |
| STCB | -0544 | Start Channel B (7909) |
| STCC | 0545 | Start Channel C (7909) |
| STCD | -0545 | Start Channel D (7909) |
| STCE | 0546 | Start Channel E (7909) |
| STCF | -0546 | Start Channel F (7909) |
| STCG | 0547 | Start Channel G (7909) |
| STCH | -0547 | Start Channel H (7909) |
| STD | 0622 | Store Decrement |
| STI | 0604 | Store Indicators |
| STL | -0625 | Store Instruction Location Counter |
| STO | 0601 | Store |
| STP | 0630 | Store Prefix |
| STQ | -0600 | Store MQ |
| STR | -1000 | Store Location and Trap |
| STT | 0625 | Store Tag |
| STZ | 0600 | Store Zero |
| SUB | 0402 | Subtract |
| SWT | 0760..016n | Sense Switch Test |
| SXA | 0634 | Store Index in Address |
| SXD | -0634 | Store Index in Decrement |
| TCNA | -0061 | Transfer on DSCA Not in Operation |
| TCNB | -0061 | Transfer on DSCB Not in Operation |
| TCNC | -0062 | Transfer on DSCC Not in Operation |
| TCND | -0063 | Transfer on DSCD Not in Operation |
| TCNE | -0064 | Transfer on DSCE Not in Operation |
| TCNF | -0065 | Transfer on DSCF Not in Operation |
| TCNG | -0066 | Transfer on DSCG Not in Operation |
| TCNH | -0067 | Transfer on DSCH Not in Operation |
| TCOA | 0060 | Transfer on DSCA in Operation |
| TCOB | 0061 | Transfer on DSCB in Operation |
| TCOC | 0062 | Transfer on DSCC in Operation |
| TCOD | 0063 | Transfer on DSCD in Operation |
| TCOE | 0064 | Transfer on DSCE in Operation |
| TCOF | 0065 | Transfer on DSCF in Operation |
| TCOG | 0066 | Transfer on DSCG in Operation |
| TCOH | 0067 | Transfer on DSCH in Operation |
| TEFA | 0030 | Transfer on DSCA End of File |
| TEFB | -0030 | Transfer on DSCB End of File |
| TEFC | 0031 | Transfer on DSCC End of File |
| TEFD | -0031 | Transfer on DSCD End of File |
| TEFE | 0032 | Transfer on DSCE End of File |
| TEFF | -0032 | Transfer on DSCF End of File |
| TEFG | 0033 | Transfer on DSCG End of File |
| TEFH | -0033 | Transfer on DSCH End of File |
| TIF | 0046 | Transfer if Indicators Off |
| TIO | 0042 | Transfer if Indicators On |


| cycles | index | IA | $\begin{aligned} & \text { SYSTEMS } \\ & \text { PAGE } \end{aligned}$ |  | $\begin{aligned} & \text { RLAP } \\ & : / \mathrm{L} \text { LAI } \end{aligned}$ |
| :---: | :---: | :---: | :---: | :---: | :---: |
| $2 \mathrm{I}, \mathrm{Ec}$ | X | X | 03.01.12.1 | - | - |
| 2 I,Ec | X | X | 03.01.12.1 | - |  |
| 2 I,Ec | X | X | 03.01.12.1 | - |  |
| 2 I,Ec | X | X | 03.01.12.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | - | - | 60.50.02.3 | - |  |
| 1 I | - | - | 02.12.67.1 | - | - |
| 1 I | - | - | 02.12.67.1 | - | - |
| 2 I,L | X | - | 02.09.60.1 | - |  |
| 2 I , L | X | - | 02.09.60.1 | - |  |
| 2 I,E | X | X | 02.09.03.1 | X | X |
| $2 \mathrm{I}, \mathrm{L}$ | X | - | 02.09.58.1 | - | - |
| 2 I,E | X | X | 02.09.02.1 | X | X |
| 2 I LL | X | - | 03.02.01.1 | - |  |
| 2 I Lc | X | - | 03.02.01.1 | - |  |
| 2 I ,Lc | X | - | 03.02.00.1 | - |  |
| 2 I , L | X | - | 02.09.57.1 | - |  |
| 2 I , L | X | - | 02.09.57.1 | - |  |
| 2 I,E | X | X | 02.09.03.1 | X | X |
| $2 \mathrm{I}, \mathrm{Ec}$ | - | - | 50.21.01.1 | - |  |
| $2 \mathrm{I}, \mathrm{Ec}$ | - | - | 50.21.01.1 | - | - |
| 2 I , Ec | - | - | 50.21.01.1 | - | - |
| 2 I,Ec | - | - | 50.21.01.1 | - | - |
| 2 I,Ec | - | - | 50.21.01.1 | - | - |
| 2 I ,Ec | - | - | 50.21,01.1 | - |  |
| 2 I ,Ec | - | - | 50.21.01.1 | - | - |
| $2 \mathrm{I}, \mathrm{Ec}$ | - | - | 50.21.01.1 | - |  |
| 2 I , E | X | X | 02.09.03.1 | X | X |
| $2 \mathrm{I}, \mathrm{E}$ | X | X | 02.09.02.1 | X | X |
| 2 I,E | X | X | 02.09.03.1 | X | X |
| $2 \mathrm{I}, \mathrm{E}$ | X | X | 02.09.02.1 | X | X |
| $2 \mathrm{I}, \mathrm{E}$ | X | X | 02.09.03.1 | X | X |
| $2 \mathrm{I}, \mathrm{E}$ | X | X | 02.09.02.1 | X | X |
| 2 I,E | - | - | 02.11.52.1 | - |  |
| $2 \mathrm{I}, \mathrm{E}$ | X | X | 02.09.03.1 | X | X |
| $2 \mathrm{I}, \mathrm{E}$ | X | X | 02.09.02.1 | X | X |
| $2 \mathrm{I}, \mathrm{E}$ | X | X | 02.09.93.1 | X | X |
| 2 I, | X | - | 02.09.59.1 | - | - |
| 2 I , | - | - | 02.09.03.1 | X | X |
| 2 I , E | - | - | 02.09.03.1 | X | X |
| $2 \mathrm{I}, \mathrm{L}$ | X | X | 06.01.00.1 | - | - |
| 2 I,L | X | X | 06.01.00.1 | - | - |
| 2 I , | X | X | 06.01.01.1 | - | - |
| $2 \mathrm{I}, \mathrm{L}$ | X | X | 06.01.01.1 | - | - |
| $2 \mathrm{I}, \mathrm{L}$ | X | X | 06.01.02.1 | - | - |
| $2 \mathrm{I}, \mathrm{L}$ | X | X | 06.01.02.1 | - | - |
| $2 \mathrm{I}, \mathrm{L}$ | X | X | 06.01.03.1 | - | - |
| $2 \mathrm{I}, \mathrm{L}$ | X | X | 06.01.03.1 | - |  |
| 2 I,L | X | X | 06.01.00.1 | - |  |
| $2 \mathrm{I}, \mathrm{L}$ | X | X | 06.01.00.1 | - |  |
| $2 \mathrm{I}, \mathrm{L}$ | X | X | 06.01.01.1 | - |  |
| 2 I L | X | X | 06.01.01.1 | - |  |
| 2 I , | X | X | 06.01.02.1 | - | - |
| 2 I , L | X | X | 06.01.02.1 | - |  |
| 2 I,L | X | X | 06.01.03.1 | - |  |
| 2 I,L | X | X | 06.01.03.1 | - | - |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | X | 06.01.00.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | X | 06.01.00.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | X | 06.01.01.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | X | 06.01.01.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | X | 06.01.02.1 | - | - |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | X | 06.01.02.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | X | 06.01.03.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | X | 06.01.03.1 | - |  |
| 2 I , | X | X | 02.10.57.1 | - |  |
| $2 \mathrm{I}, \mathrm{L}$ | X | X | 02.10.57.1 | - |  |


| OPERATION CODE |  | instruction |
| :---: | :---: | :---: |
| - ALPHA | octal |  |
| TIX | 2000 | Transfer on Index |
| TLQ | 0040 | Transfer on Low MQ |
| TMI | -0120 | Transfer on Minus |
| TNO | -0140 | Transfer on No Overflow |
| TNX | -2000 | Transfer on No Index |
| TNZ | -0100 | Transfer on No Zero |
| TOV | 0140 | Transfer on Overflow |
| TPL | 0120 | Transfer on Plus |
| TQO | 0161 | Transfer on MQ Overflow |
| TQP | 0162 | Transfer on MQ Plus |
| TRA | 0020 | Transfer |
| TRCA | 0022 | Transfer on DSCA Redundancy Check |
| TRCB | -0022 | Transfer on DSCB Redundancy Check |
| TRCC | 0024 | Transfer on DSCC Redundancy Check |
| TRCD | -0024 | Transfer on DSCD Redundancy Check |
| TRCE | 0026 | Transfer on DSCE Redundancy Check |
| TRCF | -0026 | Transfer on DSCF Redundancy Check |
| TRCG | 0027 | Transfer on DSCG Redundancy Check |
| TRCH | -0027 | Transfer on DSCH Redundancy Check |
| TSX | 0074 | Transfer and Set Index |
| TTR | 0021 | Trap Transfer |
| TXH | 3000 | Transfer on Index High |
| TXI | 1000 | Transfer with Index Incremented |
| TXL | -3000 | Transfer with Index Low or Equal |
| TZE | 0100 | Transfer on Zero |
| UAM | -0304 | Unnormalized Add Magnitude |
| UFA | -0300 | Unnormalized Floating Add |
| UFM | -0260 | Unnormalized Floating Multiply |
| UFS | -0302 | Unnormalized Floating Subtract |
| USM | -0306 | Unnormalized Subtract Magnitude |
| VDH | 0224 | Variable Length Divide or Halt |
| VDP | 0225 | Variable Length Divide or Proceed |
| VLM | 0204 | Variable Length Multiply |
| WEF | 0770 | Write End of File |
| WPB | 0766..cc362 | Write Printer Binary |
| WPD | 0766..cc361 | Write Printer Decimal |
| WRS | 0766 | Write Select |
| WTB | 0766..cc2uu | Write Tape Binary |
| WTD | 0766..cc2uu | Write Tape Decimal |
| XCA | 0131 | Exchange AC and MQ |
| XCL | -0130 | Exchange Logical AC and MQ |
| XEC | 0522 | Execute |
| ZET | 0520 | Storage Zero Test |


| cycles | index | ia | systems page |  |  |
| :---: | :---: | :---: | :---: | :---: | :---: |
| 1 I |  |  | 03.06.07.1 | X |  |
| $2 \mathrm{I}, \mathrm{L}$ | x | x | 02.09.30.1 | - |  |
| 1 I | x | x | 02.12.77.1 |  |  |
| 1 I | x | X | 02.12.77.1 | - |  |
| 1 I | - | - | 03.06.13.1 | X |  |
| 1 I | x | X | 02.12.77.1 | - |  |
| 1 I | x | x | 02.12.77.1 |  |  |
| 1 I | x | X | 02.12.77.1 | - |  |
| 1 I | X | X | 02.12.77.1 |  |  |
| 1 I | X | X | 02.12.77.1 | - |  |
| 1 I | x | X | 02.12.77.1 | X |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | x | X | 06.01.00.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | x | X | 06.01.00.1 | - |  |
| 2 I,Lc | x | X | 06.01.01.1 | - |  |
| 2 I,Lc | x | x | 06.01.01.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | X | 06.01.02.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | X | 06.01.02.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | X | 06.01.03.1 | - |  |
| 2 I,Lc | x | X | 06.01.03.1 |  |  |
| 1 I | - | - | 03.06.07.1 | x |  |
| 1 I | x | x | 02.12.77.1 | X |  |
| 1 I | - | - | 02.12.76.1 | x | - |
| 1 I |  | - | 02.12.76.1 | x |  |
| 1 I |  |  | 02.12.76.1 | x | - |
| 1 I | X | X | 02.12.77.1 | - |  |
| 7 I,E,L-L | x | x | 02.13.47.1 | x | X |
| 7 I,E,L-L | x | X | 02.13.47.1 | x | X |
| 4 I,E,L,L | x | X | 02.13.79.1 | x | x |
| * 7 I,E,L-L | X | X | 02.09.93.1 | X | X |
| * 7 I,E,L-L | X | X | 02.09.93.1 | X | X |
| 7 I,E,L-L | x | - | 02.13.84.1 | x | x |
| 7 I,E,L-L | X | - | 02.13.84.1 | X | X |
| * 5 I,E,L-L | x | - | 02.13.73.1 | x | x |
| 2 I,Lc. | X | - | 06.01.12.2 |  |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 03.02.01.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 03.02.01.1 |  |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 03.07.01.1 |  |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 03.02.00.1 | - |  |
| $2 \mathrm{I}, \mathrm{Lc}$ | X | - | 03.02.00.1 |  |  |
| 1 I | - | - | 02.10.06.1 | X |  |
| 1 I | - | - | 02.10.06.1 | x |  |
| 1 I | X | X | 03.06.05.1 |  |  |
| $2 \mathrm{I}, \mathrm{E}$ | x | x | 02.11.50.1 | X | - |

$\mathrm{c}=1$ to $10, \mathrm{~A}$ to H or Channel
$\mathrm{n}=\mathrm{a}$ number from 1 to 6
$\mathrm{u}=$ unit address
$o=$ average time
$*=$ maximum time

IBM 7094 II DATA PROCESSING SYSTEM-VOLUME 3

FROM

NAME
office no. $\qquad$suggested addition (page , timing chart, drawing, procedure, etc.)suggested deletion (page )ERROR (PAGE )

## EXPLANA TION




International Business Machines Corporation Data Processing Division
112 East Post Road, White Plains, N. Y. 10601

