

# PowerPC<sup>™</sup> 603/604 Reference Design Technical Specification

# Release 2.1

This document provides a detailed technical description of the PowerPC 603/604 Reference Design. It is intended as a first source of information for both hardware and software designers. Where appropriate, other documents are referenced.

Document Number: MPRH01TSU-02 August, 9 1995







PawerP

© International Business Machines Corporation, 1995. Printed in the United States of America 8/95. All Rights reserved.

IBM Microelectronics, PowerPC, PowerPC 601, PowerPC 603, PowerPC 603e, PowerPC 604, RISCWatch, and AIX are trademarks of the IBM corporation. IBM and the IBM logo are registered trademarks of the IBM corporation. Other company names and product identifiers are trademarks of the respective companies.

This document contains information which is subject to change by IBM without notice. IBM assumes no responsibility or liability for any use of the information contained herein. Nothing in this document shall operate as an express or implied license or indemnity under the intellectual property rights of IBM or third parties. The products described in this document are not intended for use in implantation or other direct life-support applications where malfunction may result in physical harm or injury to persons. NO WARRANTIES OF ANY KIND, INCLUDING BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY OR FITNESS FOR A PARTICULAR PURPOSE, ARE OFFERED IN THIS DOCUMENT.

# Contacts

#### USA and Canada:

IBM Microelectronics Division 1580 Route 52, Bldg. 504 Hopewell Junction, NY 12533-6531 Tel: (800) PowerPC Fax: (800) PowerFax

#### Europe:

IBM La Pompignane BP 1021 34006 Montpellier, France Tel: (33) 6713–5757 (Français) (33) 6713–5756 (Italiano) Fax: (33) 6713–5750 (from Paris add 16)

#### Japan: IBM 800, Ichimiyake Yasu–cho, Yasu–gun Shiga–ken, Japan 520–23 Tel: (81) 775–87–4745 Fax: (81) 775–87–4735

#### Europe:

IBM Informations Systeme GmbH Laatzener Str. 1 30539 Hannover, Germany Tel: (49) 511–516–3444 (English) (49) 511–516–3555 (Deutsche) Fax: (49) 511–516–3888

# **ESD Warning**

The motherboard and memory cards contain CMOS devices which are very susceptible to ElectroStatic Discharge (ESD). DO NOT remove them from the antistatic bags until you have connected yourself to an acceptable ESD grounding strap. Work in a static free environment and be sure any person or equipment coming into contact with the cards do not have a static charge. The cards are particularly susceptible until they are placed in a properly designed enclosure. Bench work should be done by persons connected to ESD grounding straps.





#### IBM POWERPC<sup>™</sup> 603/604 REFERENCE DESIGN AGREEMENT

BEFORE READING THE REST OF THE DOCUMENT, YOU SHOULD CAREFULLY READ THE FOLLOWING TERMS AND CONDITIONS. OPENING THE PACKAGE INDICATES YOUR ACCEPTANCE OF THESE TERMS AND CONDITIONS. IF YOU DO NOT AGREE WITH THEM, YOU SHOULD PROMPTLY RETURN THE PACKAGE UNOPENED TO YOUR IBM SALES OFFICE.

International Business Machines Corporation ("IBM") agrees to provide you a PowerPC 603/604 Reference Design (Reference Design) in return for your promise to use reasonable efforts to develop a system based on the technology in the Reference Design. The Reference Design contains documentation and software listed below:

Documentation

PowerPC 603e RISC Microprocessor Hardware Specification PowerPC 603e RISC Microprocessor Technical Summary PowerPC 603/604 RISC Microprocessor Hardware Specification PowerPC 603/604 Reference Design Technical Specification IBM PowerPC 603/604 Reference Board Design Files (on 8mm tape) IBM PowerPC 604 Reference Board Mfg. Data Files (in Gerber format) IBM1104360B Data Sheet IBM11D4360B Data Sheet Motorola MPC970 Data Sheet Altera 5130 Data Sheet Integrated Device Technology IDT71216 Data Sheet

#### LICENSE TO SOFTWARE

The software is licensed not sold. IBM, or the applicable IBM country organization, grants you a license for the software only in the country where you received the software. Title to the physical software and documentation (not the information contained in such documentation) transfers to you upon your acceptance of these terms and conditions. The term "software" means the original and all whole or partial copies of it, including modified copies or portions merged into other programs. IBM retains title to the software. IBM owns, or has licensed from the owner, copyrights to the software provided under this agreement. The terms of this Agreement apply to all of the hardware, software and documentation provided to you as part of the Reference Design.

With regard to the software provided hereunder, it is understood and agreed that you intend to use the software solely for the purpose of designing PowerPC compatible products, testing your designs, and making your own independent determination of whether you wish to eventually manufacture PowerPC compatible products commercially. In accordance with this understanding, IBM hereby grants you the rights to: a) use, run, and copy the software, but only make such number of copies and run on such number of machines as are reasonably necessary for the purpose of designing PowerPC compatible products and testing such designs; and b) copy the software for the purpose of making one archival or backup copy.

With regard to any copy made in accordance with the foregoing license, you must reproduce any copyright notice appearing thereon. With regard to the software provided hereunder, you may not: a) use, copy, modify or merge the software, except as provided in this license; b) reverse assemble or reverse compile it; or c) sell, sublicense, rent. lease, assign or otherwise transfer it. In the event that you no longer wish to use the software, you will return it to IBM.

#### LICENSE TO DESIGN DOCUMENTATION

With regard to the design documentation provided hereunder, it is understood that you intend to use such documentation solely for the purpose of designing your own PowerPC compatible products, testing your designs, and making your own independent determination of whether you wish to eventually manufacture PowerPC compatible products commercially. In accordance with this understanding, IBM hereby grants you the right to: a) use the design documentation for the purpose of designing PowerPC compatible products and testing such designs; b) make derivative works of the design documentation for the purpose of designing PowerPC compatible products, and testing such designs; and c) make copies of the design documentation and any such derivative works, but only such numbers as are reasonably necessary for designing PowerPC compatible products and testing such designs.

With regard to any copy made in accordance with the forgoing license, you must reproduce any copyright notice appearing thereon. With regard to the design documentation provided hereunder, you may not: a) use, copy, modify, or merge the design documentation as provided in this license; or b) sell, sublicense, rent, lease, assign, or otherwise transfer it.

In the event you no longer wish to use the design documentation or any derivative versions thereof, you must return them to IBM.

#### DISCLAIMER OF WARRANTY

IBM does not represent or warrant that the Reference Design (which may contain prototype items): a) meets any particular requirements; b) operates uninterrupted; c) is error free; or d) is non-infringing of any patent, copyright, or other intellectual property right of any third party. IBM makes no representation or warranty regarding the performance or compatibility that may be obtained from the use of the Reference Design or that the Reference Design is adequate for any use. The Reference Design may contain errors and may not provide the level of completeness, functionality, support, performance, reliability, or ease of use available with other products, whether or not similar to the Reference Design. IBM does not represent or warrant that errors or other defects will be identified or corrected.

THE REFERENCE DESIGN IS PROVIDED "AS IS" WITH ALL FAULTS, WITHOUT WARRANTY OF ANY KIND, EX-PRESS OR IMPLIED, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. THE ENTIRE RISK AS TO THE QUALITY AND PERFORMANCE OF THE REFERENCE DESIGN IS WITH YOU.

Some jurisdictions do not allow exclusion of implied warranties, so the above exclusions may not apply to you.

#### LIMITATION OF REMEDIES

IBM's entire cumulative liability and your exclusive remedy for damages for all causes, claims or actions wherever and whenever asserted relating in any way to the subject matter of this agreement including the contents of the Reference Design and any components thereof, is limited to twenty five thousand dollars (\$25,000.00) or its equivalent in your local currency and is without regard to the number of items in the Reference Design that caused the damage. This limitation will apply, except as otherwise stated in this Section, regardless of the form of the action, including negligence. This limitation will not apply to claims by you for bodily injury or damages to real property or tangible personal property. In no event will IBM be liable for any lost profits, lost savings, or any incidental damages or economic consequential damages, even if IBM has been advised of the possibility of such damages, or for any damages caused by your failure to perform your responsibilities. In addition, IBM will not be liable for any damage claimed by you based on any third party claim. Some jurisdictions do not allow these limitations or exclusions, so they may not apply to you.

#### **RISK OF LOSS**

You are responsible for all risk of loss or damage to the Reference Design upon its delivery to you.

#### **IBM TRADEMARKS AND TRADE NAMES**

This Agreement does not give you any rights to use any of IBM's trade names or trademarks. You agree that should IBM determine that any of your advertising, promotional, or other materials are inaccurate or misleading with respect to IBM trademarks or trade names, that you will, upon written notice from IBM, change or correct such materials at your expense.

#### NO IMPLIED LICENSE TO IBM INTELLECTUAL PROPERTY

Notwithstanding the fact that IBM is hereby providing design information for your convenience, you expressly understand and agree that, except for the rights granted under sections 1 and 2 above, no right or license of any type is granted, expressly or impliedly, under any patents, copyrights, trade secrets, trademarks, or other intellectual property rights of IBM. Moreover, you understand and agree that in the event you wish to be granted any license beyond the scope of the expressly stated herein, you will contact IBM's Intellectual Property Licensing and Services Office (currently located at 500 Columbus Avenue, Thornwood, N.Y.), or such other IBM offices responsible for the licensing of IBM intellectual property, when you seek the license.

#### YOUR ASSUMPTION OF RISK

You shall be solely responsible for your success in designing, developing, manufacturing, distributing, and marketing any product(s), or portion(s), where use of all or any part of the Reference Design is involved. You are solely responsible for any claims, warranties, representations, indemnities and liabilities you undertake with your customers, distributors, resellers or others, concerning any product(s) or portion(s) of product(s) where use of all or any part of the Reference Design is involved. You assume the risk that IBM may introduce other Reference Design that are somehow better than the Reference Design which is the subject of this Agreement. Furthermore, you accept sole responsibility for your decision to select and use the Reference Design; for attainment or non-attainment of any schedule, performance, cost, reliability, maintainability, quality, manufacturability or the like, requirements, or goals, self-imposed by you or accepted by you from others, concerning any product(s) or product(s), or for any delays, costs, penalties, charges, damages, expenses, claims or the like, resulting from such non-attainment, where use of all or any part of the Reference Design is involved.

#### GENERAL

In the event there is a conflict between the terms of this Agreement and the terms printed or stamped on any item or any ambiguities with respect thereto, including documentation, contained in the Reference Design, the terms of this Agreement control to the extent IBM is afforded greater protection thereby. IBM may terminate this Agreement if you fail to comply with the terms and conditions of this Agreement. Upon termination of this Agreement, you must destroy all copies of the software and documentation. You are responsible for payment of any taxes, including personal property taxes, resulting from this Agreement. Neither party may bring an action hereunder, regardless of form, more than one (1) year after the cause of the action arose. If you acquired the Reference Design in the United States, this Agreement is governed by the laws of the State of New York. In the event of litigations, trial shall be in New York without a jury. If you acquired the Reference Design in Canada, this Agreement, shall remain in effect Deyond termination or expiration of this Agreement, and shall bind IBM, you and your successors and assigns. If any section or paragraph of this Agreement is found by competent authority to be invalid, illegal or unenforceable in any respect for any reason, the validity, legality, and enforceability of any such section or paragraph in every other respect, and the remainder of this Agreement shall continue in effect so long as it still expresses the intent of the parties. If the intent of the parties cannot be preor remedy under this Agreement shall serve as a waiver of any such right, power or remedy. Neither this Agreement nor any activities hereunder will impair any right of IBM to develop, manufacture, use or market, directly or indirectly, alone or with others, any products or services competitive with those of the by you; nor will this Agreement and and regulations. Any changes to this Agreement to a your successors and assigned by the parties.

PowerPC

# **Table of Contents**

| 1.1       IBM Reference Products       17         1.1.1       Reference Design       17         1.1.2       Reference Board       17         1.1.3       Reference Firmware       17         1.1.4       Reference System       18         1.2       Purpose       18         1.2       Purpose       19         1.3.1       The CPU       19         1.3.2       IBM27-82660 Bridge       19         1.3.3       L2 Cache       19         1.3.4       System Memory       20         1.3.5       PCI Bus       21         1.3.6       Flash ROM       21         1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2 <sup>m</sup> Compatible Keyboard/Mouse Controller       21         1.3.11       System I/O EPLD       21         1.3.13       System I/O EPLD       21         1.4       Quickstart Peripheral List       22         1.5       Reference Design Level       22         Section 2 CPU and CPU Bus       25       2.1         2.1.1       603e CPU       25         2.1.2       604 CPU       26                                                                                  | Section            | 1 Introduction                                         | 17 |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------|--------------------------------------------------------|----|
| 1.1.2       Reference Board       17         1.1.3       Reference Firmware       17         1.1.4       Reference System       18         1.2       Purpose       18         1.3       Reference Design Overview       19         1.3.1       The CPU       19         1.3.2       IBM27-82660 Bridge       19         1.3.3       L2 Cache       19         1.3.4       System Memory       20         1.3.5       PCI Bus       21         1.3.6       Flash ROM       21         1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2 <sup>∞</sup> Compatible Keyboard/Mouse Controller       21         1.3.10       System I/O EPLD       21         1.3.11       System I/O EPLD       21         1.4       Quickstart Peripheral List       22         Section 2 CPU and CPU Bus       25         2.1       CPU Bus Masters       25         2.1.1       603e CPU       25         2.1.2       604 CPU       26         2.3       System Response by CPU Bus Address Range       28         2.3.1       Address Mapping for Non-Contiguo                                                        | 1.1                | IBM Reference Products                                 | 17 |
| 1.1.3       Reference Firmware       17         1.1.4       Reference System       18         1.2       Purpose       18         1.3       Reference Design Overview       19         1.3.1       The CPU       19         1.3.2       IBM27-82660 Bridge       19         1.3.3       L2 Cache       19         1.3.4       System Memory       20         1.3.5       PCI Bus       21         1.3.6       Flash ROM       21         1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2™ Compatible Keyboard/Mouse Controller       21         1.3.10       System Clocks       21         1.3.11       System Clocks       21         1.3.12       System Clocks       21         1.3.13       System Clocks       21         1.3.14       Quickstart Peripheral List       22         1.5       Reference Design Level       22         Section 2 CPU and CPU Bus       Transfer Type       26         2.1       604 CPU       26         2.1.2       604 CPU       26         2.3       System Response by CPU Bus Ad                                                                           | 1.1.1              | Reference Design                                       | 17 |
| 1.1.4       Reference System       18         1.2       Purpose       18         1.3       Reference Design Overview       19         1.3.1       The CPU       19         1.3.2       IBM27-82660 Bridge       19         1.3.3       L2 Cache       19         1.3.4       System Memory       20         1.3.5       PCI Bus       21         1.3.6       Flash ROM       21         1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2™ Compatible Keyboard/Mouse Controller       21         1.3.10       System I/O EPLD       21         1.3.11       System I/O EPLD       21         1.3.11       System V/O EPLD       21         1.4       Quickstart Peripheral List       22         Section 2 CPU and CPU Bus       25         2.1       CPU Bus Masters       25         2.1.1       603 CPU       25         2.1.2       604 CPU       26         2.3       System Response by CPU Bus Transfer Type       26         2.3       System Response by CPU Bus Address Range       28         2.3.1       Address Mapping                                                                 | 1.1.2              | Reference Board                                        | 17 |
| 1.2       Purpose       18         1.3       Reference Design Overview       19         1.3.1       The CPU       19         1.3.2       IBM27-82660 Bridge       19         1.3.3       L2 Cache       19         1.3.4       System Memory       20         1.3.5       PCI Bus       21         1.3.6       Flash ROM       21         1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2 ™ Compatible Keyboard/Mouse Controller       21         1.3.10       System Clocks       21         1.3.11       System V/O EPLD       21         1.3.11       System V/O EPLD       21         1.4       Quickstart Peripheral List       22         1.5       Reference Design Level       22         Section 2 CPU and CPU Bus       25         2.1.1       603e CPU       25         2.1.2       604 CPU       25         2.1.2       604 CPU       26         2.3       System Response by CPU Bus Transfer Type       26         2.3.1       Address Mapping for Contiguous I/O       28         2.3.2       Address Mapping for                                                                   | 1.1.3              | Reference Firmware                                     | 17 |
| 1.2       Purpose       18         1.3       Reference Design Overview       19         1.3.1       The CPU       19         1.3.2       IBM27-82660 Bridge       19         1.3.3       L2 Cache       19         1.3.4       System Memory       20         1.3.5       PCI Bus       21         1.3.6       Flash ROM       21         1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2 <sup>™</sup> Compatible Keyboard/Mouse Controller       21         1.3.10       System Clocks       21         1.3.11       System I/O EPLD       21         1.4       Quickstart Peripheral List       22         1.5       Reference Design Level       22         Section 2 CPU and CPU Bus       25         2.1       CPU Bus Masters       25         2.1.1       604 CPU       25         2.1.2       604 CPU       25         2.1.2       604 CPU       26         2.3       System Response by CPU Bus Transfer Type       26         2.3.1       Address Mapping for Non-Contiguous I/O       28         2.3.2       Address Mapping for                                                        | 1.1.4              | Reference System                                       | 18 |
| 1.3.1       The CPU       19         1.3.2       IBM27-82660 Bridge       19         1.3.3       L2 Cache       19         1.3.4       System Memory       20         1.3.5       PCI Bus       21         1.3.6       Flash ROM       21         1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2 <sup>m</sup> Compatible Keyboard/Mouse Controller       21         1.3.10       System Clocks       21         1.3.11       System I/O EPLD       21         1.4       Quickstart Peripheral List       22         1.5       Reference Design Level       22         Section 2 CPU and CPU Bus       25         2.1       CPU Bus Masters       25         2.1.1       603e CPU       25         2.1.2       604 CPU       26         2.2       System Response by CPU Bus Transfer Type       26         2.3.1       Address Mapping for Non-Contiguous I/O       28         2.3.1       Address Mapping for Contiguous I/O       28         2.3.2       Address Formation       30         2.3.3 </td <td>1.2</td> <td>Purpose</td> <td>18</td> | 1.2                | Purpose                                                | 18 |
| 1.3.2       IBM27-82660 Bridge       19         1.3.3       L2 Cache       19         1.3.4       System Memory       20         1.3.5       PCI Bus       21         1.3.6       Flash ROM       21         1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2 <sup>™</sup> Compatible Keyboard/Mouse Controller       21         1.3.10       System Clocks       21         1.3.11       System Clocks       21         1.3.11       System V/O EPLD       21         1.4       Quickstart Peripheral List       22         1.5       Reference Design Level       22         Section 2 CPU and CPU Bus       25         2.1       CPU Bus Masters       25         2.1.1       603e CPU       25         2.1.2       604 CPU       26         2.2       System Response by CPU Bus Transfer Type       26         2.3.1       Address Mapping for Non-Contiguous I/O       28         2.3.2       Address Mapping for Contiguous I/O       30         2.3.3       PCI Final Address Formation       30         2.4.1       LE Mode       31                                                       | 1.3                | Reference Design Overview                              | 19 |
| 1.3.3       L2 Cache       19         1.3.4       System Memory       20         1.3.5       PCI Bus       21         1.3.6       Flash ROM       21         1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2™ Compatible Keyboard/Mouse Controller       21         1.3.9       PS/2™ Compatible Keyboard/Mouse Controller       21         1.3.10       System Clocks       21         1.3.11       System Clocks       21         1.4       Quickstart Peripheral List       22         1.5       Reference Design Level       22         Section 2 CPU and CPU Bus       25         2.1       CPU Bus Masters       25         2.1.1       603e CPU       25         2.1.2       604 CPU       25         2.1.3       Address Mapping for Non-Contiguous I/O       28         2.3.1       Address Mapping for Contiguous I/O       28         2.3.2       Address Mapping for Contiguous I/O       28         2.3.3       PCI Final Address Formation       30         2.4.1       LE Mode       31         2.5       CPU to PCI Transactions       31     <                                    | 1.3.1              | The CPU                                                | 19 |
| 1.3.4       System Memory       20         1.3.5       PCI Bus       21         1.3.6       Flash ROM       21         1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2 <sup>™</sup> Compatible Keyboard/Mouse Controller       21         1.3.10       System Clocks       21         1.3.11       System Clocks       21         1.3.12       System Clocks       21         1.3.13       System Clocks       21         1.3.10       System Clocks       21         1.3.11       System Clocks       21         1.4       Quickstart Peripheral List       22         Section 2 CPU and CPU Bus       25         2.1       CPU Bus Masters       25         2.1.1       603e CPU       25         2.1.2       604 CPU       26         2.2       System Response by CPU Bus Transfer Type       26         2.3       System Response by CPU Bus Address Range       28         2.3.1       Address Mapping for Contiguous I/O       28         2.3.2       Address Formation       30         2.3.3       PCI Final Address Formation       30                                                   | 1.3.2              | IBM27-82660 Bridge                                     | 19 |
| 1.3.5       PCI Bus       21         1.3.6       Flash ROM       21         1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2™ Compatible Keyboard/Mouse Controller       21         1.3.10       System Clocks       21         1.3.11       System Clocks       21         1.3.11       System I/O EPLD       21         1.4       Quickstart Peripheral List       22         1.5       Reference Design Level       22         Section 2 CPU and CPU Bus       25         2.1.1       603e CPU       25         2.1.2       604 CPU       25         2.1.2       604 CPU       26         2.3       System Response by CPU Bus Transfer Type       26         2.3.1       Address Mapping for Non-Contiguous I/O       28         2.3.1       Address Mapping for Contiguous I/O       28         2.3.2       Address Formation       30         2.4       CPU to Memory Transfers       30         2.4.1       LE Mode       31         2.5       CPU to PCI Transactions       31                                                                                                              | 1.3.3              | L2 Cache                                               | 19 |
| 1.3.6       Flash ROM       21         1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2 <sup>™</sup> Compatible Keyboard/Mouse Controller       21         1.3.10       System Clocks       21         1.3.11       System Clocks       21         1.4       Quickstart Peripheral List       22         1.5       Reference Design Level       22         Section 2 CPU and CPU Bus       25         2.1       CPU Bus Masters       25         2.1.1       603e CPU       25         2.1.2       604 CPU       25         2.1.2       604 CPU       26         2.2       System Response by CPU Bus Transfer Type       26         2.3       System Response by CPU Bus Address Range       28         2.3.1       Address Mapping for Non-Contiguous I/O       28         2.3.2       Address Mapping for Contiguous I/O       30         2.3.3       PCI Final Address Formation       30         2.4       CPU to Memory Transfers       30         2.4.1       LE Mode       31         2.5       CPU to PCI Transactions       31         2.5.1       CPU to PCI Read                        | 1.3.4              | System Memory                                          | 20 |
| 1.3.7       ISA Bus       21         1.3.8       Time of Day Clock       21         1.3.9       PS/2 <sup>™</sup> Compatible Keyboard/Mouse Controller       21         1.3.10       System Clocks       21         1.3.11       System I/O EPLD       21         1.4       Quickstart Peripheral List       22         1.5       Reference Design Level       22         Section 2 CPU and CPU Bus       25         2.1       CPU Bus Masters       25         2.1.1       603e CPU       25         2.1.2       604 CPU       25         2.1.2       604 CPU       26         2.2       System Response by CPU Bus Transfer Type       26         2.3       System Response by CPU Bus Address Range       28         2.3.1       Address Mapping for Non-Contiguous I/O       28         2.3.2       Address Mapping for Contiguous I/O       28         2.3.3       PCI Final Address Formation       30         2.4       CPU to Memory Transfers       30         2.4.1       LE Mode       31         2.5       CPU to PCI Transactions       31         2.5.1       CPU to PCI Read       31                                                    | 1.3.5              | PCI Bus                                                | 21 |
| 1.3.8       Time of Day Clock       21         1.3.9       PS/2 <sup>™</sup> Compatible Keyboard/Mouse Controller       21         1.3.10       System Clocks       21         1.3.11       System I/O EPLD       21         1.4       Quickstart Peripheral List       22         1.5       Reference Design Level       22         Section 2 CPU and CPU Bus       25         2.1       CPU Bus Masters       25         2.1.1       603e CPU       25         2.1.2       604 CPU       26         2.3       System Response by CPU Bus Transfer Type       26         2.3       System Response by CPU Bus Address Range       28         2.3.1       Address Mapping for Non-Contiguous I/O       28         2.3.2       Address Mapping for Contiguous I/O       30         2.3.3       PCI Final Address Formation       30         2.4       CPU to Memory Transfers       30         2.4.1       LE Mode       31         2.5       CPU to PCI Read       31                                                                                                                                                                                   | 1.3.6              | Flash ROM                                              | 21 |
| 1.3.9PS/2 <sup>™</sup> Compatible Keyboard/Mouse Controller211.3.10System Clocks211.3.11System I/O EPLD211.4Quickstart Peripheral List221.5Reference Design Level22Section 2 CPU and CPU Bus2.1CPU Bus Masters2.1CPU Bus Masters252.1.1603e CPU252.1.2604 CPU262.2System Response by CPU Bus Transfer Type262.3System Response by CPU Bus Address Range282.3.1Address Mapping for Non-Contiguous I/O282.3.2Address Mapping for Contiguous I/O302.3.3PCI Final Address Formation302.4CPU to Memory Transfers302.4.1LE Mode312.5CPU to PCI Read31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1.3.7              | ISA Bus                                                | 21 |
| 1.3.10       System Clocks       21         1.3.11       System I/O EPLD       21         1.4       Quickstart Peripheral List       22         1.5       Reference Design Level       22         Section 2 CPU and CPU Bus       25         2.1       CPU Bus Masters       25         2.1.1       603e CPU       25         2.1.2       604 CPU       26         2.2       System Response by CPU Bus Transfer Type       26         2.3       System Response by CPU Bus Address Range       28         2.3.1       Address Mapping for Non-Contiguous I/O       28         2.3.2       Address Mapping for Contiguous I/O       28         2.3.3       PCI Final Address Formation       30         2.4       CPU to Memory Transfers       30         2.4.1       LE Mode       31         2.5       CPU to PCI Transactions       31         2.5.1       CPU to PCI Read       31                                                                                                                                                                                                                                                                 | 1.3.8              | Time of Day Clock                                      | 21 |
| 1.3.11System I/O EPLD.211.4Quickstart Peripheral List221.5Reference Design Level22Section 2 CPU and CPU Bus2.1CPU Bus Masters252.1CPU Bus Masters252.1.1603e CPU252.1.2604 CPU262.2System Response by CPU Bus Transfer Type262.3System Response by CPU Bus Address Range282.3.1Address Mapping for Non-Contiguous I/O282.3.2Address Mapping for Contiguous I/O302.3.3PCI Final Address Formation302.4CPU to Memory Transfers302.4.1LE Mode312.5CPU to PCI Transactions312.5.1CPU to PCI Read31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 1.3.9              | PS/2 <sup>™</sup> Compatible Keyboard/Mouse Controller | 21 |
| 1.4Quickstart Peripheral List221.5Reference Design Level22Section 2 CPU and CPU Bus2.1CPU Bus Masters252.1.1603e CPU252.1.2604 CPU262.2System Response by CPU Bus Transfer Type262.3System Response by CPU Bus Address Range282.3.1Address Mapping for Non-Contiguous I/O282.3.2Address Mapping for Contiguous I/O302.3.3PCI Final Address Formation302.4CPU to Memory Transfers302.4.1LE Mode312.5CPU to PCI Read31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | 1.3.1              | 0 System Clocks                                        | 21 |
| 1.5Reference Design Level22Section 2 CPU and CPU Bus252.1CPU Bus Masters252.1.1603e CPU252.1.2604 CPU262.2System Response by CPU Bus Transfer Type262.3System Response by CPU Bus Address Range282.3.1Address Mapping for Non-Contiguous I/O282.3.2Address Mapping for Contiguous I/O302.3.3PCI Final Address Formation302.4CPU to Memory Transfers302.4.1LE Mode312.5CPU to PCI Transactions312.5.1CPU to PCI Read31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1.3.1 <sup>′</sup> | 1 System I/O EPLD                                      | 21 |
| Section 2 CPU and CPU Bus       25         2.1       CPU Bus Masters       25         2.1.1       603e CPU       25         2.1.2       604 CPU       26         2.2       System Response by CPU Bus Transfer Type       26         2.3       System Response by CPU Bus Address Range       28         2.3.1       Address Mapping for Non-Contiguous I/O       28         2.3.2       Address Mapping for Contiguous I/O       30         2.3.3       PCI Final Address Formation       30         2.4       CPU to Memory Transfers       30         2.4.1       LE Mode       31         2.5       CPU to PCI Transactions       31         2.5.1       CPU to PCI Read       31                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | 1.4                | Quickstart Peripheral List                             | 22 |
| 2.1CPU Bus Masters252.1.1603e CPU252.1.2604 CPU262.2System Response by CPU Bus Transfer Type262.3System Response by CPU Bus Address Range282.3.1Address Mapping for Non-Contiguous I/O282.3.2Address Mapping for Contiguous I/O302.3.3PCI Final Address Formation302.4CPU to Memory Transfers302.4.1LE Mode312.5CPU to PCI Transactions312.5.1CPU to PCI Read31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 1.5                | Reference Design Level                                 | 22 |
| 2.1CPU Bus Masters252.1.1603e CPU252.1.2604 CPU262.2System Response by CPU Bus Transfer Type262.3System Response by CPU Bus Address Range282.3.1Address Mapping for Non-Contiguous I/O282.3.2Address Mapping for Contiguous I/O302.3.3PCI Final Address Formation302.4CPU to Memory Transfers302.4.1LE Mode312.5CPU to PCI Transactions312.5.1CPU to PCI Read31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | Section            | 2 CPII and CPII Bus                                    | 25 |
| 2.1.1603e CPU252.1.2604 CPU262.2System Response by CPU Bus Transfer Type262.3System Response by CPU Bus Address Range282.3.1Address Mapping for Non-Contiguous I/O282.3.2Address Mapping for Contiguous I/O302.3.3PCI Final Address Formation302.4CPU to Memory Transfers302.4.1LE Mode312.5CPU to PCI Transactions312.5.1CPU to PCI Read31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |                    |                                                        | -  |
| 2.1.2604 CPU262.2System Response by CPU Bus Transfer Type262.3System Response by CPU Bus Address Range282.3.1Address Mapping for Non-Contiguous I/O282.3.2Address Mapping for Contiguous I/O302.3.3PCI Final Address Formation302.4CPU to Memory Transfers302.4.1LE Mode312.5CPU to PCI Transactions312.5.1CPU to PCI Read31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                    |                                                        |    |
| 2.2System Response by CPU Bus Transfer Type262.3System Response by CPU Bus Address Range282.3.1Address Mapping for Non-Contiguous I/O282.3.2Address Mapping for Contiguous I/O302.3.3PCI Final Address Formation302.4CPU to Memory Transfers302.4.1LE Mode312.5CPU to PCI Transactions312.5.1CPU to PCI Read31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |                    |                                                        |    |
| 2.3System Response by CPU Bus Address Range282.3.1Address Mapping for Non-Contiguous I/O282.3.2Address Mapping for Contiguous I/O302.3.3PCI Final Address Formation302.4CPU to Memory Transfers302.4.1LE Mode312.5CPU to PCI Transactions312.5.1CPU to PCI Read31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |                                                        |    |
| 2.3.1Address Mapping for Non-Contiguous I/O282.3.2Address Mapping for Contiguous I/O302.3.3PCI Final Address Formation302.4CPU to Memory Transfers302.4.1LE Mode312.5CPU to PCI Transactions312.5.1CPU to PCI Read31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                    |                                                        |    |
| 2.3.2Address Mapping for Contiguous I/O302.3.3PCI Final Address Formation302.4CPU to Memory Transfers302.4.1LE Mode312.5CPU to PCI Transactions312.5.1CPU to PCI Read31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |                    |                                                        |    |
| 2.3.3       PCI Final Address Formation       30         2.4       CPU to Memory Transfers       30         2.4.1       LE Mode       31         2.5       CPU to PCI Transactions       31         2.5.1       CPU to PCI Read       31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | -                  |                                                        |    |
| 2.4       CPU to Memory Transfers       30         2.4.1       LE Mode       31         2.5       CPU to PCI Transactions       31         2.5.1       CPU to PCI Read       31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -                  |                                                        |    |
| 2.4.1       LE Mode       31         2.5       CPU to PCI Transactions       31         2.5.1       CPU to PCI Read       31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                    |                                                        |    |
| 2.5         CPU to PCI Transactions         31           2.5.1         CPU to PCI Read         31                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    | •                                                      |    |
| 2.5.1 CPU to PCI Read                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   |                    |                                                        |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | -                  |                                                        |    |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 2.5.2              |                                                        | 31 |
| 2.5.2.1 Eight-Byte Writes to the PCI (Memory and I/O)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                  |                                                        |    |
| 2.5.3CPU to PCI Memory Transactions32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | -                  |                                                        |    |
| 2.5.4 CPU to PCI I/O Transactions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |                    |                                                        |    |
| 2.5.5 CPU to PCI Configuration Transactions                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | -                  |                                                        |    |
| 2.5.5.1 Preferred Method of Generating PCI Configuration Transactions . 32                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |                    |                                                        |    |





| 2.5.5.  | 2 650 Bridge compatible method                   | 32         |
|---------|--------------------------------------------------|------------|
| 2.5.6   | CPU to PCI Interrupt Acknowledge Transaction     | 33         |
| 2.5.7   | PCI Lock                                         | 33         |
| 2.6     | CPU to ROM Transfers                             | 33         |
| 2.6.1   | CPU to ROM Read                                  | 34         |
| 2.6.2   | CPU to ROM Write                                 | 34         |
| 2.6.2.  |                                                  | 34         |
| 2.6.3   | CPU to BCR Transfers                             | 34         |
|         |                                                  | -          |
|         | 3 PCI Bus                                        | 35         |
| 3.1     | PCI Transaction Decoding                         | 35         |
| 3.1.1   | PCI Transaction Decoding By Bus Command          | 36         |
| 3.1.2   | PCI Memory Transaction Decoding By Address Range | 36         |
| 3.1.3   | PCI I/O Transaction Decoding                     | 38         |
| 3.1.4   | ISA Master Considerations                        | 38         |
| 3.2     | PCI Transaction Details                          | 38         |
| 3.2.1   | Bus Snooping on PCI to Memory Cycles             | 39         |
| 3.2.2   | PCI to PCI Peer Transactions                     | 39         |
| 3.2.3   | PCI to System Memory Transactions                | 39         |
| 3.3     | Bus Arbitration Logic                            | 41         |
| 3.4     | Other PCI Considerations                         | 41         |
| Continu |                                                  | 40         |
|         |                                                  | 43         |
| 4.1     |                                                  | 43         |
| 4.2     | Address Ranges                                   | 44         |
| 4.3     | ISA Bus Concurrency                              | 44         |
| 4.4     | ISA Bus Masters and IGN_PCI_AD31                 | 44         |
| 4.5     |                                                  | 46         |
| 4.5.1   | Supported DMA Paths                              | 46         |
| 4.5.2   |                                                  | 46         |
| 4.5.3   | Scatter-Gather                                   | 46         |
|         | X-Bus                                            | 47         |
| 4.6.1   | Control Signal Decodes                           | 47         |
| 4.6.2   | Keyboard/Mouse Controller                        | 47         |
| 4.6.3   | Real Time Clock (RTC)                            | 47         |
| 4.6.4   | PCI Adapter Card Presence Detect Register        | 47         |
| 4.6.5   | L2 SRAM Identification Register                  | 46         |
| 4.6.6   | Planar ID Detection Register                     | 48         |
| 4.6.7   | DRAM Presence Detection                          | 49         |
| 4.6.7.  | , j j                                            | 49         |
| 4.6.7.  | , 5                                              | 49         |
| 4.7     | Miscellaneous                                    | 50         |
| 4.7.1   | Speaker Support                                  | 60         |
| Section | 5 System I/O EPI D                               | 51         |
| 5.1     | 5 System I/O EPLD                                | <b>5</b> 1 |
| 5.1     |                                                  | 51         |



# PowerPC

| 5.1.1 External Register Support                 | 51 |
|-------------------------------------------------|----|
| 5.1.2 Internal Registers                        | 52 |
| 5.1.2.1 Storage Light Register                  | 52 |
| 5.1.2.2 Power Management Control Register 1     | 52 |
| 5.1.2.3 Power Management Control Register 2     | 53 |
| 5.1.2.4 Freeze Clock Register (FCR) Low         | 53 |
| 5.1.2.5 Freeze Clock Register (FCR) High        | 53 |
| 5.2 Signal Descriptions                         | 54 |
| 5.3 EPLD Design Equations                       | 57 |
| 5.3.1 Fit File                                  | 57 |
| 5.3.2 TDF File                                  | 59 |
|                                                 | 07 |
| Section 6 Memory Systems                        | 67 |
| 6.1 DRAM                                        | 67 |
| 6.1.1 Refresh                                   | 67 |
| 6.1.2 DRAM Presence Detection                   | 67 |
| 6.1.3 Organization                              | 68 |
| 6.2 L2 Cache                                    | 69 |
| 6.2.1 SRAM                                      | 69 |
| 6.2.2 TagRAM                                    | 72 |
| 6.2.3 L2 Cache Configuration                    | 73 |
| 6.3 ROM                                         | 74 |
| 6.4 CPU to ROM Transfers                        | 74 |
| 6.4.1 CPU to ROM Read                           | 74 |
| 6.4.2 CPU to ROM Write                          | 74 |
| 6.4.2.1 ROM Write Protection                    | 75 |
| Section 7 Endian Mode Considerations            | 77 |
| 7.1 What the 603/604 CPU Does                   | 77 |
| 7.2 What the 660 Bridge Does                    | 78 |
|                                                 | 79 |
| 0 ,                                             |    |
| <b>y</b> =                                      | 79 |
| 7.5 603/604 CPU Alignment Exceptions In LE Mode | 80 |
| 7.6 Single–Byte Transfers                       | 80 |
| 7.7 Two–Byte Transfers                          | 84 |
| 7.8 Four–Byte Transfers                         | 86 |
| 7.9 Three byte Transfers                        | 88 |
| 7.10 Instruction Fetches and Endian Modes       | 89 |
| 7.11 Changing BE/LE Mode                        | 90 |
| 7.12 Summary of Bi–Endian Operation and Notes   | 92 |
| Section 8 Exceptions                            | 93 |
| 8.1 Interrupts                                  | 93 |
| 8.1.1 System Interrupt Handler                  | 93 |
| 8.1.2 Interrupt Handling                        | 94 |
|                                                 | -  |

# **PowerPC**

|    | 8.1.3     | Interrupt Assignments                           | 95  |
|----|-----------|-------------------------------------------------|-----|
|    | 8.1.4     | Scatter-Gather Interrupts                       | 95  |
|    | 8.2 Er    | rror Handling                                   | 96  |
|    | 8.2.1     | Data Error Checking                             | 96  |
|    | 8.2.1.1   | CPU to Memory Writes                            | 96  |
|    | 8.2.1.2   | CPU to Memory Reads                             | 96  |
|    | 8.2.1.3   | PCI to Memory Parity Errors                     | 97  |
|    | 8.2.1.4   | CPU to PCI Transaction Data Parity Errors       | 97  |
|    | 8.2.2     | Illegal CPU cycles                              | 97  |
|    | 8.2.3     | SERR, I/O Channel Check, and NMI Logic          | 97  |
|    | 8.2.4     | Out of Bounds PCI Memory Accesses               | 97  |
|    | 8.2.5     | No Response on CPU to PCI Cycles – Master Abort | 98  |
|    | 8.2.6     | CPU to PCI Cycles That Are Target Aborted       | 98  |
|    | 8.2.7     | Error Status Registers                          | 98  |
|    | 8.2.8     | Reporting Error Addresses                       | 98  |
|    | 8.2.9     | Errant Masters                                  | 98  |
|    | 8.2.10    | Special Events Not Reported as Errors           | 99  |
| ~  |           |                                                 |     |
| Se |           | System Setup and Initialization                 | 101 |
|    |           | PU Initialization                               | 101 |
|    |           | 60 Bridge Initialization                        | 102 |
|    |           | A Bridge (SIO) Initialization                   | 103 |
|    | 9.3.1     | Summary of SIO Configuration Registers          | 106 |
|    |           | CI Configuration Scan                           | 107 |
|    | 9.4.1     | Multi-function Adaptors                         | 107 |
|    | 9.4.2     | PCI to PCI Bridges                              | 107 |
|    |           | eference Design Combined Register Listing       | 108 |
|    | 9.5.1     | Direct Access Registers                         | 108 |
|    | 9.5.2     | Indexed BCR Summary                             | 114 |
|    | 9.6 IS    | A Bus Register Suggestions                      | 116 |
| Se | ection 10 | System Firmware                                 | 119 |
|    |           | troduction                                      | 119 |
|    |           | ower On System Test                             | 119 |
|    | 10.2.1    | Hardware Requirements                           | 119 |
|    | 10.3 Bo   | ot Record Format                                | 119 |
|    | 10.3.1    | Boot Record                                     | 120 |
|    | 10.3.1.1  | PC Partition Table Entry                        | 120 |
|    | 10.3.1.2  |                                                 | 121 |
|    | 10.3.1.3  |                                                 | 122 |
|    | 10.3.2    | Loading the Load Image                          | 123 |
|    |           | ystem Configuration                             | 125 |
|    | 10.4.1    | System Console                                  | 125 |
|    | 10.4.2    | System Initialization                           | 125 |
|    | 10.4.3    | Main Menu                                       | 126 |
|    |           |                                                 |     |

# PowerPC

| 10.4.3.1 System Configuration Menu                    | 127        |
|-------------------------------------------------------|------------|
| 10.4.3.2 Run a Program                                | 133        |
| 10.4.3.3 Reprogram Flash Memory                       | 134        |
| 10.4.3.4 Exit Options                                 | 135        |
| 10.4.4 Default Configuration Values                   | 135        |
| Section 11 Electromechanical                          | 137        |
| 11.1 Electrical                                       | 137        |
| 11.1.1 Power Requirements                             | 137        |
| 11.1.2 Onboard 3.3V Regulator                         | 138        |
| 11.1.3 Onboard 2.5V Regulator                         | 138        |
| 11.2 Thermal                                          | 139        |
| 11.2.1 Thermal Requirements for the 603/604 Processor | 139        |
| 11.2.1.1 604 Fan-Sink Installation                    | 139        |
| 11.2.1.2 604 Fan-Sink Experimentation                 | 140        |
| 11.2.1.3 Thermal Requirements for the 3.3V Regulator  | 140        |
| 11.3 Mechanical                                       | 141        |
| 11.3.1 Reference Design Board Mechanical              | 141        |
| 11.3.2 Connector Locations                            | 142        |
| 11.3.3 Connector Locator Diagram                      | 143        |
| 11.3.4 Keyboard Connector J14                         | 144        |
| 11.3.5 Mouse Connector J15                            | 144        |
| 11.3.6 Speaker Connector J13                          | 145        |
| 11.3.7 Power Good LED/KEYLOCK# Connector J12          | 145        |
| 11.3.8 HDD LED Connector J11 (1 x 2 Berg)             | 145        |
| 11.3.9 Reset Switch Connector J10 (1 x 2 Berg)        | 146        |
| 11.3.10 Fan Connector J9                              | 146        |
| 11.3.11 3.3V Power Connector J5                       | 147        |
| 11.3.12 Power Connector J4                            | 147        |
| 11.3.13 AUX5/ON-OFF Connector J6                      | 148        |
| 11.3.14 PCI Connectors J25, J26, and J27              | 148        |
| 11.3.15 ISA Connectors J29, J30, J31, J32, and J33    | 150        |
| 11.3.16 SIMM Connectors J21, J22, J23, and J24        | 152        |
| 11.3.17 Power Switch Connector J8                     | 154        |
| 11.3.18 Power Up Configuration Connector J7           | 154        |
| 11.3.19 L2 Cache Data SIMM Connector J3               | 154        |
| 11.3.20 RISCWatch Connector J19                       | 155        |
|                                                       | 157        |
| <b>y</b>                                              |            |
| 11.3.22 Reference Design Board Connector Footprint #1 | 158<br>159 |
| 11.3.23 Reference Design Board Connector Footprint #2 |            |
| 11.4 Enclosure                                        | 160        |
| Section 12 Physical Design Guidelines                 | 161        |
| 12.1 General Considerations                           | 161        |
| 12.1.1 Construction                                   | 161        |





| 12.1.2 General Wiring Guidelines                                | 164 |
|-----------------------------------------------------------------|-----|
| 12.2 Clock Nets                                                 | 164 |
| 12.3 CPU Bus Nets                                               | 165 |
| 12.4 Timing Critical Nets                                       | 166 |
| 12.5 PCI Bus Nets                                               | 167 |
| 12.6 Group 2A: Noise Sensitive Wires                            | 167 |
| 12.7 8mm Tape Contents and Extract Instructions                 | 168 |
| 12.7.1 Download Instructions                                    | 168 |
| 12.7.2 Cadence Version                                          | 168 |
| 12.7.3 Tape Contents                                            | 168 |
|                                                                 | 100 |
| Section 13 Errata for Reference Design Release 2.1              | 169 |
| 13.1 PowerPC 603/604 Reference Design Roadmap                   | 169 |
| 13.2 Release 2.1 Board Level Errata                             | 171 |
| 13.2.1 Driving 32MB 72-pin DRAM SIMMs                           | 171 |
| 13.2.2 CPU Data Bus 33 Ohm Series Resistors                     | 171 |
| 13.3 Reference Design Errata for Revision 1.1 of the 660 Bridge | 172 |
| 13.3.1 Workaround Implementation                                | 172 |
| 13.3.2 HPP1 Reference Design Workaround PAL                     | 172 |
| 13.3.3 HCn Reference Design Workaround PAL                      | 173 |
| 13.3.4 HBROOM Reference Design Workaround PAL                   | 175 |
| 13.4 660 Bridge Revision 1.1 Errata, 8/9/95 Release             | 177 |
| 13.4.1 Individual 66 Bridge Errata                              | 177 |
| 13.4.2 IPAL Design Files                                        | 182 |
| 13.4.2.1 HPP1 Design File                                       | 182 |
| 13.4.2.2 C3 PAL Design File                                     | 184 |
| 13.4.2.3 Broom PAL Design File                                  | 186 |
| 13.4.3 Workaround PAL Installation                              | 188 |
| Section 14 Bill of Materials                                    | 189 |
| 14.1 603e/604 Reference Design Bill of Materials                | 189 |
| 14.1.1 603e Bill of Materials                                   | 189 |
| 14.1.2 604 Bill of Materials                                    | 194 |
|                                                                 |     |
| Section 15 Schematics                                           | 199 |
| 15.1 Reference Board Component Placement                        | 200 |
| Section 16 Selected Component Data Sheets                       |     |

PowerPC

# Figures

| <b>—</b> : 4 |                                                        |          |
|--------------|--------------------------------------------------------|----------|
| Figure 1.    | 603/604 Reference Design Block Diagram                 | 20       |
| Figure 2.    | Non-Contiguous PCI I/O Address Transformation          | 29       |
| Figure 3.    | Non-Contiguous PCI I/O Address Translation             | 29       |
| Figure 4.    | Contiguous PCI I/O Address Translation                 | 30       |
| Figure 5.    | Typical External Register                              | 51       |
| Figure 6.    | DRAM Bank Organization                                 | 68       |
| Figure 7.    | Synchronous SRAM, 256K L2                              | 69       |
| Figure 8.    | Synchronous SRAM, 512K L2                              | 70       |
| Figure 9.    | Synchronous SRAM, 1M L2                                | 70       |
| Figure 10.   | Asynchronous SRAM, 256K L2                             | 71       |
|              | Asynchronous SRAM, 512K L2                             | 71       |
|              | Asynchronous SRAM, 1M L2                               | 72       |
|              | Synchronous TagRAM, 512K L2                            | 72       |
|              | Synchronous TagRAM, 1M L2                              | 72       |
|              | Endian Mode Block Diagram                              | 79       |
| Figure 16    | Example at Address XXXX XXX0                           | 80       |
|              | Example at Address XXXX XXX2                           | 81       |
|              | Double Byte Write Data ab at Address XXXX XXX0         | 84       |
| -            | Word (4-Byte) Write of 0a0b0c0dh at Address XXXX XXX4  | 84       |
| -            | Instruction Alignment Example                          | 89       |
| •            | Wrong Instruction Read When Unmunger is used           | 90       |
| -            | Instruction Stream to Switch Endian Modes              | 90<br>91 |
| -            |                                                        | 91       |
|              | Interrupt Handling                                     | 94<br>95 |
|              | PCI Interrupt Connections                              |          |
| -            | Boot Record                                            | 120      |
| •            | Partition Table Entry                                  | 120      |
| -            | Partition Table Entry Format for an Extended Partition | 122      |
| •            | Partition Table Entry for PowerPC Reference Platform   | 122      |
| -            | PowerPC Reference Platform Partition                   | 123      |
| •            | System Initialization Screen                           | 125      |
|              | Configuration Utility Main Menu                        | 126      |
|              | System Configuration Menu                              | 127      |
|              | System Information Screen                              | 128      |
| Figure 34.   | Device Configuration Screen                            | 129      |
| Figure 35.   | SCSI Devices Screen                                    | 130      |
| Figure 36.   | Boot Devices Screen                                    | 131      |
| Figure 37.   | Set Date and Time Screen                               | 132      |
| Figure 38.   | Run a Program Screen                                   | 133      |
| Figure 39.   | Reprogram the Flash Memory Screen                      | 134      |
| Figure 40.   | 604 Heat Sink Assembly                                 | 139      |
| Figure 41.   | Connector Location Diagram                             | 143      |



| Figure 42. | The Keyboard Connector                  | 144 |
|------------|-----------------------------------------|-----|
| Figure 43. | The Mouse Connector                     | 144 |
| Figure 44. | 1x4 Speaker Connector                   | 145 |
| Figure 45. | 1x5 Power Good LED Connector            | 145 |
| Figure 46. | 1x2 HDD LED Connector                   | 145 |
| Figure 47. | 1x2 Reset Switch Connector              | 146 |
| Figure 48. | 1x2 Fan Connector                       | 146 |
| Figure 49. | 1x6 3.3V Power Connector J5             | 147 |
| Figure 50. | 1x12 Power Connector                    | 147 |
| Figure 51. | AUX5/ON-OFF Connector                   | 148 |
| Figure 52. | PCI Connector                           | 148 |
| Figure 53. | ISA Connector                           | 150 |
| Figure 54. | SIMM Connector                          | 152 |
| Figure 55. | 1x2 Power Switch Connector              | 154 |
| Figure 56. | 1x2 Power Up Configuration Connector    | 154 |
| Figure 57. | L2 SRAM Module Connector                | 155 |
| Figure 58. | 2x8 RISCWatch Connector                 | 157 |
| Figure 59. | Signal and Power Layers                 | 161 |
| Figure 60. | Typical Wiring Channel Top View         | 162 |
| Figure 61. | PowerPC 603/604 Board Fabrication       | 163 |
|            | Power Plane Split                       | 164 |
| Figure 63. | PCI Interrupt Slot 0 Connections        | 171 |
| Figure 64. | Generic Implementation PAL Installation | 188 |

PowerPC

# Tables

| Table 1.   | Quickstart Peripheral List                              | 23  |
|------------|---------------------------------------------------------|-----|
| Table 2.   | Example Clock Generator Frequencies                     | 26  |
|            | TT[0:3] (Transfer Type) Decoding by 660 Bridge          | 27  |
| Table 4. 6 | 660 Bridge Address Mapping of CPU Bus Transactions      | 28  |
| Table 5. 6 | 660 Bridge Address Mapping of CPU Bus Transactions      | 33  |
| Table 6.   | Reference Design Responses to PCI_C[3:0] Bus Commands   | 36  |
|            | Mapping of PCI Memory Space, Part 1                     | 36  |
|            | Mapping of PCI Memory Space, Part 2                     | 37  |
|            | Mapping of PCI Master I/O Transactions                  | 38  |
|            | Active CAS# Lines – PCI to Memory Writes, BE or LE Mode | 40  |
|            | DMA Assignments                                         | 46  |
|            | DRAM Module Presence Detect Bit Encoding                | 48  |
|            | Planar ID Encoding                                      | 48  |
| Table 14.  | DRAM Module Presence Detect Bit Encoding                | 49  |
|            | External Register Support                               | 51  |
|            | Signal Descriptions                                     | 54  |
|            | Supported DRAM Modules                                  | 67  |
|            | L2 Configuration Implementation                         | 73  |
|            | Endian Mode Byte Lane Steering                          | 78  |
|            | Endian Mode 6–3/604 Address Translation                 | 78  |
|            | Memory in BE Mode                                       | 81  |
|            | Memory in LE Mode                                       | 82  |
|            | PCI in BE Mode                                          | 82  |
|            | PCI in LE Mode                                          | 83  |
|            | Two Byte Transfer Information                           | 85  |
|            | Rearranged 2-Byte Transfer Information                  | 85  |
|            | 4-Byte Transfer Information                             | 87  |
|            | Rearranged 4–Byte Transfer Information                  | 88  |
|            | Mapping of PCI Memory Space, Part 1                     | 95  |
|            | Summary of SIO Register Setup                           |     |
|            | (Configuration Address = 8080 08xx)                     | 104 |
| Table 31.  | Summary of SIO Configuration Registers                  | 106 |
| Table 32.  | Configuration Address Assignments                       | 107 |
| Table 33.  | Combined Register Listing                               | 108 |
| Table 34.  | 660 Bridge Indexed BCR Listing                          | 114 |
| Table 35.  | Compatible ISA Ports (Not on Reference Board)           | 116 |
| Table 36.  | Power Supply Specification                              | 137 |
| Table 37.  | Approximate Power Consumption                           | 137 |
|            | Specifications for 3.3V Regulator on the Motherboard    | 138 |
|            | Specifications for 2.5V Regulator on the Motherboard    | 138 |
|            | Keyboard Connector Pin Assignments                      | 144 |
|            | Mouse Connector Pin Assignments                         | 144 |



| Table 42. | Speaker Connector Pin Assignments                | 145 |
|-----------|--------------------------------------------------|-----|
| Table 43. | Power Good LED Connector                         | 145 |
| Table 44. | HDD LED Connector                                | 145 |
| Table 45. | Reset Switch Connector                           | 146 |
| Table 46. | Fan Connector Pin Assignments                    | 146 |
| Table 47. | 3.3V Power Connector J5 Pin Assignments          | 147 |
| Table 48. | Power Connector J4 Pin Assignments               | 147 |
| Table 49. | AUX5/ON-OFF Connector Pin Assignments            | 148 |
| Table 50. | PCI Connector Pin Assignments                    | 148 |
| Table 51. | ISA Connector Pin Assignments                    | 150 |
| Table 52. | SIMM Connector Pin Assignments                   | 152 |
| Table 53. | Power Switch Connector Pin Assignments           | 154 |
| Table 54. | Power Up Configuration Connector Pin Assignments | 154 |
| Table 55. | L2 SRAM Module Connector Pin Assignments         | 155 |
| Table 56. | RISCWatch Connector Pin Assignments              | 157 |
| Table 57. | Height Considerations                            | 160 |
| Table 58. | Clock Net Lengths ( $7 \le a \le 10$ )           | 165 |
| Table 59. | CPU Bus Nets                                     | 165 |
| Table 60. | Timing Critical Nets                             | 166 |
| Table 61. | PCI Bus Nets                                     | 167 |
| Table 62. | Noise Sensitive Nets                             | 167 |
| Table 63. | PowerPC 603/604 Reference Design Roadmap         | 170 |
| Table 64. | 603e Bill of Materials                           | 189 |
| Table 65. | 604 Bill of Materials                            | 194 |



# About This Book

#### Notice:

The 603 version of the *PowerPC 603/604 Reference Design* is no longer supported. It is replaced by the 603e version of the *603/604 PowerPC Reference Design*. In this document, the term 603 also refers to the PowerPC 603e RISC microprocessor unless otherwise specified.

Power management is beyond the scope of this document.

#### Audience:

This reference design is designed for engineers and system designers who are interested in implementing PowerPC systems that are compliant with the *PowerPC Reference Platform Specification*. The material requires a detailed understanding of computer systems at the hardware and software level.

#### **Reference Material:**

Understanding of the relevant areas of the following documents is required for a good understanding of the reference design:

- PowerPC 604 User's Manual, IBM document MPR604UMU-01
- PowerPC 604 Hardware Specification, IBM document MPR604HSU-01
- PowerPC 603 User's Manual, IBM document MPR603UMU-01
- PowerPC 603e Hardware Specification, IBM document MPR603EHS-01
- PowerPC 603e Technical Summary, IBM document MPR603TSU-04
- IBM27-82660 PowerPC to PCI Bridge User's Manual, IBM document number MPR660UMU-01
- PCI Local Bus Specification, Revision 2.1, available from the PCI SIG
- PowerPC Reference Platform Specification, Version 1.1, IBM document MPRPRPKG
- The Power PC Architecture, second edition, Morgan Kaufmann Publishers (800) 745–7323, IBM document MPRPPCARC–02
- Intel 82378ZB System I/O (SIO) Data Book, Intel order number 290473-004.

The following documents are useful as sources of tutorial and supplementary information about the reference design.

- PowerPC System Architecture, Tom Shanley, Mindshare Press (800) 420-2677.
- IBM27-82650 PowerPC to PCI Bridge User's Manual, IBM document number MPR650UMU-01

#### **Document Conventions:**

Kilobytes, megabytes, and gigabytes are indicated by a single capital letter after the numeric value. For example, 4K means 4 kilobytes, 8M means 8 megabytes, and 4G means 4 gigabytes.

The terms DIMM and SIMM are often used to mean DRAM module.

Hexadecimal values are identified (where not clear from context) with a lower-case letter h at the end of the value. Binary values are identified (where not clear from context) with a lower-case letter b at the end of the value.

In identifying ranges of values *from* and *to* are used whenever possible. The range statement from 0 to 2M means from and including zero up to (but not including) two megabytes. The hexadecimal value for the range from 0 to 64K is: 0000h to FFFFh.

The terms *asserted* and *negated* are used extensively. The term *asserted* indicates that a signal is active (logically true), regardless of whether that level is represented by a high or low voltage. The term *negated* means that a signal is not asserted. The # symbol at the end of a signal name indicates that the active state of the signal occurs with a low voltage level.

**PowerPC** 

# Section 1 Introduction

This document provides a detailed technical description of the PowerPC<sup>™</sup> 603/604 Reference Design, and is intended to be used by hardware, software, test, simulation, and other engineers as a first source of information. Software developers should read through the entire document because pertinent facts may be located in hardware sections.

The focus of this document is mainly the motherboard electronics and firmware. Where appropriate this document references detailed information in other documents. Consult other documents for information on specific I/O devices such as hard drives, CD–ROMs, L2 cache cards, video cards, etc. that comprise a total system.

Recommendations for memory mappings, software implementations, and the like are only recommendations and may or may not represent the algorithms implemented in boot code or operating systems.

**Note:** This document contains several references to the 603/604 Reference Design Power Management Specification; however, the specification was not yet available at the date of printing.

## **1.1 IBM Reference Products**

IBM offers several different PowerPC reference products for a given PowerPC system.

#### 1.1.1 Reference Design

The PowerPC 603/604 Reference Design (reference design) is composed of both the intangible design and the documentation describing that design. The reference design documentation addresses the motherboard electronics, firmware, and various system related issues. The reference design contains this reference design Technical Specification, Gerber format physical design files on an 8mm tape, electrical device model files in Cadence<sup>™</sup> format, system firmware guidelines, schematics, contact information for commented boot ROM source code, and such other device and system information as is deemed helpful.

#### 1.1.2 Reference Board

The PowerPC 603/604 Reference Board (reference board) is the physical implementation of the motherboard part of the reference design. It includes the reference design, the populated motherboard, the boot ROM, and other components as appropriate.

#### 1.1.3 Reference Firmware

The PowerPC 603/604 Reference Firmware (reference firmware) is described in the reference design, and consists of the commented source code of the software contained in the boot ROM. This is available from IBM as discussed in section 10.1.

#### 1.1.4 Reference System

The PowerPC 603/604 Reference System (reference system) consists of a complete 603/604 PowerPC computer system, including the motherboard, enclosure, power supply, cooling devices, and such other adaptors and peripherals as are described in the detailed product offering.

#### 1.2 Purpose

The reference design is aimed at the market for low cost desk top PowerPC personal computers. The motherboard is sized to fit within a BabyAT form factor enclosure, although the enclosure may need to be modified to provide additional cooling and/or additional space for I/O cards.

The reference design is intended to help companies develop their own products using the PowerPC architecture. The reference design may be used:

- As a baseline system in order to gauge the effects of changes on the design
- To test new boot code
- To test operating systems and/or applications
- For performance measuring.

The reference design is:

- A compliant implementation of the PowerPC Hardware Reference Platform Specification, version 1.1
- Tested for functionality to the level of software available at the time of shipping
- A prototype of a system under development which may have prototype ASICs, errata, and/or wiring changes.

The reference design is not:

- A complete market ready design
- Tested for compliance to FCC and other regulatory requirements.

# **1.3 Reference Design Overview**

This section contains an overview of the reference design. The block diagram of the reference design is shown in Figure 1.

The reference design is compliant with the PowerPC Reference Platform Specification Version 1.1.

The core of the system is the PowerPC 603e<sup>™</sup> or PowerPC 604<sup>™</sup> RISC microprocessor. The IBM27-82660 Bridge chipset (660 Bridge) interfaces the CPU to the DRAM memory, and provides L2 cache control for the tagRAM and SRAM components that are located on the CPU bus.

The 660 Bridge also interfaces the CPU to the PCI bus. On the motherboard, the ISA bus bridge is located on the PCI bus. The boot ROM is also physically located on the PCI bus, but is accessed using a special protocol. PCI devices are unable to activate the ROM, and ROM operations do not interfere with the PCI bus protocol.

The reference design also provides three PCI slots, by which major I/O subsystems, such as SCSI and video adaptors, can be connected to the system. The reference design also provides five ISA slots.

The motherboard is designed to an industry standard BabyAT (8.6 in. by 13 in.) form factor. It requires +5V to power most of the components. The motherboard also requires  $\pm$ 12 V to support some of the peripheral features. Components that require +3.3V (such as the PCI bus agents) are supported using a regulator mounted on the motherboard to convert +5V to +3.3V.

## 1.3.1 The CPU

The reference board can be configured with either the 603e, or the 604 implementation of the PowerPC architecture. Only one CPU may be installed at a time.

These CPUs use a CPU bus clock, and are in general capable of running their internal clock at several different multiples of the bus clock frequency. The reference design runs the PCI bus clock at a fixed frequency multiple of one half of the CPU bus clock frequency. The CPU bus clock frequency is adjustable, and is nominally 66MHz.

The reference design supports bi-endian operation, and is equipped with an ESP connector to support RISCWatch debugging and monitor systems.

Consult your IBM representative for currently available choices of CPU type and operating frequency.

#### 1.3.2 IBM27-82660 Bridge

The IBM27-82660 Bridge (660 Bridge) chipset supplies many of the functions of the reference design. The 660 Bridge interfaces the CPU to the L2, system memory, the PCI bus, the ROM, and other reference design components.

#### 1.3.3 L2 Cache

The reference design supplies an L2 cache controller, located inside the 660 Bridge chipset. The motherboard provides a socket for an SRAM module, and the L2 tag RAM (16K x 15, synchronous) is supplied installed on the board. The L2 is a unified, write-thru, direct-





mapped, look-aside cache that supports 1M of SRAM to cache the low 1G of CPU memory space. The L2 supplies data to the CPU bus on write hits and snarfs the data (updates the SRAM data while the memory controller is accessing DRAM memory) on read/write misses. It snoops PCI to memory transactions. Typical read performance with 9ms SRAM is 3-1-1-1, followed by -2-1-1-1 on pipelined reads for sync.



Figure 1. 603/604 Reference Design Block Diagram

## 1.3.4 System Memory

The reference design memory subsystem can support up to 128M of 70ns DRAM memory on four 72 pin modules via sockets. Each SIMM socket can support an 8M or 32M 72 pin SIMM. The DRAM subsystem is 72 bits wide: 64 data bits and eight parity bits. One parity bit is generated for each byte of data written. The 660 Bridge can also be configured to per-

form ECC memory data checking and correction using standard parity DRAM modules. Or it can be configured to disable DRAM parity checking for systems using non-parity DRAM. The 660 Bridge also provides DRAM refresh and supports EDO hyper-page mode DRAM.

Memory access performance from the CPU bus at 66MHz with 70ns DRAM is typically:

- Pipelined burst read: 4-4-4 CPU bus clocks—16 CPU clocks for 32 bytes of data
- Pipelined burst write: 5-4-4-4 CPU bus clocks—17 CPU clocks for 32 bytes of data

Memory access performance from the PCI bus at 33MHz with 70ns DRAM is typically:

- Read bursts 5-1-1-1 -1-1-1 6-1-1-1 -1-1-1 6-1-1-1 -1-1-1 ... 6-1-1-1 -1-1-1,
- Write bursts 5-1-1-1 -1-1-1 3-1-1-1 -1-1-1 3-1-1-1 -1-1-1 ... 3-1-1-1 -1-1-1.

#### 1.3.5 PCI Bus

The 660 Bridge includes the interface between the PCI bus and the rest of the system. The reference design allows CPU to PCI access and PCI bus master to memory access (with snooping), and handles all PCI related system memory cache coherency issues. Three PCI expansion slots are provided.

The reference design also supports memory block locking, types 0 and 1 configuration cycles, and ISA master access to system memory thru the ISA bridge.

#### 1.3.6 Flash ROM

The reference design uses an AMD AM29F040-120 Flash<sup>™</sup> ROM to contain the POST and boot code. It is recommended that Vital Product Data (VPD) such as the motherboard speed and native I/O complement be programmed into in this device. It is possible to program the Flash before or during the manufacturing process.

After power on, the initial code fetched is supplied from this device. The 660 Bridge manages ROM access and control. The reference design supports a 512K Flash.

#### 1.3.7 ISA Bus

The ISA bridge function is provided by an Intel 82378ZB chip (SIO). It provides a PCI to ISA bus bridge where the native I/O and the ISA slots reside, and it provides system services such as ISA bus DMA, PCI bus arbitration, and interrupt control.

#### 1.3.8 Time of Day Clock

The reference design uses a Dallas Semiconductor<sup>™</sup> DS1385S to provide the real time clock (TOD or RTC) function. This device is PC compatible and resides on the X-bus. It features an additional 4K of NVRAM and a replaceable battery.

#### **1.3.9 PS/2<sup>™</sup>** Compatible Keyboard/Mouse Controller

The reference design uses an Intel 8042AH as a keyboard and mouse controller.

The code used is the same version as used in IBM Personal System/2 machines. This microcode may differ from other 8042 type keyboard controllers.

#### 1.3.10 System Clocks

The primary clock generation is accomplished with a Motorola  $^{\rm m}$  MPC970 PLL clock generator, which uses a seed oscillator to generate the CPU and PCI clocks needed by the system.

#### 1.3.11 System I/O EPLD

The system I/O EPLD is a programmable logic device that uses the X-bus signals and the partial decode signals from the SIO to decode chip selects for various components.

#### 1.3.12 Power Management

Power management hardware is included on the board; however, power management capability will be implemented at a later date and will be described in a separate document.

## 1.4 Quickstart Peripheral List

The reference design is intended for typical PC peripherals. Products from a large number of manufacturers should work satisfactorily (see Table 1 for a list of peripherals and materials). Reference boards do not come with the all of the required peripherals, cables, speaker, indicator LEDs, switches, and such that are needed to configure a properly working system.

Table 1 outlines the generic requirements for peripherals and gives examples of some devices that have been used for testing. It is not a recommendation of any particular vendor. The purpose of this table is to outline at least one set of peripherals that may be used to begin testing.

Table 1 does not include cables for a parallel port, indicators, a switch, or a speaker.

An IBM 3101 asynchronous terminal or equivalent is required for testing with the bring up driver (BUD) code. Settings are 8-bit, no parity, one stop bit, and 9600 baud. VT100 or VT52 emulator terminals may be acceptable. It is desirable to also have a video monitor for BUD tests. The boot code will boot with either an async console, a video on motherboard, or both.

## 1.5 Reference Design Level

This documentation supports the release 2.1 version of the 603/604 reference design and reference board. Except as noted, the information herein is believed to be correct for the release 3.0 version of the reference design, once all of the errata are cured (see section 13, Errata for the reference design roadmap).

The reference board schematics are of the release 2.0 reference board, and correctly show the workarounds that are installed on that board in order to work around certain errata.

| Generic Description                                                  | Example Device                                                |
|----------------------------------------------------------------------|---------------------------------------------------------------|
| L2 SRAM card, 256KB                                                  | Alliance Semiconductor AS7M64P3256–15C                        |
| Loctite 384 adhesive, 300ml cartridge                                | Loctite Corp. 17041                                           |
| Loctite 384 activator, 10 liter can                                  | Loctite Corp. 17101                                           |
| Video adapter card, PCI S3                                           | Diamond Stealth (S3) 864                                      |
| SCSI adaptor card, PCI                                               | NCR 8100S with 609–039–1635 controller                        |
| Super I/O adaptor ( IDE, floppy, serial ports, parallel ports, etc.) | Acculogic sIDE-4/HP (110-00139-00E00)                         |
| Audio adaptor card                                                   | Creative Labs Soundblaster 16                                 |
| Floppy disk drive, 3.5"x1.44MB                                       | Alps DFR723F, IBM 73G4514, Mitsubishi MF355F–258UG            |
| Hard disk drive, SCSI–2, 8 bit                                       | Quantum LPS270/5405, Maxtor MXT–540SL, IBM WDS–3200 (79F4042) |
| Hard disk drive, SCSI 1GB                                            | IBM 94G3187                                                   |
| Hard disk drive, IDE 1GB                                             | Maxtor HDMC71260AC                                            |
| CD_ROM drive, internal SCSI                                          | Toshiba XM–4101BMY                                            |
| CD_ROM drive, internal SCSI, 4x                                      | Toshiba 5301–4x                                               |
| CD_ROM drive, internal IDE, 4x                                       | Chinnon CDS5451                                               |
| Chassis, Baby AT                                                     | Olsen Metal Products CC300249–17                              |
| Power supply, 200W Energy Star                                       | API-3186S, IBM 06H2968                                        |
| Box fan                                                              | Panaflow FBA08T12M                                            |
| Box fan shock mounts                                                 | IBM 81F7977                                                   |
| Internal cables, floppy, SCSI, and CD–<br>ROM                        | Standard cables                                               |
| Speaker, internal $8\Omega$ .5W 2pin                                 |                                                               |
| LED, 2.5 ma drive                                                    |                                                               |
| Asynchronous terminal                                                | IBM 3101                                                      |
| Super VGA monitor                                                    | IBM 6324, 6325, 6327, 9524, 9525, 9527, 9521                  |
| Keyboard, PS/2 compatible                                            |                                                               |
| Mouse, PS/2 compatible                                               |                                                               |

|  | Table 1. | Quickstart | <b>Peripheral List</b> |
|--|----------|------------|------------------------|
|--|----------|------------|------------------------|



# Section 2 CPU and CPU Bus

This section discusses topics that are directly related to the CPU, including how the 660 bridge decodes CPU initiated transfers as a function of the transfer type and address range. For more information, refer to the 660 Bridge User's Manual.

The reference design supports CPU bus speeds up to 66MHz, and PCI bus speeds up to 33MHz. The reference design is initially configured with a CPU:PCI bus speed ratio of 2:1. The CPU:PCI clock ratio can be changed to 1:1 or 3:1 by reconfiguring the clock generator and the 660 bridge, as long as other system considerations are handled correctly.

## 2.1 CPU Bus Masters

The reference design uses a single CPU, of either the PowerPC 603e or PowerPC 604 family, and an external L2 cache is not allowed. Thus there are only two bus masters on the CPU bus, the CPU and the 660 bridge. CPU bus arbitration is greatly simplified, and the multi-processor capabilities of the 660 bridge are not used. The remaining arbitration on the CPU bus is between the CPU and the snoop broadcasting logic in the 660 bridge. Since the 660 bridge parks the CPU bus on CPU1 whenever the bus is idle, CPU latency is minimized.

One level of address bus pipelining is supported, and most data writes are posted. Precise exceptions are reported via TEA#, and imprecise exceptions are reported via MCP#. PIO, or programmed I/O transactions (XATS# type) are not supported.

## 2.1.1 603e CPU

The 603e version of the reference design operates the 603e in 64 bit data bus mode.

The reference design is initially configured for DRTRY# mode, and can be reconfigured to no-DRTRY# mode by populating R440 = 0 ohm. In DRTRY# mode, data is assumed to have been speculatively presented to the CPU, and so is held for one clock in an internal CPU latch before being presented to the CPU data consumers. In no-DRTRY# mode, the data is assumed to be good when TA# is sampled active, so it is immediately forwarded without the delay cycle. Use of this mode mainly speeds up reads from the L2.

The 603e version of the reference design runs at 3:2 603e internal clock to bus clock ratio at 99MHz:66MHz. CPU PLL\_CFG[0:3] is set to 1100.

On the 603e version of the reference board, the following are populated: R425 and R426 with 1k ohm resistors, and R423 and R424 with with 10k ohm resistors. The following are not populated: R421, R422, R427, and R428, R377.



#### 2.1.2 604 CPU

The reference design is initially configured for DRTRY# mode, and can be reconfigured to no-DRTRY# mode by populating R440 = 0 ohm.

The 604 version of the reference design is initially configured to run at 2:1 604 internal clock to bus clock ratio at 132MHz:66MHz. CPU PLL\_CFG[0:3] is set to 0100. The 604 can be configured to run with different internal to bus clock ratios as described in the 604 User's Manual.

The clock generator can be configured to produce different frequencies. Some examples are shown in Table 2.

| CPU Internal Clock (MHz) | CPU Bus Clock (MHz) | PCI Bus Clock (MHz) | Crystal Y2A (MHz) |  |  |
|--------------------------|---------------------|---------------------|-------------------|--|--|
| 100                      | 50                  | 25                  | 12.5              |  |  |
|                          | 66                  | 33                  | 16.5              |  |  |
| 120                      | 60                  | 30                  | 15                |  |  |
| 132                      | 66                  | 33                  | 16.5              |  |  |

| Table 2. Example Clock Generator Frequence | ies |
|--------------------------------------------|-----|
|--------------------------------------------|-----|

On the 604 version of the reference board, the following are populated: R423 (10k) and R425, R426, and R428 with with 1k ohm resistors, and R377 with 0 ohm. The following are not populated: R421, R422, R424, and R427.

## 2.2 System Response by CPU Bus Transfer Type

All access to the rest of the system is provided to the CPU by the 660 Bridge. Table 3 shows the 660 Bridge decoding of CPU bus transfer types. Based on TT[0:3], the 660 Bridge responds to CPU bus master cycles by generating a read transaction, a write transaction, or an address-only response. The 660 Bridge ignores TT[4] when it evaluates the transfer type.

The bridge decodes the target of the transaction based on the address range of the transfer as shown in Table 4. The transfer type decoding shown in Table 3 combines with the target decoding to produce the following:

- System memory reads and writes
- PCI I/O reads and writes
- PCI configuration reads and writes
- PCI interrupt acknowledge reads
- PCI memory reads and writes
- System ROM reads and writes
- Various bridge control register (BCR) reads and writes.

| TT[0:3] | 60X Operation                            | 60X Bus<br>Transaction | 660 Bridge Operation For CPU to<br>Memory Transfers                                                                                                                | 660 Bridge Operation For CPU to<br>PCI Transactions |  |
|---------|------------------------------------------|------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------|--|
| 0000    | Clean block or lwarx                     | Address only           | Asserts AACK#. No other response. No PCI transaction.                                                                                                              |                                                     |  |
| 0001    | Write with flush                         | SBW(1)<br>or burst     | Memory write operation.                                                                                                                                            | PCI write transaction.                              |  |
| 0010    | Flush block or stwcx                     | Address only           | Asserts AACK#. No other response. No                                                                                                                               | PCI transaction.                                    |  |
| 0011    | Write with kill                          | SBW or burst           | Memory write operation. L2 invalidates addressed block.                                                                                                            | PCI write transaction.                              |  |
| 0100    | sync or tlbsync                          | Address only           | Asserts AACK#. No other response. No PCI transaction.                                                                                                              |                                                     |  |
| 0101    | Read or read with no intent to cache     | SBR(1)<br>or burst     | Memory read operation.                                                                                                                                             | PCI read transaction.                               |  |
| 0110    | Kill block or icbi                       | Address only           | Asserts AACK#. L2 invalidates addressed block.                                                                                                                     | Asserts AACK#. No other response.                   |  |
| 0111    | Read with intent to modify               | Burst                  | Memory read operation.                                                                                                                                             | PCI read transaction.                               |  |
| 1000    | eieio                                    | Address only           | Asserts AACK#. No other response. No PCI transaction.                                                                                                              |                                                     |  |
| 1001    | Write with flush atomic, stwcx           | SBW                    | Memory write operation.                                                                                                                                            | PCI write transaction.                              |  |
| 1010    | ecowx                                    | SBW                    | Asserts AACK# and TA# if the transaction is not claimed by another 60X bus device. No PCI transaction. No other response.                                          |                                                     |  |
| 1011    | Reserved                                 |                        | Asserts AACK#. No other response. No PCI transaction.                                                                                                              |                                                     |  |
| 1100    | TLB invalidate                           | Address only           | Asserts AACK#. No other response. No PCI transaction.                                                                                                              |                                                     |  |
| 1101    | Read atomic, Iwarx                       | SBR or burst           | Memory read operation.                                                                                                                                             | PCI read transaction.                               |  |
| 1110    | External control in,<br>eciwx            | Address only           | 660 asserts all ones on the CPU data bus. Asserts AACK# and TA# if the transaction is not claimed by another 60X bus device. No PCI transaction. No othe response. |                                                     |  |
| 1111    | Read with intent to modify atomic, stwcx | Burst                  | Memory read operation.                                                                                                                                             | PCI read transaction.                               |  |

#### Note:

(1)As used in this table, SBR means Single-Beat Read, and SBW means Single-Beat Write.

Transfer types in Table 3 that have the same response are handled identically by the bridge. For example, if the address is the same, the bridge generates the same memory read transaction for transfer types 0101, 0111, 1101, and 1111.

The 660 Bridge does not generate PCI or system memory transactions in response to address only transfers. The bridge does drive all-ones onto the CPU bus and signals TA# during an eciwx if no other CPU bus agent claims the transfer.

References in the remainder of this document to a CPU read, assume one of the transfer types in Table 3 that produce the read response from the 660 bridge. Likewise, references to a CPU write refer to those transfer type that produce the write response.

# 2.3 System Response by CPU Bus Address Range

The 660 Bridge determines the target of a CPU bus master transaction based on the CPU bus address range as shown in Table 4. The acronym BCR means bridge control register.

| CPU Bus Address                                 | Other<br>Conditions                                      | Target Transaction                                         | Target Bus Address                                        | Notes  |
|-------------------------------------------------|----------------------------------------------------------|------------------------------------------------------------|-----------------------------------------------------------|--------|
| 0 to 2G<br>0000 0000h to 7FFF FFFFh             |                                                          | System Memory                                              | 0 to 2G<br>0000 0000h to 7FFF FFFFh                       | (1)(2) |
| 2G to 2G + 8M<br>8000 0000h to 807F FFFh        | Contiguous<br>Mode                                       | PCI I/O Transaction, BCR Transaction,<br>or                | 0 to 8M<br>0000 0000h to 007F FFFFh                       | (3)    |
|                                                 | Non-Contigu-<br>ous<br>Mode                              | PCI Configuration<br>(Type 1) Transaction                  | 0 to 64K<br>0000 0000h to 0000 FFFFh                      | (4)    |
| 2G + 8M to 2G + 16M<br>8080 0000h to 80FF FFFFh |                                                          | PCI Configuration<br>(Type 0) Transaction                  | PCI Configuration Space<br>0080 0000h to 00FF FFFFh       |        |
| 2G + 16M to 3G – 8M<br>8100 0000h to BF7F FFFFh |                                                          | PCI I/O Transaction                                        | 16M to 1G – 8M<br>0100 0000h to 3F7F FFFFh                |        |
| 3G – 8M to 3G<br>BF80 0000h to BFFF FFFFh       |                                                          | BCR Transactions<br>and PCI Interrupt<br>Ack. Transactions | 1G – 8M to 1G<br>3F80 0000h – 3FFF FFFFh                  | (3)(6) |
| 3G to 4G – 2M<br>C000 0000h to FFDF FFFFh       |                                                          | PCI Memory<br>Transaction                                  | 0 to 1G – 2M<br>0000 0000h to 3FDF FFFFh                  |        |
| 4G – 2M to 4G<br>FFE0 0000h to FFFF FFFFh       | Direct Attach<br>ROM Read,<br>Write, or Write<br>Lockout | BCR Transaction                                            | 0 to 2M<br>0000 0000h to 001F FFFh<br>(ROM Address Space) | (2)    |
|                                                 | Remote ROM                                               | PCI Memory Transaction to I/O Bus<br>Bridge                | 1G – 2M to 1G<br>3FE0 0000h to 3FFF FFFFh                 | (2)    |

Table 4. 660 Bridge Address Mapping of CPU Bus Transactions

## Notes for Table 4:

- 1. System memory can be cached. Addresses from 2G to 4G are not cacheable.
- 2. Memory does not occupy the entire address space.
- 3. Registers do not occupy the entire address space.
- 4. Each 4K page in the 8M CPU bus address range maps to 32 bytes in PCI I/O space.
- 5. Registers and memory do not occupy the entire address space. Accesses to unoccupied addresses result in all one-bits on reads and no-ops on writes.
- 6. A memory read of BFFF FFF0h generates an interrupt acknowledge transaction on the PCI bus.

## 2.3.1 Address Mapping for Non-Contiguous I/O

Figure 2 shows the address mapping that the 660 Bridge performs in non-contiguous mode. The I/O map type register (address 8000 0850h) and the bridge chip set options 1 register (index BAh) control the selection of contiguous and non-contiguous I/O. In non-contiguous mode, the 8M address space of the 60X bus is compressed into 64K of PCI address space, and the 60X CPU cannot create PCI I/O addresses from 64K to 8M.

In non-contiguous I/O mode, the 660 Bridge partitions the address space so that each 4K page is remapped into a 32-byte section of the 0 to 64K ISA port address space, so that 60X CPU protection attributes can be assigned to any of the 4K pages. This provides a flex-

ible mechanism to lock the I/O address space from change by user-state code. This partitioning spreads the ISA I/O address locations over 8M of CPU address space.

In non-contiguous mode, the first 32 bytes of a 4K page are mapped to a 32-byte space in the PCI address space. The remainder of the addresses in the 4K page are mirrors into the the same 32-byte PCI space. Each of the 32 contiguous port addresses in each 4K page has the same protection attributes in the CPU.



Figure 2. Non-Contiguous PCI I/O Address Transformation

For example in Figure 3, 60X CPU addresses 8000 0000h to 8000 001Fh are converted to PCI I/O port 0000h through 001Fh. PCI I/O port 0020h starts in the next 4K page at 60X CPU address 8000 1000h.



Figure 3. Non-Contiguous PCI I/O Address Translation

## 2.3.2 Address Mapping for Contiguous I/O

In contiguous I/O mode, CPU addresses from 2G to 2G + 8M generate a PCI I/O cycle on the PCI bus with PCI\_AD[29:00] unchanged. The low 64K of PCI I/O addresses are forwarded to the ISA bus unless claimed by a PCI agent.

Memory page protection attributes may only be assigned by 4K groups of ports, rather than by 32-port groups as in the non-contiguous mode. This is the power-on default mode. Figure 4 gives an example of contiguous I/O partitioning.



Figure 4. Contiguous PCI I/O Address Translation

## 2.3.3 PCI Final Address Formation

The 660 Bridge maps 60X CPU bus addresses from 2G to 4G as PCI transactions, error address register reads, or ROM reads and writes. The 660 Bridge manipulates 60X bus addresses from 2G to 4G to generate PCI addresses as follows:

- PCI\_AD[31:30] are set to zero.
- PCI\_AD[2:0] are unmunged if little-endian mode is selected.
- After unmunging, PCI\_AD[1:0] are set to 00b except for PCI I/O cycles.

# 2.4 CPU to Memory Transfers

The system memory address space is from 0 to 2G. Physical memory does not occupy the entire address space. When the CPU reads an unpopulated location, the 660 Bridge returns all-ones and completes the transfer normally. When the CPU writes to an unpopulated location, the Bridge signals normal transfer completion to the CPU but does not write the data to memory. The memory select error bit in the error status 1 register (bit 5 in index C1h) is set in both cases.

All CPU to memory writes are posted and can be pipelined.

The 660 Bridge supports all CPU to memory bursts, and all single-beat transfer sizes and alignments that do not cross an 8-byte boundary, which includes all memory transfers initiated by the 603/604 CPU.

PowerPC

#### 2.4.1 LE Mode

The bridge supports all transfer sizes and alignments that the CPU can create in LE mode; however, all loads or stores must be at natural alignments in LE mode (or the CPU will take an alignment exception). Also, load/store multiple word and load/store string word instructions are not supported in the CPU in LE mode.

## 2.5 CPU to PCI Transactions

Since all CPU to PCI transactions are CPU memory mapped, software must in general utilize the EIEIO instruction which enforces in-order execution, particularly on PCI I/O and configuration transactions. Some PCI memory operations can be sensitive to order of access also. See the 660 Bridge User's Manual.

All addresses from 2G to 4G (including ROM space) must be marked non-cacheable. See the PowerPC Reference Platform Specification. The reference design supports all PCI bus protocols during CPU to PCI transactions.

The reference design supports all CPU to PCI transfer sizes that do not cross a 4-byte boundary, and, to support the 604 store multiple instruction, the reference design supports 8-byte CPU to PCI writes that are aligned on an 8-byte boundary. The bridge does not support CPU bursts to the PCI bus.

When the 660 bridge decodes a CPU access as targeted for the PCI, the 660 bridge requests the PCI bus. Once the SIO grants the PCI bus to the 660 bridge, the bridge initiates the PCI cycle and releases the bus.

CPU to PCI transactions that the PCI target retries, cause the 660 Bridge to deassert its PCI\_REQ# (the Bridge follows the PCI retry protocol). The Bridge stays off of the PCI bus for two PCI clocks before reasserting PCI\_REQ# (or FRAME#, if the PCI bus is idle and the PCI\_GNT# to the Bridge is active).

#### 2.5.1 CPU to PCI Read

If the CPU to PCI cycle is a read, a PCI read cycle is run. If the PCI read cycle completes, the data is passed to the CPU and the CPU cycle is ended. If the PCI cycle is retried, the CPU cycle is retried. If a PCI master access to system memory is detected before the PCI read cycle is run then the CPU cycle is retried (and no PCI cycle is generated).

#### 2.5.2 CPU to PCI Write

If the CPU to PCI cycle is a write, a PCI write cycle is run. CPU to PCI I/O writes are not posted, as per the *PCI Local Bus Specification* version 2.1. If the PCI transaction is retried, the Bridge retries the CPU.

CPU to PCI memory writes are posted, so the CPU write cycle is ended as soon as the data is latched. If the PCI cycle is retried, the Bridge retries the cycle until it completes.

#### 2.5.2.1 Eight-Byte Writes to the PCI (Memory and I/O)

The 660 Bridge supports 1-byte, 2-byte, 3-byte, and 4-byte transfers to and from the PCI. The 660 Bridge also supports 8-byte memory and I/O writes (writes only, not reads) to the PCI bus. This enables the use of the 604 store multiple instruction to PCI devices.When an 8-byte write to the PCI is detected, it is not posted initially. Instead the CPU waits until the first 4-byte write occurs, then the second 4-byte write is posted. If the PCI retries on



the first four byte transfer or a PCI master access to system memory is detected before the first 4-byte transfer then the CPU is retried. If the PCI retries on the second 4-byte transfer then the 660 Bridge retries the PCI write.

## 2.5.3 CPU to PCI Memory Transactions

CPU transfers from 3G to 4G–2M are mapped to the PCI bus as memory transactions.

## 2.5.4 CPU to PCI I/O Transactions

CPU transfers from 2G+16M to 3G–8M are mapped to the PCI bus as I/O transactions. In compliance with the PCI specification, the 660 Bridge master aborts all I/O transactions that are not claimed by a PCI agent.

## 2.5.5 CPU to PCI Configuration Transactions

The reference design allows the CPU to generate type 0 and type 1 PCI configuration cycles. The CPU initiates a transfer to the appropriate address, the 660 bridge decodes the cycle and generates a request to the PCI arbiter in the SIO. When the PCI bus is acquired, the 660 bridge enables its PCI\_AD drivers and drives the address onto the PCI\_AD lines for one PCI clock before it asserts PCI\_FRAME#. Predriving the PCI\_AD lines for one clock before asserting PCI\_FRAME# allows the IDSELs to be resistively connected to the PCI\_AD[31:0] bus at the system level.

The transfer size must match the capabilities of the target PCI device for configuration cycles. The reference design supports 1-, 2-, 3-, and 4-byte transfers that do not cross a 4-byte boundary.

Address unmunging and data byte swapping follows the same rules as for system memory with respect to BE and LE modes of operation. Address unmunging has no effect on the CPU address lines which correspond to the IDSEL inputs of the PCI devices.

## 2.5.5.1 Preferred Method of Generating PCI Configuration Transactions

The preferred method for generating PCI configuration cycles is via the 660 Bridge indexed Bridge Control Registers (BCR). This configuration method is described in section 4 of the 660 User's Manual. The IDSEL assignment and their respective PCI\_AD lines are shown in Table 5. The addresses used for configuration are assigned as shown in Table 5.

## 2.5.5.2 650 Bridge compatible method

If it is not possible to use indexed BCRs to generate PCI configuration cycles, they can be generated by an alternate method known as the 650 bridge compatible method. CPU accesses to the address range 2G+8M to 2G+16M cause the bridge to arbitrate for the PCI bus and then to execute a type 0 PCI configuration transaction as described in the PowerPC Reference Platform Specification and implemented by the IBM27–82650 PowerPC to PCI Bridge. This is referred to as the 650 compatible configuration method. This method of accessing PCI configuration space does not allow access to the PCI configuration registers in the bridge chip, and it should not be used unless required to maintain 650 compatibility.

When using the 650 bridge compatible configuration method, use only the specified address. Using certain other addresses could cause bus contention because multiple PCI slots could be selected. For example, using any CPU address in the range 8080 0000 to 80FF FFFF with both AD11 = 1 and AD12 = 1 causes selection of both the SIO and any device in slot 1, possibly resulting in damage.

| Device               | IDSEL Line | 60X Address* | PCI Address |
|----------------------|------------|--------------|-------------|
| Intel SIO 82378ZB    | A/D 11     | 8080 08XXh   | 080 08XX    |
| PCI slot 1           | A/D 12     | 8080 10XXh   | 080 10XX    |
| PCI slot 2           | A/D 13     | 8080 20XXh   | 080 20XX    |
| PCI slot 3           | A/D 14     | 8080 40XXh   | 080 40XX    |
| Reserved config scan | A/D 18     | 8084 00XXh   | 084 00XX    |

Table 5. 660 Bridge Address Mapping of CPU Bus Transactions

**Note:** \*This address is independent of contiguous I/O mode.

#### 2.5.6 CPU to PCI Interrupt Acknowledge Transaction

Reading the interrupt acknowledge address (BFFF FFF0h) causes the bridge to arbitrate for the PCI bus and then to execute a standard PCI interrupt acknowledge transaction. The system interrupt controller in the ISA bridge claims the transaction and supplies the 1-byte interrupt vector. There is no physical interrupt vector BCR in the bridge. Other PCI bus masters can initiate interrupt acknowledge transactions, but this may have unpredictable effects.

#### 2.5.7 PCI Lock

The 660 Bridge does not set PCI locks when acting as the PCI master. The PCI\_LOCK# signal in the 660 Bridge supports resource locking of one 32-byte cache sector (block) of system memory. Once a PCI lock is established, the block address is saved. Subsequent accesses to that block from other PCI bus masters or from the CPU bus are retried until the lock is released.

The bridge generates a flush-sector snoop cycle on the CPU bus when a PCI bus master sets the PCI lock. The flush-sector snoop cycle causes the L1 and L2 caches to invalidate the locked block, which prevents cache hits on accesses to locked blocks. If the L1 contains modified data, the PCI cycle is retried and the modified data is pushed out to memory.

Note: The 60X processors do not have bus-locking functions. Instead, they use the *load reserve* and *store conditional* instructions (lwarx and stwcx) to implement exclusive access. To work with the lwarx and stwcx instructions, the 660 Bridge generates a flush-sector operation to the CPU in response to the PCI read that begins a PCI lock.

## 2.6 CPU to ROM Transfers

The *PowerPC Reference Platform Specification* allocates the upper 8M of the 4G CPU address space as ROM space. The reference design implements a 2M ROM space from 4G–2M to 4G. The actual ROM is a 512K device located at 4G–2M. The ROM is attached to the 660 bridge via the PCI\_AD lines. This mode is required when using the Intel SIO. ROM device writes and write-protect commands are supported. See the 660 Bridge User's Manual for more information.

The ROM device attaches to the 660 bridge by means of control lines and the PCI\_AD[31:0] lines. When a CPU bus master reads from the ROM, the bridge masters a BCR transaction, during which it reads the ROM and returns the data to the CPU. CPU writes to the ROM and ROM write-protection operations are also forwarded to the ROM device.

Although connected to the PCI\_AD lines, the ROM is not a PCI agent. The ROM and the PCI agents do not interfere with each other because the ROM is under bridge control, and

the bridge does not enable the ROM except during ROM cycles. The bridge accesses the ROM by means of BCR transactions. Other PCI devices cannot read or write the ROM because they cannot generate BCR transactions.

## 2.6.1 CPU to ROM Read

At power-on, the 603/604 CPU comes up in BE Mode with the L1 cache disabled, and begins fetching instructions (using 8-byte single beat reads) at address FFF0 0100 (4G - 1M + 100h). The reference design logic also resets to BE mode.

The system ROM address space is from 4G - 2M to 4G. Since the size of the installed ROM is less than 2M (512K), it is mirrored every 512K throughout the ROM space. Location 0 of the 512K ROM is mapped to CPU bus addresses 4G-2M, 4G-1.5M, 4G-1M, and 4G-.5M.

The Flash is located on the PCI bus physically but not logically, and is 8 bits wide. This requires the 660 Bridge to decode Flash address, run 8 cycles to PCI bus without activating FRAME, accumulate the 8 single bytes of read data into an 8-byte group and generate a TA# and an AACK# to complete the cycle. The CPU can also read the ROM using bursts, but it receives the same 2 instructions from the ROM on each beat of the burst. For more information, see the 660 Bridge User's Manual.

Software can lock out the ROM using a 660 bridge BCR. When the CPU writes to any ROM location while the ROM is locked out, the bridge signals normal transfer completion to the CPU but does not write the data to the ROM. The CPU bus write to the locked flash bit in the 660 bridge error status 2 register (bit 0 in index C5h) is set.

## 2.6.2 CPU to ROM Write

Writing to Flash is another very specialized cycle. Only one address (FFFF FFF0) is used for writing data to Flash. The Flash address and data are both encoded into four bytes and written using a 4-byte write transfer. Eight byte and burst transfers to the ROM are not supported. See the 660 Bridge User's Manual.

Writes to Flash may be performed in either BE or LE mode. The data byte swapper in the 660 Bridge is gated according to endian mode. Writes in BE mode occur in natural sequence. However, address unmunging in LE mode has no effect on the cycle because the addresses are ignored. Therefore, software must reverse the byte significance of the data and address encoded into the store instructions for LE mode writes to the ROM.

## 2.6.2.1 ROM Write Protection

Flash write protection must be implemented within software. Port FFFF FFF1 can be used to lock out all Flash writes. Writing any data to this port address locks out all Flash writes until the 660 Bridge is hardware reset. In addition, the Flash itself has means to permanent-ly lock out changing certain sectors by writing control sequences. Consult the Flash Specification for details.

## 2.6.3 CPU to BCR Transfers

The 660 Bridge can be extensively programmed by means of the Bridge Control Registers (BCR). See the 660 Bridge User's Manual for a description of the operation and programming of the 660 bridge BCRs.



# Section 3 PCI Bus

The reference design includes a 32-bit PCI bus at frequencies up to 33MHz. The PCI bus is compatible with the PCI Specification, revisions 2.0 and 2.1. The power supply voltage is 3.3v, and the reference design components have 5v tolerant I/O. Up to three PCI cards may be added to the system, which provides full hardware and software support for PCI 2.0 and 2.1 compliant PCI agents.

The PCI bus can be run an one-third, one-half, or the same frequency as the 60X CPU bus, and is initially configured to run at one half of the CPU bus speed.

PCI bus activity initiated by the CPU is discussed in section 2. This section describes PCI bus transactions initiated by a (non-660-bridge) PCI bus master.

# 3.1 PCI Transaction Decoding

When a PCI bus master initiates a transaction on the PCI bus, the transaction either misses and is master aborted, or it is claimed by a PCI target. The target can be either the 660 bridge or another PCI target.

#### 3.1.1 PCI Transaction Decoding By Bus Command

Table 6 shows the responses of the 660 bridge and other agents to various PCI bus transactions initiated by a PCI bus master other than the 660 bridge. As shown in Table 6, the 660 bridge ignores (No response) all PCI bus transactions except PCI memory read and write transactions, which it decodes as possible system memory accesses.

| C[3:0] | PCI Bus Command             | Can a PCI Bus Master<br>Initiate this Transaction? | 660 Bridge Response to the Transaction | Can Another PCI Target<br>Claim the Transaction?  |  |
|--------|-----------------------------|----------------------------------------------------|----------------------------------------|---------------------------------------------------|--|
| 0000   | Interrupt Acknowledge       | No. Only the 660 Bridge is allowed to initiate.    | None                                   | Yes. The ISA bridge is intended to be the target. |  |
| 0001   | Special Cycle               | Yes                                                | None                                   | Yes                                               |  |
| 0010   | I/O Read                    | Yes                                                | None                                   | Yes                                               |  |
| 0011   | I/O Write                   | Yes                                                | None                                   | Yes                                               |  |
| 0100   | Reserved                    | No. Reserved                                       | None                                   | n/a                                               |  |
| 0101   | Reserved                    | No. Reserved                                       | None                                   | n/a                                               |  |
| 0110   | Memory Read                 | Yes                                                | System memory read                     | Yes, if no address conflict.                      |  |
| 0111   | Memory Write                | Yes                                                | System memory write.                   | Yes, if no address conflict.                      |  |
| 1000   | Reserved                    | No. Reserved                                       | None                                   | n/a                                               |  |
| 1001   | Reserved                    | No. Reserved                                       | None                                   | n/a                                               |  |
| 1010   | Configuration Read          | No. Only 660 Bridge.                               | None                                   | Yes                                               |  |
| 1011   | Configuration Write         | No. Only 660 Bridge.                               | None                                   | Yes                                               |  |
| 1100   | Memory Read Multiple        | Yes                                                | System memory read                     | Yes, if no address conflict.                      |  |
| 1101   | Dual Address Cycle          | Yes                                                | None                                   | Yes                                               |  |
| 1110   | Memory Read Line            | Yes                                                | System memory read                     | Yes, if no address conflict.                      |  |
| 1111   | Memory Write and Invalidate | Yes                                                | System memory write                    | Yes, if no address conflict.                      |  |

 Table 6. Reference Design Responses to PCI\_C[3:0] Bus Commands

#### 3.1.2 PCI Memory Transaction Decoding By Address Range

When a PCI bus master transaction is decoded by bus command as a system memory read or write, the 660 bridge checks the address range. Table 7 shows the mapping of PCI bus master memory accesses to system memory. This is the mapping that the 660 bridge uses when it decodes the bus command to indicate a system memory access.

| Table 7. Mapping of 1 of Memory Space, 1 art 1 |                            |                      |                |                    |  |  |
|------------------------------------------------|----------------------------|----------------------|----------------|--------------------|--|--|
| PCI Bus Address                                | Other Conditions           | Target Cycle Decoded | Target Address | Notes              |  |  |
| 0 to 2G                                        | IGN_PCI_AD31<br>Deasserted | Not Decoded          | N/A            | No Response.       |  |  |
|                                                | IGN_PCI_AD31<br>Asserted   | System Memory *      | 0 to 2G        | Snooped by caches. |  |  |
| 2G to 4G                                       |                            | System Memory *      | 0 to 2G        | Snooped by caches. |  |  |

 Table 7. Mapping of PCI Memory Space, Part 1

#### Note:

\*Memory does not occupy this entire address space. Accesses to unoccupied space are not decoded.

Unless the IGN\_PCI\_AD31 signal is asserted, PCI memory accesses in the 0 to 2G address range are ignored by the 660 Bridge. There is no system memory access, no snoop

# **PowerPC**

cycle, and the 660 bridge does not claim the transaction. When the IGN\_PCI\_AD31 signal is asserted, the 660 Bridge maps PCI memory accesses from 0 to 2G directly to system memory at 0 to 2G. PCI memory accesses from 2G to 4G are mapped to system memory from 0 to 2G.

PCI memory access that are mapped to system memory cause the 660 bridge to claim the transaction, access system memory, and arbitrate for the CPU bus and broadcast a snoop operation on the CPU bus. A detailed description of the snoop process is presented in the 660 Bridge User's Manual.

Table 8 gives a more detailed breakdown of the reference design response to PCI memory transactions in the 0 to 2G range. Note that the preferred mapping of PCI memory, so that it can be accessed both by the CPU and by PCI bus masters, is from 16M to 1G–2M.

| PCI Bus Address | Target Resource    | System Memory Address                                  | Snoop Address |
|-----------------|--------------------|--------------------------------------------------------|---------------|
| 2G to 4G        | System memory (1)  | 0 to 2G                                                | 0 to 2G       |
| 1G-2M to 2G     | Reserved (2)       | No system memory access.                               | No snoop.     |
| 16M to 1G–2M    | PCI Memory         | The 660 bridge ignores PCI memory transactions in this |               |
| 0 to 16M        | PCI/ISA Memory (3) | range.                                                 |               |

 Table 8. Mapping of PCI Memory Space, Part 2

#### Notes:

- 1) The 660 bridge maps PCI bus master memory transactions in the 2G to 4G range to system memory, and the CPU is unable to initiate PCI memory transactions to this address range, so do not map devices to this PCI memory address range.
- 2) The CPU (thru the 660 bridge) can not access the 1G–2M to 2G address range, so do not map PCI devices herein unless the CPU will not access them.
- 3) Transactions initiated on the PCI bus by the ISA bridge on behalf of an ISA bus master only (IGN\_PCI\_AD31 asserted for an SIO), are forwarded to system memory and broadcast snooped to the CPU bus from 0 to 16M. If this is not an ISA bus master transaction, then the 660 bridge ignores it. Note that the 660 bridge will also forward PCI transactions from 16M to 2G if IGN\_PCI\_AD31 is asserted during an ISA-bridge-mastered transaction, and that this capability is not normally used.

## 3.1.3 PCI I/O Transaction Decoding

The 660 Bridge initiates PCI I/O transactions on behalf of the CPU. Other PCI bus masters are also allowed to initiate PCI I/O transactions. Table 9 shows the reference design mapping of PCI I/O transactions. The 660 bridge ignores PCI I/O transactions.

PCI/ISA I/O is mapped to PCI I/O space from 0 to 64K. The ISA bridge subtractively decodes these transactions (and also PCI memory transactions from 0 to 16M). Other devices may actively decode and claim these transactions without contention.

PCI I/O is assigned from 16M to 1G-8M.

| PCI Bus Address | Target Resource | Other System Activity                                    |
|-----------------|-----------------|----------------------------------------------------------|
| 1G-8M to 4G     | Reserved (1)    | The 660 Bridge ignores I/O transactions initiated by PCI |
| 16M to 1G-8M    | PCI I/O devices | bus masters.                                             |
| 8M to 16M       | Reserved (1)    |                                                          |
| 64K to 8M       | Reserved (2)    |                                                          |
| 0 to 64K        | PCI/ISA I/O     |                                                          |

| Table 9. | . Mapping of PCI Master I/O Transactions |
|----------|------------------------------------------|
|----------|------------------------------------------|

#### Notes:

- 1) The CPU (thru the 660 bridge) can not access this address range, so do not map PCI devices herein unless the CPU will not access them.
- In contiguous mode, the CPU (thru the 660 bridge) can create PCI I/O addresses in the 64K to 8M range. In non-contiguous mode, the CPU can only access PCI addresses from 0 to 64K.

#### 3.1.4 ISA Master Considerations

Since the reference design implements IGN\_PCI\_AD31 and uses an Intel SIO, memory transactions produced on the PCI bus by the ISA bridge on behalf of an ISA master, are forwarded to system memory at the corresponding address (0 —16M).

If ISA masters are utilized and the SIO is programmed to forward their cycles to the PCI bus, then no other PCI device (e.g. video) is allowed to be mapped at the same addresses because contention would result.

The SIO chip contains registers to control which ranges of ISA addresses are forwarded to the PCI bus.

ISA masters cannot access any PCI memory.

For more information on the handling of ISA bus master operations, see the 660 Bridge User's Manual and the SIO data book.

## 3.2 PCI Transaction Details

Details of the reference design implementation of various PCI transactions, including sequencing, timing, and interactions with the CPU bus, are found in the 660 Bridge User's Manual.



PCI bus masters are not able to access the boot ROM, the BCRs in the 660 bridge, or the CPU bus.

## 3.2.1 Bus Snooping on PCI to Memory Cycles

Each time a PCI (or ISA) bus master accesses memory, (and once again for each time a PCI burst crosses a cache block boundary) the 660 bridge broadcasts a snoop operation on the CPU bus. If the CPU signals an L1 snoop hit by asserting ARTRY#, the 660 bridge retries the PCI transaction. The ISA bridge then removes the grant from the PCI agent, who (according to PCI protocol) releases the bus for at least one cycle and then arbitrates again. Meanwhile, the 660 bridge grants the CPU bus to the CPU, allowing it to do a snoop push. Then the PCI agent again initiates the original transaction.

During the transaction, the 660 bridge L2 cache is monitoring the memory addresses. The L2 takes no action on L2 misses and read hits. If there is an L2 write hit, the L2 marks that block as invalid, does not update the block in SRAM, and does not affect the PCI transaction. L2 operations have no effect on PCI to memory bursts.

## 3.2.2 PCI to PCI Peer Transactions

Peer to peer PCI transactions are supported consistent with the memory maps of Table 6, Table 7, Table 8, and Table 9, which together show the ranges of different bus command transactions that are supported.

## 3.2.3 PCI to System Memory Transactions

PCI to system memory transactions are described in detail in the 660 Bridge User's Manual.

Single and burst transfers are supported. Bursts are supported without special software restrictions. That is, bursts can start at any byte address and end on any byte address and can be of arbitrary length. Also, the arbitration logic insures that the PCI does not monopolize the PCI bus.

As per the PCI specification, the byte enables are allowed to change on each data phase. This has no practical effect on reads, but is supported on writes. The memory addresses linearly increment by 4 on each beat of the PCI burst. All PCI devices must use only linear burst incrementing.

Table 10 shows which CAS# lines are activated when a PCI master writes memory. Note that CAS[0]# refers to byte addresses 0 mod 8, CAS[1]# refers to byte addresses 1 mod 8, etc.. For read cycles, eight bytes of memory data are read on each access, but the master receives only the desired 4 bytes. The bytes are read or written to memory independently of BE or LE mode (the endian mode byte swappers are situated between the CPU and the rest of the system, not between the PCI and the rest of the system).

In ECC mode, PCI to memory transactions that result in less than 8-byte writes, cause the memory controller in the 660 bridge to execute a read-modify-write operation, during which 8 bytes of memory data are read, the appropriate bytes are modified, the ECC byte is modified, and then the resulting 8 bytes are written to memory.





|       |    |         |          |    | Lines – | – PCI to Memory Writes, BE or LE Mode |   |   |   |   |   |   |
|-------|----|---------|----------|----|---------|---------------------------------------|---|---|---|---|---|---|
| PCI_  | Ву | te Enab | oles BE[ | ]# |         | Column Address Selects CAS[ ]#        |   |   |   |   |   |   |
| AD[2] | 3  | 2       | 1        | 0  | 0       | 1                                     | 2 | 3 | 4 | 5 | 6 | 7 |
| 0     | 1  | 1       | 1        | 1  |         |                                       |   |   |   |   |   |   |
| 0     | 1  | 1       | 1        | 0  | Х       |                                       |   |   |   |   |   |   |
| 0     | 1  | 1       | 0        | 1  |         | X                                     |   |   |   |   |   |   |
| 0     | 1  | 1       | 0        | 0  | Х       | X                                     |   |   |   |   |   |   |
| 0     | 1  | 0       | 1        | 1  |         |                                       | X |   |   |   |   |   |
| 0     | 1  | 0       | 1        | 0  | Х       |                                       | X |   |   |   |   |   |
| 0     | 1  | 0       | 0        | 1  |         | X                                     | X |   |   |   |   |   |
| 0     | 1  | 0       | 0        | 0  | Х       | X                                     | X |   |   |   |   |   |
| 0     | 0  | 1       | 1        | 1  |         |                                       |   | X |   |   |   |   |
| 0     | 0  | 1       | 1        | 0  | Х       |                                       |   | Х |   |   |   |   |
| 0     | 0  | 1       | 0        | 1  |         | X                                     |   | X |   |   |   |   |
| 0     | 0  | 1       | 0        | 0  | Х       | X                                     |   | X |   |   |   |   |
| 0     | 0  | 0       | 1        | 1  |         |                                       | X | X |   |   |   |   |
| 0     | 0  | 0       | 1        | 0  | Х       |                                       | X | X |   |   |   |   |
| 0     | 0  | 0       | 0        | 1  |         | Х                                     | Х | X |   |   |   |   |
| 0     | 0  | 0       | 0        | 0  | Х       | Х                                     | X | Х |   |   |   |   |
| 1     | 1  | 1       | 1        | 1  |         |                                       |   |   |   |   |   |   |
| 1     | 1  | 1       | 1        | 0  |         |                                       |   |   | X |   |   |   |
| 1     | 1  | 1       | 0        | 1  |         |                                       |   |   |   | Х |   |   |
| 1     | 1  | 1       | 0        | 0  |         |                                       |   |   | Х | Х |   |   |
| 1     | 1  | 0       | 1        | 1  |         |                                       |   |   |   |   | X |   |
| 1     | 1  | 0       | 1        | 0  |         |                                       |   |   | Х |   | X |   |
| 1     | 1  | 0       | 0        | 1  |         |                                       |   |   |   | Х | X |   |
| 1     | 1  | 0       | 0        | 0  |         |                                       |   |   | X | X | X |   |
| 1     | 0  | 1       | 1        | 1  |         |                                       |   |   |   |   |   | X |
| 1     | 0  | 1       | 1        | 0  |         |                                       |   |   | Х |   |   | X |
| 1     | 0  | 1       | 0        | 1  |         |                                       |   |   |   | Х |   | X |
| 1     | 0  | 1       | 0        | 0  |         |                                       |   |   | Х | Х |   | X |
| 1     | 0  | 0       | 1        | 1  |         |                                       |   |   |   |   | X | X |
| 1     | 0  | 0       | 1        | 0  |         |                                       |   |   | Х |   | X | X |
| 1     | 0  | 0       | 0        | 1  |         |                                       |   |   |   | Х | X | X |
| 1     | 0  | 0       | 0        | 0  |         |                                       |   |   | Х | Х | X | X |

#### Table 10. Active CAS# Lines – PCI to Memory Writes, BE or LE Mode

#### Note:

X = active. Blank = inactive. Byte enables would normally represent contiguous addresses. This table shows what would happen for all cases.

## 3.3 Bus Arbitration Logic

The reference design uses the Intel SIO as the PCI bus arbiter. The PCI arbiter sees the 660 bridge as one of several PCI agents. The order of priority for PCI arbitration is programmable, and is initially set to be:

- 1. 660 bridge (the SIO normally parks the bus on the 660 bridge)
- 2. PCI slot 1
- 3. PCI slot 2
- 4. PCI slot 3

For more information on arbitration, see section 9 on reference design initialization, and see the PCI Arbitration Controller section of the SIO data book. See the reference design schematics for the connection of the various PCI requests and grants.

There may be concurrency of cycles on the ISA bus (caused by DMA or ISA masters) with PCI or CPU transactions as long as the ISA bus operations are not forwarded to the PCI bus. Forwarding of ISA bus operations must wait for the ISA bridge to grant the PCI bus to its ISA interface.

## 3.4 Other PCI Considerations

The reference design motherboard presents from 7 to 10 PCI loads to the bus, and at least three additional PCI compliant agents/loads can be added to the PCI bus without exceeding the loading parameters.





## Section 4 ISA Bus

The reference design includes an ISA bus that is interfaced to the PCI bus by the ISA bus bridge. Five ISA expansion slots are provided by the reference design. The reference design uses a buffered subset of the ISA bus, called the X-bus, to host onboard native I/O, such as the real time clock and the keyboard and mouse controller.

## 4.1 The ISA Bridge

The ISA bridge function is provided by an Intel 82378ZB chip (SIO). It provides a PCI to ISA bus bridge, with the following major functions:

- Bridge between PCI and ISA
  - 8/16 bit ISA devices
  - 24 bit addressing on ISA
  - Partially decodes native I/O addresses
  - Unclaimed PCI memory address below 16MB forwarded to the ISA bus
  - Unclaimed PCI I/O address below 64K forwarded to the ISA bus
  - Powers up to an open condition (i.e., cycles may be passed to the ISA bus)
  - Generates ISA clock, with a programmable divide ratio of three or four
  - Allows ISA mastering and has programmable decodes that map ISA memory cycles to the PCI bus
  - 32-bit posted memory write data buffer (no I/O buffering)
- Seven channel ISA DMA controller
  - Function of two 83C37s with 32-bit extensions
  - Supports 8- bit or 16-bit devices on the ISA bus
  - Supports 32-bit addressing for ISA to PCI memory transfers
  - 8-byte bidirectional buffer for DMA data
- Timer block (function of 82C54)
- Interrupt Controller (function of two 8259s)
- PCI bus arbiter.
- Functions as PCI target during programming and ISA target cycles, and as bus master during DMA or ISA master cycles
- Generates ISA\_REFRESH# signal to refresh ISA bus DRAM.



## 4.2 Address Ranges

The ISA bus address ranges which may be separately enabled in the ISA bus bridge for forwarding to the PCI bus are:

- 0 512K
- 512K 640K
- 640K 768K
- 768K 896K (in 8 ranges of 16 K each)
- 896K 960K
- 1M xM (where x < or = 16) with the hole (see the SIO data book). The hole may be 64K or 8M.

If an ISA DMA produces an address in the 0-16M range and this address is enabled in the ISA bridge for forwarding to the PCI, the ISA bridge will initiate a PCI transaction which the 660 bridge will forward to system memory.

The 660 bridge uses medium timing when claiming ISA master originated cycles on the PCI. It does not use subtractive decoding. Hence, ISA masters can only communicate with other ISA devices or system memory. They may not communicate with PCI devices.

Warning: The software should not map any PCI memory at PCI addresses which ISA masters can create (those addresses between 0-16M which are programmed for forwarding from ISA to PCI). This is because contention would result between the device mapped at that address and the 660 bridge. Alternatively stated, ISA masters should not be allowed to create accesses to system memory using any address between 0 and 16M that is mapped to a PCI device, such as video.

## 4.3 ISA Bus Concurrency

ISA bus cycles which are not enabled for forwarding, including the hole, remain on the ISA bus. That is, DMA or ISA bus master cycles on the ISA bus can run concurrently with PCI or CPU cycles.

## 4.4 ISA Bus Masters and IGN\_PCI\_AD31

The ISA bridge supports ISA bus masters. System memory accesses from an ISA bus master are designed to be mapped to the 0 to 16M range, and the ISA bridge forwards them to the PCI bus at the same range, which is not compliant to the PowerPC Reference Platform specification. Other PCI to system memory accesses however, are correctly mapped to the 2G to 4G range (for system memory address range from 0 to 2G). In some architectures this problem is handled by using the ISA\_MASTER# signal, which is active during the ISA bus master operation.

However, the ISA bridge allows ISA masters to run posted writes to system memory, without latching in the accompanying ISA\_MASTER# signal. In this situation, the ISA\_MAS-TER# signal is no longer synchronized to the ISA bus master operation.

To overcome this challenge, the reference design detects PCI memory transactions that are initiated by the SIO. The reference design ANDs together GNT0#, GNT1#, and GNT2#,

# PowerPC

to generate IGN\_PCI\_AD31, which is active high during the address phase of any PCI transaction that is not initiated by one of the three possible PCI agents (besides the 660 bridge and the SIO). If the PCI transaction was not initiated by the 660 bridge, and if it is a memory transaction, then the 660 bridge assumes that it is a system memory transaction initiated on the PCI bus by the SIO on behalf of an ISA bus master, and so forwards it to the correct system memory address in the 0 to 16M range.

As a consequence of this design, the ISA bridge must be programmed to map ISA DMA (that is bound for system memory) to a PCI memory transaction using the 0 to 2G address range, rather than the apparently correct 2G to 4G range. Since the DMA sourced PCI transaction also causes IGN\_PCI\_AD31 to be asserted during the address phase of a PCI transaction initiated by the ISA bridge, the 660 bridge will not do the usual inversion of the highest order address bit, but will forward the transaction to system memory in the 0 to 2G range.

Another consequence of the design is that the ISA bridge can not initiate peer to peer PCI memory transactions, because no matter what the PCI address is, it will be claimed by the 660 bridge (if the address is that of a populated memory location) and mapped to system memory, possibly causing various inappropriate results.

These are the only limitations on the normal operation of the ISA bridge that are caused by the IGN\_PCI\_AD31 design, and there are no implications for other PCI or ISA agents, which are totally unaffected by the situation.

## 4.5 DMA

The DMA controller in the ISA bridge consists of the functionality of two 82C37A DMA controllers with 32-bit addressability extensions and enhanced functionality. The DMA request/ grant lines are connected on the reference design as shown in Table 11.

| DMA Channel | Assignment or Connection |
|-------------|--------------------------|
| 0           | ISA connectors           |
| 1           | ISA connectors           |
| 2           | ISA connectors           |
| 3           | ISA connectors           |
| 4           | Cascade in               |
| 5           | ISA connectors           |
| 6           | ISA connectors           |
| 7           | ISA connectors           |

| Table 11. | <b>DMA Assignments</b> |
|-----------|------------------------|
|-----------|------------------------|

#### 4.5.1 Supported DMA Paths

DMA operations can be performed only:

- From ISA I/O mapped devices to ISA memory mapped devices, and
- From ISA I/O mapped devices to system memory (via the PCI bus). In these transfers, the system memory address must be mapped to the PCI address range 0 to 2G (see section 4.4).

The DMA source device can be located on the X-bus. If the DMA target is ISA memory mapped, it can also reside on the X-bus.

- ISA DMA to PCI I/O devices is not allowed.
- ISA DMA to PCI memory devices is not allowed.
- ISA DMA from ISA memory mapped devices is not allowed.

## 4.5.2 DMA Timing

The DMA controller runs compatible cycles for all ISA to ISA DMA transfers. Type A, type B and type F timing is available only for ISA I/O to system memory (via the PCI) DMA transfers.

## 4.5.3 Scatter-Gather

The reference design permits the use of independent scatter-gather (SG) operations on DMA channels 0-3 and 5-7. This operation chains together a number of DMA transfers to different memory locations so that they appear as one DMA transfer. The SG command, descriptor table, and status registers are relocatable via a configuration register in the ISA bridge. The termination of an operation may be signaled to the software by configuring any (or all) of the SG channels to use IRQ13 or by configuring the channel to signal end of process (aka Terminal Count) to the DMA device. See the SIO data book for details.

## 4.6 X-Bus

The X-bus is a utility bus, an 8 bit buffered version of the ISA bus, implemented on the reference board to support the native I/O devices that are located on the reference board. X-bus data transceiver U12 is controlled by the ISA bridge via XDIR (UBUSTR) and XDEN# (UBUSOE#). Various devices are located on the X-bus.

#### 4.6.1 Control Signal Decodes

The System I/O EPLD (Chandra) is a programmable logic device that uses the X-bus signals and the partial decode signals from the ISA bridge to decode chip selects for various components. For more information on the System I/O EPLD, see that data sheet.

#### 4.6.2 Keyboard/Mouse Controller

The reference design uses an Intel 8042AH as a keyboard and mouse controller, which resides on the X-bus. The code used is the same version as used in IBM Personal System/2 machines. This microcode may differ from other 8042 type keyboard controllers. These differences are usually only significant when porting AIX to the system (for more information contact your IBM representative. This device contains several registers. See the data sheet for more information.

## 4.6.3 Real Time Clock (RTC)

The reference design uses a Dallas Semiconductor<sup>™</sup> DS1385S to provide the real time clock (TOD or RTC) function. This device is PC compatible and resides on the X-bus. It features an additional 4K of NVRAM and a replaceable battery. This device contains several registers. See the data sheet for more information.

## 4.6.4 PCI Adapter Card Presence Detect Register

The reference design uses U20 to buffer the PCI adaptor card presence detection bits onto the X-bus under control of the system I/O EPLD. These bits report in pairs, and do not contain any information about the identity of the card. They merely report on its presence.



- Bits 7:6 Reserved
- Bits 5:4 PCI Slot 2 Presence Detect Bits. 00 = Present, 11 = No PCI card installed.
- Bits 3:2 PCI Slot 2 Presence Detect Bits. 00 = Present, 11 = No PCI card installed.
- Bits 1:0 PCI Slot 2 Presence Detect Bits. 00 = Present, 11 = No PCI card installed.



#### 4.6.5 L2 SRAM Identification Register

The reference design uses U19 to buffer the SRAM identification/presence detect bits from the SRAM socket onto the X-bus under control of the system I/O EPLD.



| SR  | AM ID [2 | 2:0] | SRAM Module Identification |  |  |
|-----|----------|------|----------------------------|--|--|
| ID3 | ID2      | ID1  |                            |  |  |
| 0   | 0        | 0    | 512K Synchronous           |  |  |
| 0   | 0        | 1    | 256K Synchronous           |  |  |
| 0   | 1        | 0    | Reserved                   |  |  |
| 0   | 1        | 1    | Reserved                   |  |  |
| 1   | 0        | 0    | 512K Asynchronous          |  |  |
| 1   | 0        | 1    | 256K Asynchronous          |  |  |
| 1   | 1        | 0    | 1M Asynchronous            |  |  |
| 1   | 1        | 1    | L2 SRAM module not present |  |  |

#### Table 12. DRAM Module Presence Detect Bit Encoding

#### 4.6.6 Planar ID Detection Register

Revision information on the planar (motherboard) is buffered onto the X-bus by U18, under control of the system I/O EPLD.



| Planar<br>ID[7:0] | CPU  | CPU Internal Clock/<br>CPU Bus Clock/<br>PCI Bus Clock | Schematic    |
|-------------------|------|--------------------------------------------------------|--------------|
| 0C                | 603  | 66/66/33                                               | MPRH02SCU-01 |
| 0D                | 603e | 99/66/33                                               | MPRH02SCU-01 |
| 0E                | 604  | 132/66/33                                              | MPRH02SCU-01 |
| other             | _    | —                                                      | Reserved     |

#### 4.6.7 DRAM Presence Detection

DRAM module presence and identification data is hard coded into the pinout of the SIMM (or DIMM) by shorting particular pins to ground or no-connecting them on the SIMM itself. The reference design uses U17 and U40 to buffer the presence detect bits from the DRAM sockets onto the X-bus under control of signals from the system I/O EPLD. This information appears as the DRAM SIMM 1-2 Memory ID Register and the DRAM SIMM 3-4 Memory ID Register.

#### 4.6.7.1 DRAM SIMM 1-2 Memory ID Register

| ISA Port 0880 Read Only Reset n/s |
|-----------------------------------|
|-----------------------------------|

This register indicates the ID bits associated with SIMMs 1 and 2.



Bits 7:4 SIMM 2 ID bits. See Table 14.

Bits 3:0 SIMM 1 ID bits. See Table 14.

#### 4.6.7.2 DRAM SIMM 3-4 Memory ID Register



This register indicates the ID bits associated with SIMMs 3 and 4.



Bits 7:4 SIMM 4 ID bits. See Table 14.

Bits 3:0 SIMM 3 ID bits. See Table 14.

| Pre | Presence Detect Bits |          | Bits | DRAM Module Identification |
|-----|----------------------|----------|------|----------------------------|
| PD4 | PD3                  | PD2      | PD1  |                            |
| 1   | 0                    | 0        | 0    | 4 MB (1M x 36b) 70ns       |
| 1   | 0                    | 1        | 1    | 8 MB (2M x 36b) 70ns       |
| 1   | 0                    | 1        | 0    | 16 MB (4M x 36b) 70ns      |
| 1   | 1                    | 0        | 1    | 32 MB (8M x 36b) 70ns      |
| 1   | 1                    | 1        | 1    | No DRAM module installed.  |
|     | Other er             | ncodings |      | Not currently defined.     |

#### Table 14. DRAM Module Presence Detect Bit Encoding





## 4.7 Miscellaneous

#### 4.7.1 Speaker Support

The reference design has a connector for a small speaker. The speaker output is driven by the timer 2 signal from the ISA bridge. The intended speaker is a typical PC type, 8 ohms and .5W.

## Section 5 System I/O EPLD

#### Note:

The System I/O EPLD generates system control register access signals from X-bus I/O port transactions, supports power management, and provides various other system functions.

In this section, the system I/O EPLD is referred to as the EPLD.

The EPLD is a programmed Altera<sup>™</sup> EPM5130QC100 electrically programmable logic device. For timing and electrical specifications, see that data sheet.

## 5.1 System Register Support

The EPLD supports both internal and external registers.

#### 5.1.1 External Register Support

The EPLD supports a group of external registers, which are latches or other devices that are physically located in a device other than the EPLD. As shown in Figure 5, the EPLD supplies control signals to the external registers, based on a decode of the address and control lines of the X-bus (or ISA bus). In response to the signals from the EPLD, the external register either reads or writes data to the X-bus.



Figure 5. Typical External Register

For the external registers that the EPLD supports, Table 15 shows the external register, the ISA I/O port address, and the supplied control signal(s).

| ISA Port<br>Address                   | Register                         | Read/<br>Write | Register<br>Location   | Signal                                                                  | Strobe or<br>Function |
|---------------------------------------|----------------------------------|----------------|------------------------|-------------------------------------------------------------------------|-----------------------|
| 0060 or<br>0062 or<br>0064 or<br>0066 | Keyboard Controller<br>Registers | R/W            | Keyboard<br>Controller | KBD_CS# (as-<br>serted for an ac-<br>cess to any of<br>these addresses) | Address Decode        |
| 0070                                  | RTC Address Latch Enable         | W/O            | RTC                    | RTC_ALE                                                                 | Write strobe          |
| 0071                                  | RTC Data                         | Write          | RTC                    | RTCWR#                                                                  | Write strobe          |
|                                       |                                  | Read           |                        | RTCDS#                                                                  | Read strobe           |
| 0074                                  | NVRAM Address Low Byte           | W/O            | NVRAM                  | AS0#                                                                    | Address Decode        |
| 0075                                  | NVRAM Address High Byte          | W/O            | NVRAM                  | AS1#                                                                    | Address Decode        |
| 0077                                  | NVRAM Data                       | Write          | NVRAM                  | NVRAMWE#                                                                | Write Strobe          |
|                                       |                                  | Read           |                        | NVRAMOE#                                                                | Read Strobe           |
| 080C                                  | Equipment Present                | R/O            | Board                  | PRSNT_RD#                                                               | Read Strobe           |
| 080D                                  | L2 Cache Status Register         | R/O            | Board                  | L2_STATUS_RD#                                                           | Read Strobe           |
| 0852                                  | Planar ID                        | R/O            | Board                  | PLANAR_ID_RD#                                                           | Read Strobe           |
| 0880                                  | DRAM Presence Detect 1/2         | R/O            | Board                  | DRAM_PD_RD1#                                                            | Read Strobe           |
| 0881                                  | DRAM Presence Detect 3/4         | R/O            | Board                  | DRAM_PD_RD2#                                                            | Read Strobe           |

| Table 15. E | xternal Regi | ster Support |
|-------------|--------------|--------------|
|-------------|--------------|--------------|

#### 5.1.2 Internal Registers

The EPLD contains a group of internal registers, which are accessed via the ISA bus I/O port address shown for each register.

#### 5.1.2.1 Storage Light Register

| ISA Port 0808 | Read/Write | Reset to xxxx xxx0 |
|---------------|------------|--------------------|
|---------------|------------|--------------------|

This register controls the HDD\_LED# output of the EPLD. This signal normally controls the hard disc drive activity LED.



Bit 0 ... Hard Disk Activity Light:

0 = Turn light off (negate HDD\_LED#).

1 = Turn light on (assert HDD\_LED#).



#### 5.1.2.2 Power Management Control Register 1



This register is part of the power management system. For a detailed functional description of the operation of this register, see the *603/604 Reference Design Power Management Specification*.

#### 5.1.2.3 Power Management Control Register 2



This register is part of the power management system. For a detailed functional description of the operation of this register, see *The 603/604 Reference Design Power Management Specification*.

#### 5.1.2.4 Freeze Clock Register (FCR) Low



See section 5.1.2.5.

#### 5.1.2.5 Freeze Clock Register (FCR) High





The freeze clock register (FCR) is a 13 bit register that is accessed by the system via the X-bus as two 8-bit registers, as shown in this and the previous sections. Once triggered, the FCR data is shifted out as serial data on FRZ\_DATA\_OUT.

This function is intended for use with the MPC970 clock chip, as is done in the reference design. The MPC970 contains an input shift register, the input of which (Frz\_Data) is connected to FRZ\_DATA\_OUT. ISA\_CLK is used to clock the data from the EPLD to the MPC970.

EPLD will shift the freeze clock data out of the FCR in response to either one of two triggers:

- 1. A write to ISA I/O port 862, or
- 2. A low to high transition on the UNFREEZE input iff bit 0 and bit 1 of the FCR are high.

After triggering the data transfer, wait at least 2.3us for the transfer to complete before accessing the FCR or retriggering the data transfer.

This is a one way serial data transfer between the two devices. Reading the FCR returns the contents of the FCR, and does not cause a read of the data in the MPC970 register.

A 1 in a bit position freezes the corresponding clock output of the MPC970. For details of the data transfer operation and the meaning of the data, see the MPC970 data sheet.

## 5.2 Signal Descriptions

Table 16 shows the active signals of the EPLD. Pins not shown should not be connected.

| Signal Name         | Pin                                   | I/O         | Description                                                                                                                                                             |  |  |  |  |  |
|---------------------|---------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| X-bus Interface Sig | X-bus Interface Signals               |             |                                                                                                                                                                         |  |  |  |  |  |
| ECS[2:0]            | 21, 22, 59                            | I           | Encoded Chip Select [2:0]. Encoded chip selects for pe-<br>ripheral devices supported by the ISA I/O Bridge. Used by<br>EPLD X-bus I/O port address decoders. From SIO. |  |  |  |  |  |
| ECSEN#              | 60                                    | I           | Encoded Chip Select Enable. Asserted to enable the base decoder. Negated to select the option decoder. Used by EPLD X-bus I/O port address decoders. From SIO.          |  |  |  |  |  |
| XA[7:0]             | 61 ,64, 65,<br>66, 67, 70,<br>71, 72. | I           | X-address bus [7:0]. Used by EPLD X-bus I/O port ad-<br>dress decoders.                                                                                                 |  |  |  |  |  |
| XD[7:0]             | 31, 32, 33,<br>92, 73, 74,<br>34, 95. | I/O<br>24mA | X-data bus [7:0]. Used by EPLD to transfer data.                                                                                                                        |  |  |  |  |  |
| XIOW#               | 16                                    | I           | X-bus I/O Write. This signal indicates that the system is writing to an X-bus I/O device. Used by EPLD X-bus I/O port address decoders.                                 |  |  |  |  |  |
| XIOR#               | 9                                     | I           | X-bus I/O Read. This signal indicates that the system is reading from an X-bus I/O device. Used by EPLD X-bus I/O port address decoders.                                |  |  |  |  |  |
| External Register S | External Register Support Signals     |             |                                                                                                                                                                         |  |  |  |  |  |
| AS0#                | 50                                    | O<br>6mA    | NVRAM address register low byte write strobe. EPLD as-<br>serts this signal to write to X-bus port 0074.                                                                |  |  |  |  |  |
| AS1#                | 49                                    | O<br>6mA    | NVRAM address register high byte write strobe. EPLD asserts this signal to write to X–bus port 0075.                                                                    |  |  |  |  |  |

Table 16. Signal Descriptions

| Table 16. Signal Descriptions (Continued)                                                                                                                                                                                                                                                                                                                          |                        |                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                 |  |  |
|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Signal Name Pin I/O Description                                                                                                                                                                                                                                                                                                                                    |                        |                                                                                                                                                                                                                                                 | Description                                                                                                                                                                                                                     |  |  |
| External Register Support Signals                                                                                                                                                                                                                                                                                                                                  |                        |                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                 |  |  |
| DRAM_PD_RD1#                                                                                                                                                                                                                                                                                                                                                       | 57                     | O<br>6mA                                                                                                                                                                                                                                        | DRAM SIMM presence detect read enable 1. EPLD as-<br>serts this signal to read X-bus port 0880.                                                                                                                                 |  |  |
| DRAM_PD_RD2#                                                                                                                                                                                                                                                                                                                                                       | 56                     | O<br>6mA                                                                                                                                                                                                                                        | DRAM SIMM presence detect read enable 2. EPLD as-<br>serts this signal to read X-bus port 0881.                                                                                                                                 |  |  |
| KYBD_CS#                                                                                                                                                                                                                                                                                                                                                           | 98                     | O<br>6mA                                                                                                                                                                                                                                        | Keyboard chip select. EPLD asserts this signal to read X-bus ports 0060, 0062, 0064, and 0066.                                                                                                                                  |  |  |
| L2_STATUS_RD#                                                                                                                                                                                                                                                                                                                                                      | 54                     | O<br>6mA                                                                                                                                                                                                                                        | L2 cache status register read strobe. EPLD asserts this signal to read X-bus port 080D.                                                                                                                                         |  |  |
| NVRAMOE#                                                                                                                                                                                                                                                                                                                                                           | 1                      | O<br>6mA                                                                                                                                                                                                                                        | NVRAM output enable (read strobe). EPLD asserts this signal to read X–bus port 0076. This normally causes a read of the NVRAM data stored at the location contained in the NVRAM address register.                              |  |  |
| NVRAMWE#                                                                                                                                                                                                                                                                                                                                                           | 53                     | O<br>6mA                                                                                                                                                                                                                                        | NVRAM data write strobe. EPLD asserts this signal to<br>write to X–bus port 0076. This normally causes the data<br>associated with this write to be written into the NVRAM<br>location contained in the NVRAM address register. |  |  |
| PLANAR_ID_RD#                                                                                                                                                                                                                                                                                                                                                      | 52                     | O<br>6mA                                                                                                                                                                                                                                        | Planar ID read. EPLD asserts this signal to read X-bus port 0852.                                                                                                                                                               |  |  |
| PRSNT_RD#                                                                                                                                                                                                                                                                                                                                                          | 41                     | O<br>6mA                                                                                                                                                                                                                                        | Equipment present register read. EPLD asserts this signal to read X-bus port 080C.                                                                                                                                              |  |  |
| RTC_ALE                                                                                                                                                                                                                                                                                                                                                            | 48                     | O<br>6mA                                                                                                                                                                                                                                        | Real time clock address latch enable. EPLD asserts this signal to write X-bus port 0070.                                                                                                                                        |  |  |
| RTCDS#                                                                                                                                                                                                                                                                                                                                                             | 51                     | O<br>6mA                                                                                                                                                                                                                                        | Real time clock read strobe. EPLD asserts this signal to read X–bus port 0071.                                                                                                                                                  |  |  |
| RTCWR#                                                                                                                                                                                                                                                                                                                                                             | 35                     | O<br>6mA                                                                                                                                                                                                                                        | Real time clock write strobe. EPLD asserts this signal to write to X–bus port 0071.                                                                                                                                             |  |  |
| Interrupt Signals                                                                                                                                                                                                                                                                                                                                                  |                        |                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                 |  |  |
| IRQ1                                                                                                                                                                                                                                                                                                                                                               | 86                     | 0                                                                                                                                                                                                                                               | Interrupt request 1. Latched active when IRQ1_IN is as-<br>serted. Negated when KYBD_CS# is asserted.                                                                                                                           |  |  |
| IRQ1_IN<br>89 I Keyboard interrupt. EPLD is designed to intercept the<br>keyboard interrupt between the keyboard and the ISA to<br>bridge. Either connect IRQ1 and IRQ1_IN as shown in<br>reference design, or disconnect both signals from the s<br>tem (routing the keyboard interrupt to the ISA bus bridg<br>or see the 603/604 Reference Design Power Manage- |                        | keyboard interrupt between the keyboard and the ISA bus<br>bridge. Either connect IRQ1 and IRQ1_IN as shown in the<br>reference design, or disconnect both signals from the sys-<br>tem (routing the keyboard interrupt to the ISA bus bridge), |                                                                                                                                                                                                                                 |  |  |
| IRQ12                                                                                                                                                                                                                                                                                                                                                              | 36                     | I                                                                                                                                                                                                                                               | Interrupt request 12 input. Connect to system IRQ12, the mouse interrupt. Also see the 603/604 Reference Design Power Management Guide.                                                                                         |  |  |
| System Clock Interfac                                                                                                                                                                                                                                                                                                                                              | e Signals              |                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                 |  |  |
| FRZ_DATA_OUT                                                                                                                                                                                                                                                                                                                                                       | 90                     | O<br>6mA                                                                                                                                                                                                                                        | Freeze data out. Serial data stream to MPC970 clock chip. See the MPC970 data sheet.                                                                                                                                            |  |  |
| ISA_CLK                                                                                                                                                                                                                                                                                                                                                            | 20                     | Ι                                                                                                                                                                                                                                               | ISA clock. Used to clock the freeze serial data stream to the MPC970 clock chip. See the MPC970 data sheet. Also see the <i>603/604 Reference Design Power Management Guide</i> .                                               |  |  |
| Power Management Si                                                                                                                                                                                                                                                                                                                                                | i <b>gnals</b> (not us | sed in re                                                                                                                                                                                                                                       | elease 2.0 or 2.1)                                                                                                                                                                                                              |  |  |

| Table 16. | <b>Signal Descriptions</b> | (Continued) |
|-----------|----------------------------|-------------|
|           | eigna beeenpuene           |             |





| Signal Name                                               | Pin                                  | I/O         | Description                                                                                                                                                                         |  |  |  |  |  |
|-----------------------------------------------------------|--------------------------------------|-------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--|--|
| Power Management Signals (not used in release 2.0 or 2.1) |                                      |             |                                                                                                                                                                                     |  |  |  |  |  |
| 83CX_RESET                                                | 91                                   | O<br>6mA    | Power management controller reset. No-connect or con-<br>nect as shown in the 603/604 Reference Design Power<br>Management Guide.                                                   |  |  |  |  |  |
| ACTIVITY#                                                 | 58                                   | O<br>6mA    | Activity. No-connect or connect as shown in the 603/604 Reference Design Power Management Guide.                                                                                    |  |  |  |  |  |
| CMD_STATE#                                                | 8                                    | l           | Power manangement controller command state. No-con-<br>nect or connect as shown in the 603/604 Reference De-<br>sign Power Management Guide.                                        |  |  |  |  |  |
| EXT_ACTVTY#                                               | 3                                    | I           | External activity. No-connect or pull low or connect as shown in the 603/604 Reference Design Power Management Guide.                                                               |  |  |  |  |  |
| IO_STROBE#                                                | 99                                   | O<br>6mA    | I/O strobe. No-connect or connect as shown in the 603/604 Reference Design Power Management Guide.                                                                                  |  |  |  |  |  |
| PROC_RDY                                                  | 83                                   | I           | Power management controller ready. No-connect or con-<br>nect as shown in the 603/604 Reference Design Power<br>Management Guide.                                                   |  |  |  |  |  |
| RWD0                                                      | 96                                   | I/O<br>24mA | Power management controller serial read/write data bit.<br>No-connect or connect as shown in the 603/604 Refer-<br>ence Design Power Management Guide.                              |  |  |  |  |  |
| UNFREEZE                                                  | 82                                   | Ι           | Unfreeze. No-connect or connect as shown in the 603/604 Reference Design Power Management Guide.                                                                                    |  |  |  |  |  |
| Other Signals                                             |                                      |             |                                                                                                                                                                                     |  |  |  |  |  |
| HDD_LED#                                                  | 100                                  | O<br>6mA    | Hard disk drive activity light. EPLD asserts this signal<br>while bit 0 of the storage light register (port 0808) is 1.<br>This signal normally indicates hard disk drive activity. |  |  |  |  |  |
| RESET#                                                    | 10                                   | I           | System reset. Used by EPLD to reset internal state ma-<br>chines and internal registers.                                                                                            |  |  |  |  |  |
| VCC                                                       | 18, 19, 43,<br>44, 68, 69,<br>93, 94 | Ι           | +5V:                                                                                                                                                                                |  |  |  |  |  |
| GND                                                       | 12, 13, 37,<br>38, 62, 63,<br>87, 88 | I           | I GROUND:                                                                                                                                                                           |  |  |  |  |  |

PowerPC

## 5.3 EPLD Design Equations

## 5.3.1 Fit File

| MAX+plus II Compiler Fit File<br>Version 5.0 8/5/94<br>Compiled: 05/05/95 14:44:22 |                                               |
|------------------------------------------------------------------------------------|-----------------------------------------------|
| BEGIN                                                                              |                                               |
| DEVICE = "EPM5130WC-1";                                                            |                                               |
| "AO"                                                                               | : INPUT_PIN = 72 ;                            |
| "A1"                                                                               | : INPUT_PIN = 71 ;                            |
| "A2"                                                                               | : INPUT_PIN = 70 ;                            |
| "A3"                                                                               | : INPUT_PIN = 67 ;                            |
| "A4"                                                                               | : INPUT_PIN = 66 ;                            |
| "A5"                                                                               | : INPUT_PIN = 65 ;                            |
| "A6"                                                                               | $: INPUT_PIN = 64 ;$                          |
| "A7"                                                                               | : INPUT_PIN = $61$ ;                          |
| "/CMD STATE"                                                                       | $: INPUT_PIN = 8 ; LC8$                       |
| "/ECSEN"                                                                           |                                               |
| "ECSO"                                                                             |                                               |
| "ECS1"                                                                             | : INPUT_PIN = 59 ;<br>: INPUT_PIN = 22 ;      |
| "ECS2"                                                                             |                                               |
| "/EXT ACTVTY"                                                                      | : INPUT_PIN = 21 ;<br>: INPUT_PIN = 3 ; LC3   |
| "IRQ1"                                                                             | : INPUT_PIN = 89 ; LC103                      |
| "IRQ12"                                                                            | : INPUT_PIN = 36 ; LC38                       |
| "ISA_CLK"                                                                          |                                               |
| "PROC_RDY"                                                                         | : INPUT_PIN = 20 ;<br>: INPUT_PIN = 83 ; LC99 |
| "/RESET"                                                                           |                                               |
|                                                                                    | : INPUT_PIN = 10 ;<br>: INPUT_PIN = 82 ; LC98 |
| "UNFREEZE"                                                                         |                                               |
| "/XIOR"                                                                            | : INPUT_PIN = 9 ;                             |
| "/XIOW"                                                                            | : INPUT_PIN = 16 ;                            |
| "/ACTIVITY"                                                                        | : OUTPUT_PIN = 58 ; LC72                      |
| "/ASO"                                                                             | : OUTPUT_PIN = 50 ; LC56                      |
| "/AS1"                                                                             | : OUTPUT_PIN = 49 ; LC55                      |
| "/DRAM_PD_RD1"                                                                     | : OUTPUT_PIN = 57 ; LC71                      |
| "/DRAM_PD_RD2"                                                                     | : OUTPUT_PIN = 56 ; LC70                      |
| "FRZ_DATA_OUT"                                                                     | : OUTPUT_PIN = 90 ; LC104                     |
| "/HDD_LED"                                                                         | : OUTPUT_PIN = 100 ; LC120                    |
| "/IO_STROBE"                                                                       | : OUTPUT_PIN = 99 ; LC119                     |
| "IRQ1_OUT"                                                                         | : OUTPUT_PIN = 86 ; LC102                     |
| "/KYBD_CS"                                                                         | : OUTPUT_PIN = 98 ; LC118                     |
| "/L2_STATUS_RD"                                                                    | : OUTPUT_PIN = 54 ; LC68                      |
| "/NVRAMOE"                                                                         | : OUTPUT_PIN = 1 ; LC1                        |
| "/NVRAMWE"                                                                         | : OUTPUT_PIN = 53 ; LC67                      |
| "/PLANAR_ID_RD"                                                                    | : OUTPUT_PIN = 52 ; LC66                      |
| "/PRSNT_RD"                                                                        | : OUTPUT_PIN = 41 ; LC49                      |

57





| "RTC_ALE"        | : | OUTPUT_PIN | = | 48    | ; |      | LC54  | Ł    |
|------------------|---|------------|---|-------|---|------|-------|------|
| "/RTCDS"         | : | OUTPUT_PIN | = | 51    | ; |      | LC65  | 5    |
| "/RTCWR"         | : | OUTPUT_PIN | = | 35    | ; |      | LC37  | 7    |
| "83CX_RESET"     | : | OUTPUT_PIN | = | 91    | ; |      | LC11  | .3   |
| "RWD0"           | : | BIDIR_PIN  | = | 96    | ; |      | LC11  | .6   |
| "XD0"            | : | BIDIR_PIN  | = | 95    | ; |      | LC11  | .5   |
| "XD1"            | : | BIDIR_PIN  | = | 34    | ; |      | LC36  | 5    |
| "XD2"            | : | BIDIR_PIN  | = | 74    | ; |      | LC82  | 2    |
| "XD3"            | : | BIDIR_PIN  | = | 73    | ; |      | LC81  | -    |
| "XD4"            | : | BIDIR_PIN  | = | 92    | ; |      | LC11  | .4   |
| "XD5"            | : | BIDIR_PIN  | = | 33    | ; |      | LC35  | 5    |
| "XD6"            | : | BIDIR_PIN  | = | 32    | ; |      | LC34  | Ł    |
| "XD7"            | : | BIDIR_PIN  | = | 31    | ; |      | LC33  | 3    |
| "CLKFF0"         | : | LOCATION   | = | LC48  | ; |      |       |      |
| "CLKFF1"         | : | LOCATION   | = | LC96  | ; |      |       |      |
| "CLKFF2"         | : | LOCATION   | = | LC95  | ; |      |       |      |
| "CLKFF3"         | : | LOCATION   | = | LC94  | ; |      |       |      |
| "CLKFF4"         | : | LOCATION   | = | LC47  | ; |      |       |      |
| "CLKFF5"         | : | LOCATION   | = | LC46  | ; |      |       |      |
| "CLKFF6"         | : | LOCATION   | = | LC45  | ; |      |       |      |
| "CLKFF7"         | : | LOCATION   | = | LC44  | ; |      |       |      |
| "CLKFF8"         | : | LOCATION   | = | LC43  | ; |      |       |      |
| "CLKFF9"         | : | LOCATION   | = | LC93  | ; |      |       |      |
| "CLKFF10"        | : | LOCATION   | = | LC92  | ; |      |       |      |
| "CLKFF11"        | : | LOCATION   | = | LC91  | ; |      |       |      |
| "CLKFF12"        | : | LOCATION   | = | LC112 | ; |      |       |      |
| "CNTR0"          | : | LOCATION   | = | LC111 | ; |      |       |      |
| "CNTR1"          | : | LOCATION   | = | LC110 | ; |      |       |      |
| "CNTR2"          | : | LOCATION   | = | LC109 | ; |      |       |      |
| "CNTR3"          | : | LOCATION   | = | LC108 | ; |      |       |      |
| "DOUBLE_FRZ"     | : | LOCATION   | = | LC90  | ; |      |       |      |
| "DOUBLE_SNC"     | : | LOCATION   | = | LC107 | ; |      |       |      |
| "FREEZEFF"       | : | LOCATION   | = | LC106 | ; |      |       |      |
| "GEN_STOP_BITFF" | : | LOCATION   | = | LC105 | ; |      |       |      |
| "GPCS0"          | : | LOCATION   | = | LC89  | ; |      |       |      |
| "PWR_REG21"      | : | LOCATION   | = | LC80; |   | -IRÇ | 212_№ | IASK |
| "PWR_REG22"      | : | LOCATION   | = | LC79  | ; |      |       |      |
| "SHIFT_ENFF"     | : | LOCATION   | = | LC103 | ; |      | PIN   | 89   |
| "SNC_FREEZE"     | : | LOCATION   | = | LC99  | ; |      | PIN   | 83   |
| "SNC_SHIFT_ENFF" | : | LOCATION   | = | LC98  | ; |      | PIN   | 82   |
| "SNC_UNFREEZE"   | : | LOCATION   | = | LC101 | ; |      | PIN   | 85   |
| "START_SHIFTFF"  | : | LOCATION   | = | LC100 | ; |      | PIN   | 84   |
| "UNFREEZEFF"     | : | LOCATION   | = | LC97  | ; |      | PIN   | 81   |
|                  |   |            |   |       |   |      |       |      |

END;

PowerPC

#### 5.3.2 TDF File

| %************************************* |                                         |  |  |  |  |
|----------------------------------------|-----------------------------------------|--|--|--|--|
| SUBDESIGN chandra                      | (                                       |  |  |  |  |
|                                        | RIMARY INPUTS AND OUTPUTS %             |  |  |  |  |
| A[70]                                  | :INPUT; % A7 is MSB and A0 is LSB %     |  |  |  |  |
| ECS[20]                                | :INPUT; % ECS2 is MSB and ECS0 is LSB % |  |  |  |  |
| /ECSEN                                 | :INPUT;                                 |  |  |  |  |
| /XIOR                                  | :INPUT;                                 |  |  |  |  |
| /XIOW                                  | :INPUT;                                 |  |  |  |  |
| /RESET                                 | :INPUT;                                 |  |  |  |  |
| /CMD_STATE                             | :INPUT;                                 |  |  |  |  |
| PROC_RDY                               | :INPUT;                                 |  |  |  |  |
| /EXT_ACTVTY                            | :INPUT;                                 |  |  |  |  |
| IRQ1                                   | :INPUT;                                 |  |  |  |  |
| IRQ12                                  | :INPUT;% Freeze Clock %                 |  |  |  |  |
| ISA_CLK                                | : INPUT;                                |  |  |  |  |
| UNFREEZE                               | : INPUT;                                |  |  |  |  |
| /PLANAR_ID_RD                          | : OUTPUT ;                              |  |  |  |  |
| /PRSNT_RD                              | :OUTPUT;                                |  |  |  |  |
| /L2_STATUS_RD                          | :OUTPUT;                                |  |  |  |  |
| /DRAM_PD_RD1                           | :OUTPUT;                                |  |  |  |  |
| /DRAM_PD_RD2                           | :OUTPUT;                                |  |  |  |  |
| /KYBD_CS                               | :OUTPUT;                                |  |  |  |  |
| IRQ1_OUT                               | :OUTPUT;                                |  |  |  |  |
| RTC_ALE                                | :OUTPUT;                                |  |  |  |  |
| /RTCDS                                 | :OUTPUT;                                |  |  |  |  |
| /RTCWR                                 | :OUTPUT;                                |  |  |  |  |
| /AS0                                   | :OUTPUT;                                |  |  |  |  |
| /AS1                                   | :OUTPUT;                                |  |  |  |  |
| /NVRAMWE                               | :OUTPUT;                                |  |  |  |  |
| /NVRAMOE                               | :OUTPUT;                                |  |  |  |  |
| /HDD_LED                               | :OUTPUT;                                |  |  |  |  |
| 83CX_RESET                             | :OUTPUT;                                |  |  |  |  |
| /ACTIVITY                              | :OUTPUT;                                |  |  |  |  |
| /IO_STROBE                             | :OUTPUT;                                |  |  |  |  |
| FRZ_DATA_OUT                           | :OUTPUT;                                |  |  |  |  |
| XD[70]                                 | :BIDIR; % XD7 is MSB and XD0 is LSB %   |  |  |  |  |
| RWD0                                   | :BIDIR;                                 |  |  |  |  |
|                                        | )                                       |  |  |  |  |
| VARIABLE                               | <pre>% Misc. Variables%</pre>           |  |  |  |  |
| GPCS0                                  | :NODE;                                  |  |  |  |  |
| HDD LEDFF                              | :SRFF;                                  |  |  |  |  |
| D[70]                                  | :NODE;                                  |  |  |  |  |
| XD_TRI_OE                              | :NODE;                                  |  |  |  |  |
| LIGHT_STRB                             | :NODE;                                  |  |  |  |  |
| INT1FF                                 | :DFF; % Keyboard interput latch %       |  |  |  |  |
| CLRINT1                                | :NODE; % Power Management Variables%    |  |  |  |  |
|                                        |                                         |  |  |  |  |



```
PWR_REG1_STRB
                      :NODE;
    PWR_REG2_STRB
                      :NODE;
    PWR_REG2[2..0]
                      :SRFF;
    83CX CS
                      :NODE;
    RWD0_STRB
                      :NODE;
    IRQ12 MASK
                      :NODE;
                                  % Freeze Clock Variables %
    CLKFF[12..0]
                      :DFFE;
    SHIFT_ENFF
                      :SRFF;
    CNTR[3..0]
                      :DFF;
    SNC_SHIFT_ENFF
                      :DFFE;
    START_SHIFTFF
                      :SRFF;
    CLKFF WR
                      :NODE;
    CLKFF_STRB
                      :NODE;
    CLKFF_SELL
                      :NODE;
    CLKFF_SELH
                      :NODE;
    GEN_START_BIT
                      :NODE;
    GEN STOP BITFF
                      :DFF;
    STOP_SHIFT
                      :NODE;
    UNFREEZEFF
                                     % Unsynchronized UNFREEZE
                                                                       %
                      :DFFE;
    SNC_UNFREEZE
                                     % Synchronized UNFREEZE
                                                                       %
                      :DFF;
                                                                       %
                                     % Double Synchronized UNFREEZE
    DOUBLE_SNC
                      :DFF;
                                     % Unsynchronized
                                                                       %
    FREEZEFF
                      :DFFE;
                                                        FREEZE
    SNC_FREEZE
                                     % Synchronized
                                                      FREEZE
                                                                       %
                      :DFF;
    DOUBLE_FRZ
                      :DFF;
                                     % Double Synchronized
                                                              FREEZE
                                                                       %
BEGIN%****%
% CHANDRA uses SIO's General Purpose Register Decode 0 -- Software sets
                                                                             %
% to 800-8FF to enable the following decoded signals.
                                                                             %
GPCS0 = LCELL (!ECS[2] & ECS[1] & !ECS[0] & /ECSEN);
% Hard Disk Light I/O address range : 0808
                                                                            %
LIGHT STRB = |A[7] \& |A[6] \& |A[5] \& |A[4] \& A[3] \& |A[2]
            & !A[1] & !A[0] & GPCS0; HDD_LEDFF.s = XD[0] & LIGHT_STRB;
HDD_LEDFF.r = !XD[0] & LIGHT_STRB;
 HDD_LEDFF.clk= GLOBAL(/XIOW);
HDD_LEDFF.clrn= (/RESET);
 /HDD_LED
             = !HDD_LEDFF.q;
 88
 % Equipment present Read Command 1 (I/O address range: 080C)
                                                                          %
 %%
 /PRSNT RD
             = ! (!A[7] & !A[6] & !A[5] & !A[4] & A[3] & A[2]
                     & !A[1] & !A[0] & GPCS0 & !/XIOR);
 88
 % Equipment present Read Command 2 (I/O address range: 080D)
                                                                          %
 88
 /L2_STATUS_RD = !(!A[7] & !A[6] & !A[5] & !A[4] & A[3] & A[2]
                          & !A[1] & A[0] & GPCS0 & !/XIOR);
 %%
 % External/Internal Planar ID I/O address range: 0852
                                                                            %
 88
 /PLANAR_ID_RD = !(!A[7] & A[6] & !A[5] & A[4] & !A[3] & !A[2]
                           & A[1] & !A[0] & GPCS0 & !/XIOR);
 88
```

```
TBM
```

# **PowerPC**

```
% Keyboard Chip Select I/O address range = 0060, 0062, 0064, 0066-
                                                                           %
88
 /KYBD_CS = !(!ECS[2] & ECS[1] & !ECS[0] & !/ECSEN);
% Keyboard interupt (INT1) Clear = KBD_CS qualified with XIOR %
CLRINT1 =!ECS[2] & ECS[1] & !ECS[0] & !/ECSEN & !/XIOR; INT1FF.d=VCC;
                         % Set Keyboard INT1 latch on rising edge of IN1 %
INT1FF.clk = IRQ1;
INT1FF.clrn = /RESET & !CLRINT1;
IRQ1_OUT = INT1FF.q;
88
% RTC_ALE I/O address 0070
                                                                           %
%%
RTC_ALE = (!A[2] & !A[1] & !A[0] & !ECS[2] & !ECS[1] & !/ECSEN & !/XIOW) ;
%%
% RTCWR I/O address 0071
                                                                           %
%%
/RTCWR = !(!A[2] & !A[1] & A[0] & !ECS[2] & !ECS[1] & !/ECSEN & !/XIOW);
%%
% RTCDS I/O address 0071
                                                                           %
%%
 /RTCDS = !(!A[2] & !A[1] & A[0] & !ECS[2] & !ECS[1] & !/ECSEN & !/XIOR);
88
% Nvram AS0 I/O address 0074
                                                                           %
%%
 /AS0
       = !(A[2] & !A[1] & !A[0] & !ECS[2] & !ECS[1] & !/ECSEN & !/XIOW);
88
% Nvram AS1 I/O address range: 0075
                                                                           %
%%
 /AS1
       = !(A[2] & !A[1] & A[0] & !ECS[2] & !ECS[1] & !/ECSEN & !/XIOW);
%%
% Nvram RTC WER I/O address 0077
                                                                           %
%%
 /NVRAMWE = !(A[2] & A[1] & A[0] & !ECS[2] & !ECS[1] & !/ECSEN & !/XIOW);
%%
% Nvram RTC OER I/O address range: 0077
                                                                           %
%%
 /NVRAMOE = !(A[2] & A[1] & A[0] & !ECS[2] & !ECS[1] & !/ECSEN & !/XIOR)
; %%
% DRAM_PD_RD1 enables Present Detect I/O address range: 0880
                                                                           %
88
  /DRAM_PD_RD1 = !(A[7] & !A[6] & !A[5] & !A[4] & !A[3] & !A[2] & !A[1]
                    & !A[0] & GPCS0 & !/XIOR);
```

61



```
88
% DRAM_PD_RD2 enables Present Detect I/O address range: 0881
%%
 /DRAM_PD_RD2 = !(A[7] & !A[6] & !A[5] & !A[4] & !A[3] & !A[2] & !A[1]
              & A[0] & GPCS0 & !/XIOR);
%%
POWER MANAGEMENT
%
                                                            %
                                                            %
%
% Write Power Control Register 1 I/O address: 082A
                                                            %
                                                            %
%
% (MSB)
         Bits 7-5
                  Reserved
                                                            %
%
         Bit 4
                  I/O Strobe Key
                                                            %
                                                   (W/O)
%
         Bits 3-1
                  Data/Command B[3..1] to 83C750
                                                   (W/O)
                                                            %
% (LSB)
         Bit O
                  83C750 D0
                                                   (R/W)
                                                            %
****%
83CX_{CS} = (!A[7] \& !A[6] \& A[5] \& !A[4] \& A[3] \& !A[2] \& A[1] \& GPCSO);
PWR_REG1_STRB = 83CX_CS & !A0;
%%
% -Write ZERO to 83C750
                                                            %
88
RWD0_STRB
              = (PWR_REG1_STRB & !/XIOW & !XD[0]);
RWD0
              = TRI (GND, RWD0 STRB);
%%
% 83C750 I/O Strobe Key
                                                            %
88
/IO STROBE
              = !(XD[4] & PWR_REG1_STRB & !/XIOW & PROC_RDY
               & !83CX_RESET);
%IO CHRDY
              = TRI (GND, IO STRB);%
% Write Power Control Register 2 I/O address: 082B
                                                            %
%
                                                            %
                                                     W/R)
% (MSB)
         Bit 7
                  CPU1 ROM Completed (Reset by /RESET,
                                                            %
%
         Bit 6
                  Reserved
                                                            %
         Bit 5
                                                            %
%
                  Reserved
         Bit 4
%
                  Reserved
                                                            %
                                    (Reset by /RESET)
         Bit 3
                  IRQ12 Mask
%
                                                     (W/R)
                                                            %
         Bits 2-1
                  Reserved
%
                                                            %
         Bit O
                  Reset 83C750
                                                     (W/O)
                                                            %
% (LSB)
            %**********
PWR_REG2_STRB = 83CX_CS & A0;
              = XD[3] & PWR_REG2_STRB;
PWR REG2[1].s
               = !XD[3] & PWR_REG2_STRB;
PWR_REG2[1].r
PWR_REG2[1].clrn = (/RESET);
PWR_REG2[2].s
              = XD[7] & PWR_REG2_STRB;
             = !XD[7] & PWR REG2 STRB;
PWR REG2[2].r
PWR_REG2[2].clrn = (/RESET);
PWR_REG2[0].s = XD[0] & PWR_REG2_STRB;
PWR REG2[0].r
              = !XD[0] & PWR REG2 STRB;
```

```
PowerPC
```

```
PWR_REG2[0].clrn = VCC;
PWR_REG2[].clk = GLOBAL(/XIOW);
83CX_RESET
               = PWR_REG2[0].q;
IRQ12 MASK
               = PWR REG2[1].q;
% This output should be NORed with IRQ1 and EXTACTIV signals externally to%
\% provide a real Activity Alert to the 87C350 (because of restriction of \%
% CHANDRA's IO pins.)
                                                                %
8*******************
/ACTIVITY = !(IRQ1 # !IRQ12_MASK & IRQ12 # !/EXT_ACTVTY);
% Freeze Clock Logic - Refer to the Motorola MC88LV970 PLL Clock Driver
                                                              %
% Specification for information on Freeze Data protocol.
                                                              %
%
                                                              %
% Freeze Clock Logic contains a 12 Bit serial shift register
                                                             %
% Decode the low order CLKFF[7..0] on addresses: 0860 -0861
                                                              %
% Decode the high order CLKFF[12..8] on addresses: 0862 -0863
                                                              %
FF STRB
        = (!A[7] & A[6] & A[5] & !A[4] & !A[3] & !A[2] & GPCSO);
CLKFF_WR = CLKFF_STRB & !/XIOW;
CLKFF_SELL = CLKFF_STRB & !A[1];
CLKFF_SELH = CLKFF_STRB & A[1];
CLKFF[12..0].prn = VCC;
CLKFF[12..0].clrn = /RESET;
CLKFF[12..0].ena = START_SHIFTFF.q # CLKFF_WR;
CLKFF[12..0].clk = ISA_CLK;
                                         % Shift with wraparound %
if START_SHIFTFF.q then
  CLKFF[11..0].d = CLKFF[12..1].q;
              = CLKFF[0].q;
  CLKFF[12].d
else if CLKFF_SELL then
                                         % Write to CLKFF[7..0] %
  CLKFF[7...0].d = XD[7...0];
  CLKFF[12...8].d = CLKFF[12...8].q;
     else if CLKFF SELH then
           CLKFF[7...0].d = CLKFF[7...0].q;
                                         % Write to CLKFF[12..8] %
           CLKFF[12...8].d = XD[4...0];
         else
           CLKFF[12..0].d = CLKFF[12..0].q;
                                         % Do nothing
                                                              %
         end if;
     end if;
end if;
% UNFREEZE Flip Flop is cleared asynchronously when the UNFREEZE signal
                                                             %
% makes a low to high transition. It is set once shifting has been enabled%
\% The CHANDRA ignores the UNFREEZE signal if the 601 PCLK clocks are not ~\%
% frozen.
                                                              %
= !SNC_SHIFT_ENFF.q & /RESET;
FREEZEFF.prn
UNFREEZEFF.clrn = VCC;
UNFREEZEFF.ena = !SHIFT_ENFF.q ;
             = !(CLKFF[0].q # CLKFF[1].q);
UNFREEZEFF.d
UNFREEZEFF.clk = UNFREEZE;
```



```
% This signal is the UNFREEZE Flip Flop synchronized to the ISA clock.
                                                  %
SNC_UNFREEZE.prn = /RESET;
SNC UNFREEZE.clrn = VCC;
SNC_UNFREEZE.d
           = UNFREEZEFF.q;
SNC_UNFREEZE.clk = ISA_CLK;
% This signal is the UNFREEZE Flip Flop double synchronized to the ISA clock.%
DOUBLE_SNC.prn = /RESET;
DOUBLE SNC.clrn = VCC;
         = SNC_UNFREEZE.q;
DOUBLE SNC.d
DOUBLE SNC.clk = ISA CLK;
% FREEZE Flip Flop is cleared asynchronously when the UNFREEZE signal
                                                  %
% makes a high to low transition. It is set once shifting has been enabled%
% The CHANDRA ignores the UNFREEZE signal if the 601 PCLK clocks are
                                                  %
                                                  %
% already frozen.
          &***********
FREEZEFF.prn = !SNC_SHIFT_ENFF.q & /RESET;
FREEZEFF.clrn = VCC;
FREEZEFF.ena = !SHIFT_ENFF.q ;
FREEZEFF.d
         = CLKFF[0].q \& CLKFF[1].q;
FREEZEFF.clk = !UNFREEZE ;
% This signal is the FREEZE Flip Flop synchronized to the ISA clock.
                                                  %
SNC_FREEZE.prn = /RESET;
SNC_FREEZE.clrn = VCC;
SNC FREEZE.d = FREEZEFF.q;
SNC_FREEZE.clk = ISA_CLK;
% This signal is the FREEZE Flip Flop double synchronized to the ISA clock.%
DOUBLE_FRZ.prn = /RESET;
DOUBLE_FRZ.clrn = VCC;
DOUBLE_FRZ.d
         = SNC_FREEZE.q;
DOUBLE_FRZ.clk = ISA_CLK;
SHIFT_ENFF.s
          = CLKFF_SELH;
                       % Start shifting upon write to 862
                                                   %
SHIFT ENFF.r
          = GND;
SHIFT_ENFF.prn = DOUBLE_SNC.q & DOUBLE_FRZ;
SHIFT_ENFF.clrn = !GEN_STOP_BITFF.q & /RESET; %Clr when it reaches 15 & rst%
SHIFT_ENFF.clk = /XIOW;SNC_SHIFT_ENFF.d = SHIFT_ENFF.q;
                               % One clock after SHIFT_ENFF%
SNC SHIFT ENFF.ena = /RESET;
SNC_SHIFT_ENFF.clrn = /RESET;
SNC SHIFT ENFF.clk = ISA CLK;
CNTR[].clk = ISA_CLK;
                                                   %
CNTR[].clrn = /RESET;
                       % Counter resets to zero
```

# PowerPC

```
If SNC_SHIFT_ENFF.q Then
                            % Count while SNC_SHIFT_ENFF is 1
                                                               %
  CNTR[].d = CNTR[].q + 1;
Else
  CNTR[].d = CNTR[].q;
End If;
GEN START BIT = !CNTR[3].q & !CNTR[2].q & !CNTR[1].q & CNTR[0].q; % 1 %
STOP_SHIFT = CNTR[3].q & CNTR[2].q & CNTR[1].q & !CNTR[0].q; % 14 %
GEN_STOP_BITFF.d = STOP_SHIFT; %Generate Stop Bit when counter is 15 %
GEN_STOP_BITFF.prn = VCC;
GEN_STOP_BITFF.clrn = /RESET;
GEN_STOP_BITFF.clk = ISA_CLK;
START_SHIFTFF.s
             = GEN_START_BIT;
             = STOP_SHIFT;
START_SHIFTFF.r
START_SHIFTFF.clrn = /RESET;
START SHIFTFF.clk = ISA CLK;
% FRZ_DATA_OUT is a 1 when the counter = 0. It is also a 1 whenever
                                                              %
% START_SHIFTFF is 1 and CLKFF[0] is a 1 and then when the counter is
                                                              %
% Fifteen to leave it in the high state.
                                                              %
FRZ_DATA_OUT = !CNTR[3].q & !CNTR[2].q & !CNTR[1].q & !CNTR[0].q
           # GEN_STOP_BITFF.q
           # START SHIFTFF.q & !CLKFF[0].q;
% Read Storage Light Status Register I/O address: 0808
                                                              %
% (MSB)
      Bits 7-1 Reserved
                                                              %
% (LSB)
         Bit 0 Hard Disk Active Light
                                                        (W/R)
                                                              %
%
                                                              %
% Read Power Control Register 1 I/O address: 082A
                                                              %
         Bits 7-1 Reserved
% (MSB)
                                                              %
% (LSB)
         Bit O
                   83C750 D0
                                                        (W/R)
                                                              %
                                                              %
%
% Read Power Control Register 2 I/O address: 082B
                                                              %
% (MSB)
        Bit 7 CPU1 ROM Completed (Reset by /RESET,
                                                       R/W)
                                                              %
         Bit 6
%
                   Reserved
                                                              %
%
         Bit 5
                   Reserved
                                                              %
%
         Bit 4
                   Reserved
                                                              %
%
         Bit 3
                  IRQ12 Mask
                                   (Reset by /RESET,
                                                       W/R)
                                                              %
         Bits 2-1 Reserved
%
                                                              %
                  83C750 Status
         Bit O
% (LSB)
                                                      (R/O)
                                                              %
%
XD TRI OE = ((LIGHT STRB
              # PWR_REG1_STRB # PWR_REG2_STRB
              # CLKFF_STRB) & !/XIOR);
XD[0]
         = TRI (D[0], XD_TRI_OE);
D[0]
         = HDD_LEDFF & LIGHT_STRB
           # RWD0 & PWR_REG1_STRB
           # PROC RDY & /CMD STATE & PWR REG2 STRB
           # CLKFF[0].q & CLKFF_SELL
           # CLKFF[8].q & CLKFF_SELH;
```



| XD[1] | <pre>= TRI (D[1], XD_TRI_OE);</pre>        |
|-------|--------------------------------------------|
| D[1]  | = CLKFF[1].q & CLKFF_SELL                  |
|       | <pre># CLKFF[9].q &amp; CLKFF_SELH;</pre>  |
| XD[2] | <pre>= TRI (D[2], XD_TRI_OE);</pre>        |
| D[2]  | = CLKFF[2].q & CLKFF_SELL                  |
|       | <pre># CLKFF[10].q &amp; CLKFF_SELH;</pre> |
| XD[3] | <pre>= TRI (D[3], XD_TRI_OE);</pre>        |
| D[3]  | = PWR_REG2[1].q & PWR_REG2_STRB            |
|       | <pre># CLKFF[3].q &amp; CLKFF_SELL</pre>   |
|       | <pre># CLKFF[11].q &amp; CLKFF_SELH;</pre> |
| XD[4] | <pre>= TRI (D[4], XD_TRI_OE);</pre>        |
| D[4]  | = CLKFF[4].q & CLKFF_SELL                  |
|       | <pre># CLKFF[12].q &amp; CLKFF_SELH;</pre> |
| XD[5] | <pre>= TRI (D[5], XD_TRI_OE);</pre>        |
| D[5]  | <pre>= CLKFF[5].q &amp; CLKFF_SELL;</pre>  |
| XD[6] | <pre>= TRI (D[6], XD_TRI_OE);</pre>        |
| D[6]  | <pre>= CLKFF[6].q &amp; CLKFF_SELL;</pre>  |
| XD[7] | <pre>= TRI (D[7], XD_TRI_OE);</pre>        |
| D[7]  | = PWR_REG2[2].q & PWR_REG2_STRB            |
|       | <pre># CLKFF[7].q &amp; CLKFF_SELL;</pre>  |
| END;  |                                            |

# Section 6 Memory Systems

The reference design contains four distinct memory systems: system memory (DRAM), L2 cache memory (SRAM and tagRAM), ROM for boot and POST code, and NVRAM.

## 6.1 DRAM

The reference design has slots for up to 128M of system memory (DRAM), arranged as four industry standard 72-pin SIMMs (see Table 17). When using more than one pair of 32MB SIMMs however, it is necessary to insert a buffer on the WE[1:0] and MA[11:0] lines between the SIMMs and the 664, in order to drive the increased capacitive load presented by the 32MB SIMMs. The reference design does not buffer these signals, and does not provide circuit board patterns for such buffers.

- 70ns
- 4 data bytes plus 1 parity bit per byte, 72 pin SIMM
- presence detect bits.

| Size | Organization | IBM Part Number | DRAM Data Sheet |
|------|--------------|-----------------|-----------------|
| 4MB  | 1M x 36b     | IBM11E1360BA    | MMDS14DSU-00    |
| 8MB  | 2M x 36b     | IBM11E2360BA    | MMDS22DSU-00    |
| 16MB | 4M x 36b     | IBM11E4360B     | MMDS26DSU-00    |
| 32MB | 8M x 36b     | IBM11E8360B     | MMDS27DSU-00    |

 Table 17. Supported DRAM Modules

#### 6.1.1 Refresh

The memory controller in the 660 bridge provides a flexible refresh capability for the reference design.

The ISA bus bridge provides the ISA\_REFRESH# signal to refresh ISA bus memory. Refer to the SIO data book for more information.

## 6.1.2 DRAM Presence Detection

The reference design includes a method for software to detect and identify installed DRAM modules using the presence detect bits, PD[15:0]. See section 4.6.7.

67





Figure 6. DRAM Bank Organization

#### 6.1.3 Organization

The 4-byte DRAM modules (SIMMs) are arranged in pairs to form 8-byte memory banks, as shown in Figure 6. Each socket supports a 32-bit (non-parity) or a 36-bit (4 data bytes plus 4 parity bits) DRAM SIMM. Bank 0 is composed of SIMM 1 and SIMM 2. Bank 1 is composed of SIMM 3 and SIMM 4. The 2 SIMMs in each bank must be the same size.

Combining the internal organization of the SIMMs (found in the respective data sheets) with the bank organization of Figure 6 shows that each parity bit is accessed with the associated data byte. The 660 bridge uses this standard organization for either parity or ECC mode operation.

PowerPC

## 6.2 L2 Cache

The reference design supplies an L2 cache controller, located inside the 660 Bridge chipset. The motherboard provides a socket for an SRAM module, and the L2 tag RAM (two 16K x 15 synchronous devices) is supplied installed on the board. The L2 is a unified, writethru, direct-mapped, look-aside level 2 cache that caches the low 1G of CPU memory space.

The reference design is initially configured to use a 512K synchronous SRAM module, but can be configured to use 256K, 512K, or 1M module populated with either synchronous or asynchronous SRAM.

The L2 supplies data to the CPU bus on write hits and snarfs the data (updates the SRAM data while the memory controller is accessing DRAM memory) on read/write misses. It snoops PCI to memory transactions. Typical synchronous SRAM read performance with 9ns SRAM is 3-1-1-1, followed by -2-1-1-1 on pipelined reads. Typical asynchronous SRAM read performance with 15ns SRAM is 3-2-2-2, followed by -3-2-2-2 on pipelined reads. For more information on the operation and capabilities of the L2, see the 660 Bridge User's Manual.

#### 6.2.1 SRAM

As initially configured (Figure 8), the reference design features a 512K synchronous SRAM SIMM. A synchronous 256K SRAM module is shown in Figure 7. A synchronous 1M SRAM module is shown in Figure 9.

It is also possible to use asynchronous SRAM modules with the reference design. Figure 10 shows a 256K asynchronous SRAM module. Figure 11 shows a 512K asynchronous SRAM module. Figure 12 shows a 1M asynchronous SRAM module.



Figure 7. Synchronous SRAM, 256K L2





Figure 8. Synchronous SRAM, 512K L2



Figure 9. Synchronous SRAM, 1M L2









Figure 11. Asynchronous SRAM, 512K L2





Figure 12. Asynchronous SRAM, 1M L2

#### 6.2.2 TagRAM

The tagRAM, a pair of IDT71216S10 devices, is installed on the reference board. The tagRAM configuration for a 512K L2 (initially supplied on the reference design) is shown in Figure 13. The tagRAM configuration for a 1M L2 is shown in Figure 14.



Figure 13. Synchronous TagRAM, 512K L2



Figure 14. Synchronous TagRAM, 1M L2

## 6.2.3 L2 Cache Configuration

To implement the desired L2 configuration on the reference design, refer to Table 18.

| Configuration Component Values |          | Cache Size | •        | SRAM Type |        |  |
|--------------------------------|----------|------------|----------|-----------|--------|--|
|                                | 256K     | 512K       | 1M       | Burst     | Asynch |  |
| R 463                          | 0 Ω      | 0 Ω        | no-pop   |           |        |  |
| R 465                          | 0 Ω      | no-pop     | no-pop   |           |        |  |
| R 466                          | no-pop   | 10k        | 10k      |           |        |  |
| R 467                          | no-pop   | 0 Ω        | 0 Ω      |           |        |  |
| R 475                          | 10k      | no-pop     | no-pop   |           |        |  |
| R 477                          | no-pop   | no-pop     | 10k      |           |        |  |
| R 478                          | no-pop   | no-pop     | 0 Ω      |           |        |  |
| R 479                          | 1k       | 1k         | no-pop   |           |        |  |
| U 37                           | populate | populate   | populate |           |        |  |
| U 38                           | nopop    | nopop      | populate |           |        |  |
| R 168                          |          |            |          | 0 Ω       | no-pop |  |
| R 169                          |          |            |          | no-pop    | 0 Ω    |  |
| R 170                          |          |            |          | no-pop    | 0 Ω    |  |
| R 171                          |          |            |          | 0 Ω       | no-pop |  |
| R 172                          |          |            |          | 0 Ω       | no-pop |  |
| R 474                          |          |            |          | no-pop    | 0 Ω    |  |
| R 476                          |          |            |          | no-pop    | 0 Ω    |  |

Table 18. L2 Configuration Implementation

# 6.3 ROM

The reference design uses an AMD AM29F040-120 Flash<sup>™</sup> ROM to contain the POST and boot code. It is recommended that Vital Product Data (VPD) such as the motherboard speed and native I/O complement be programmed into in this device. It is possible to program the Flash before or during the manufacturing process.

# 6.4 CPU to ROM Transfers

The PowerPC Reference Platform Specification allocates the upper 8M of the 4G CPU address space as ROM space. The reference design implements a 2M ROM space from 4G–2M to 4G. The actual ROM is a 512K device located at 4G–2M. The ROM is attached to the 660 bridge via the PCI\_AD lines. This mode is required when using the Intel SIO. ROM device writes and write-protect commands are supported. See the 660 Bridge User's Manual for more information.

The ROM device attaches to the 660 bridge by means of control lines and the PCI\_AD[31:0] lines. When a CPU bus master reads from the ROM, the bridge masters a BCR transaction, during which it reads the ROM and returns the data to the CPU. CPU writes to the ROM and ROM write-protection operations are also forwarded to the ROM device.

Although connected to the PCI\_AD lines, the ROM is not a PCI agent. The ROM and the PCI agents do not interfere with each other because the ROM is under bridge control, and the bridge does not enable the ROM except during ROM cycles. The bridge accesses the ROM by means of BCR transactions. Other PCI devices cannot read or write the ROM because they cannot generate BCR transactions.

### 6.4.1 CPU to ROM Read

At power-on, the 603/604 CPU comes up in BE Mode with the L1 cache disabled, and begins fetching instructions (using 8-byte single beat reads) at address FFF0 0100 (4G - 1M + 100h). The reference design logic also resets to BE mode.

The system ROM address space is from 4G - 2M to 4G. Since the size of the installed ROM is less than 2M (512K), it is mirrored every 512K throughout the ROM space. Location 0 of the 512K ROM is mapped to CPU bus addresses 4G-2M, 4G-1.5M, 4G-1M, and 4G-.5M.

The Flash is located on the PCI bus physically but not logically, and is 8 bits wide. This requires the 660 Bridge to decode Flash address, run 8 cycles to PCI bus without activating FRAME, accumulate the 8 single bytes of read data into an 8-byte group and generate a TA# and an AACK# to complete the cycle. The CPU can also read the ROM using bursts, but it receives the same 2 instructions from the ROM on each beat of the burst. For more information, see the 660 Bridge User's Manual.

Software can lock out the ROM using a 660 bridge BCR. When the CPU writes to any ROM location while the ROM is locked out, the bridge signals normal transfer completion to the CPU but does not write the data to the ROM. The CPU bus write to the locked flash bit in the 660 bridge error status 2 register (bit 0 in index C5h) is set.

## 6.4.2 CPU to ROM Write

Writing to Flash is another very specialized cycle. Only one address (FFFF FFF0) is used for writing data to Flash. The Flash address and data are both encoded into four bytes and

# **PowerPC**

written using a 4-byte write transfer. Eight byte and burst transfers to the ROM are not supported. See the 660 Bridge User's Manual.

Writes to Flash may be performed in either BE or LE mode. The data byte swapper in the 660 Bridge is gated according to endian mode. Writes in BE mode occur in natural sequence. However, address unmunging in LE mode has no effect on the cycle because the addresses are ignored. Therefore, software must reverse the byte significance of the data and address encoded into the store instructions for LE mode writes to the ROM.

## 6.4.2.1 ROM Write Protection

Flash write protection must be implemented within software. Port FFFF FFF1 can be used to lock out all Flash writes. Writing any data to this port address locks out all Flash writes until the 660 Bridge is hardware reset. In addition, the Flash itself has means to permanently lock out changing certain sectors by writing control sequences. Consult the Flash Specification for details.



# Section 7 Endian Mode Considerations

The 603 and 604 normally operate with big endian (BE) byte significance. They have a mode of operation designed to more efficiently process code written with little endian (LE) byte significance. The reference design supports this ability, and can operate with BE operating systems such as AIX<sup>m</sup> or LE operating systems such as WindowsNT<sup>m</sup>.

When the system is in BE mode, data is stored in memory with BE ordering. When the system is in little endian mode, data is stored in memory with LE ordering. The 660 Bridge has hardware to select the proper bytes in the memory and on the PCI, and to steer the data to the correct CPU data lane.

A number represented in storage is said to be in big endian (BE) order when the most significant part of the number is in the lowest numbered storage location and less significant parts are in successively higher numbered locations. AIX is an example of an operating system that stores data in memory and on media in BE order. A number is said to be in little endian (LE) order when it is stored with the order of bytes reversed from that of BE order. WindowsNT is an example of an operating system that uses LE order in memory and on media. The endian order of data never extends past an 8-byte group of storage.

# 7.1 What the 603/604 CPU Does

The 603/604 CPU assumes that the significance of memory is BE. When it operates in internal LE mode, it internally generates an effective address the same as the LE code would generate. Since it assumes that the memory is stored with BE significance, it transforms (munges) the three low order addresses when it activates the address pins. For example, in the 1-byte transfer case, address 7 is munged to 0, 6 to 1, 5 to 2, and so on. The data transfer occurs on the byte lanes identified by the address pins and transfer size (TSIZ) pins in either BE or LE mode. The CPU "shifts" the data to the correct byte lane(s). Note that if the TSIZ is 1 and the address pins are 000b, then byte lane 0 (cpu data lines 0:7) must be used for the data transfer in either mode. For a 4-byte transfer, to add 4 in LE mode, the CPU munges the add to 0 and drives the data onto byte lanes 0 through 7.

The 603/604 performs the following munge operation in LE mode:

- TSIZ = 8(0)=> None
- TSIZ = 4 => 603 Internal Address 29:31 XOR with 100b => address at pins of CPU
- TSIZ = 2 => 603 Internal Address 29:31 XOR with 110b => address at pins of CPU
- TSIZ = 1 => 603 Internal Address 29:31 XOR with 111b => address at pins of CPU.



# 7.2 What the 660 Bridge Does

Data is stored in system memory in the same endian mode as the mode in which the CPU operates. That is, the byte significance in memory is BE in BE mode and it is LE in LE mode. Because of this, hardware is included in the 660 bridge to steer the data bytes to the correct byte lanes according to mode, and to unmunge the addresses coming from the 603/604 CPU in LE mode. This unmunge merely applies the same transformation to the three low– order address lines as the 603/604 CPU reversing the effect of the munge that occurs within the 603/604 CPU.

The hardware cannot tell the endian mode of the CPU directly. There is a control bit located in ISA I/O space (port 0092) that the CPU can write to in order to set the endian mode of the motherboard. This signal is applied to the 660 Bridge, which performs the operations shown in Table 19.

| CPU Byte Lane         | BE Mode Connection              | LE Mode Connection              |
|-----------------------|---------------------------------|---------------------------------|
| CPU byte lane 0 (MSB) | Memory byte lane 0, PCI lane 0  | Memory byte lane 7, PCI lane 7* |
| CPU byte lane 1       | Memory byte lane 1, PCI lane 1  | Memory Byte lane 6, PCI lane 6* |
| CPU byte lane 2       | Memory byte lane 2, PCI lane 2  | Memory byte lane 5, PCI lane 5* |
| CPU byte lane 3       | Memory byte lane 3, PCI lane 3  | Memory byte lane 4, PCI lane 4* |
| CPU byte lane 4       | Memory byte lane 4, PCI lane 4* | Memory byte lane 3, PCI lane 3  |
| CPU byte lane 5       | Memory byte lane 5, PCI lane 5* | Memory byte lane 2, PCI lane 2  |
| CPU byte lane 6       | Memory byte lane 6, PCI lane 6* | Memory byte lane 1, PCI lane 1  |
| CPU byte lane 7 (LSB) | Memory byte lane 7, PCI lane 7* | Memory byte lane 0, PCI lane 0  |

Table 19. Endian Mode Byte Lane Steering

#### Note:

\* In this table, PCI byte lane 3:0 refers to the data associated with PCI C/BE# 3:0 when the third least significant bit of the target PCI address is 0b, as coded in the instruction. PCI byte lane 7:4 refers to the data associated with PCI c/BE# 3:0 when this bit is b1b.

Since the reference design logic maintains the memory in BE mode during BE operation and in LE mode during LE mode operation, no address translations are necessary in BE mode. However, the CPU addresses must be unmunged in LE mode. This is accomplished in the 660 Bridge by applying the same XOR function mentioned above whenever the CPU accesses either PCI or memory. The munge effect nullifies the address translation that occurs within the CPU. For example, if the CPU executes a one-byte load coded to access byte 0 of memory in LE mode, it will emit address 7. The 660 Bridge will change the external address to 0. This is summarized in Table 20.

| Mode Effective Address at Memory or PCI |                                                              |  |  |  |  |  |
|-----------------------------------------|--------------------------------------------------------------|--|--|--|--|--|
| BE                                      | No change (Same address as coded)                            |  |  |  |  |  |
| LE                                      | Unmunge Address emitted (Transform to same address as coded) |  |  |  |  |  |

#### Table 20. Endian Mode 6–3/604 Address Translation

When a PCI master accesses memory, the bridge chip set does not make any address translations (in the address fields affected by endian mode) in either endian mode. In other words, data is stored or fetched at the address presented on the PCI bus in either endian mode.

The way the 660 Bridge implements the endian mode logic is conceptualized in Figure 15.



Figure 15. Endian Mode Block Diagram

# 7.3 Bit Ordering Within Bytes

The BE/LE discussion in this section applies only to the ordering of bytes. The LE convention of numbering bits (the least significant bit having the lowest number within that byte) is followed throughout the 603/604 Board schematics, including the PCI bit numbering. The only exception is the CPU data and address buses; these are numbered with BE nomenclature. The 603/604 CPU buses are connected to the 663 buffer buses with the significance of the bits maintained so that MSb connects to MSb and so on. Note that the pin numbering convention on the 660 Bridge chip is BE at the CPU side and LE at the memory and PCI sides.

# 7.4 Byte Swap Instructions

The Power PC architecture defines both word and half–word load/store instructions that have byte swapping capability. Programmers will find these instructions valuable for dealing with the BE nature of this architecture. For example, if a 32–bit configuration register of a typical LE PCI device is read in BE mode, the bytes will appear out of order unless the "load word with byte swap" instruction is used. The byte swap instructions are:

- Ihbrx (load half word byte-reverse indexed)
- lwbrx (load word byte-reverse indexed)
- sthbrx (store half word byte-reverse indexed)
- stwbrx (store word byte-reverse indexed)

The byte–reverse instructions should be used in BE mode to access LE devices and in LE mode to access BE devices.

# 7.5 603/604 CPU Alignment Exceptions In LE Mode

The CPU does not support a number of instructions and data alignments in the LE mode that it supports in BE mode. When it encounters an unsupportable situation, it takes an internal alignment exception (machine check) and does not produce an external bus cycle. See the latest 603/604 CPU documentation for details. Examples include:

- LMW instruction
- STMW instruction
- Move assist instructions (LSWI, LSWX, STSWI, STWX)
- Unaligned loads and stores.

# 7.6 Single–Byte Transfers

Figure 16 is an example of byte write data a at address XXXX XXX0.



Figure 16. Example at Address XXXX XXX0





Figure 17. Example at Address XXXX XXX2

Figure 17 is an example of byte write data a at address XXXX XXX2.

For single byte accesses to memory in BE mode, Table 21 applies.

| 3/   |                                 | 603/                                                                                                        | 603                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 663                                                                                                                                                                                                                                                                                                                                                                                                                 |                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              |
|------|---------------------------------|-------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| 4    |                                 | 604                                                                                                         | BYTE                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | BYTE                                                                                                                                                                                                                                                                                                                                                                                                                | MEM BYTE                                                                                                                                                                                                                                                                                                                                                                                            | CAS                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          |
| 30   | 29                              | add                                                                                                         | LANE                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | LANE*                                                                                                                                                                                                                                                                                                                                                                                                               | LANE                                                                                                                                                                                                                                                                                                                                                                                                | ACTIVE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       |
| 0    | 0                               | 0                                                                                                           | 0                                                                                                                                                                                                                                                                       | MSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0                                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                   | 0                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0    | 0                               | 1                                                                                                           | 1                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 1                                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                   | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1    | 0                               | 2                                                                                                           | 2                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 2                                                                                                                                                                                                                                                                                                                                                                                                                   | 2                                                                                                                                                                                                                                                                                                                                                                                                   | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1    | 0                               | 3                                                                                                           | 3                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 3                                                                                                                                                                                                                                                                                                                                                                                                                   | 3                                                                                                                                                                                                                                                                                                                                                                                                   | 3                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0    | 1                               | 4                                                                                                           | 4                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 4                                                                                                                                                                                                                                                                                                                                                                                                                   | 4                                                                                                                                                                                                                                                                                                                                                                                                   | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 0    | 1                               | 5                                                                                                           | 5                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 5                                                                                                                                                                                                                                                                                                                                                                                                                   | 5                                                                                                                                                                                                                                                                                                                                                                                                   | 5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1    | 1                               | 6                                                                                                           | 6                                                                                                                                                                                                                                                                       |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 6                                                                                                                                                                                                                                                                                                                                                                                                                   | б                                                                                                                                                                                                                                                                                                                                                                                                   | б                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| 1    | 1                               | 7                                                                                                           | 7                                                                                                                                                                                                                                                                       | LSB                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7                                                                                                                                                                                                                                                                                                                                                                                                                   | 7                                                                                                                                                                                                                                                                                                                                                                                                   | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |
| I TC | MUNG                            | ED                                                                                                          |                                                                                                                                                                                                                                                                         |                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |                                                                                                                                                                                                                                                                                                                                                                                                                     | SWAP<br>OFF                                                                                                                                                                                                                                                                                                                                                                                         | NOT UNMUNGED                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |
|      | 0<br>1<br>1<br>0<br>0<br>1<br>1 | 30     29       0     0       1     0       1     0       0     1       0     1       1     1       1     1 | 604           30         29         add           0         0         0           0         0         1           1         0         2           1         0         3           0         1         4           0         1         5           1         1         6 | 604         BYTE           30         29         add         LANE           0         0         0         0           0         0         0         0         0           1         0         2         2         1           1         0         3         3         3           0         1         4         4         4           0         1         5         5         1           1         1         6         6         1           1         1         7         7 | 604         BYTE           30         29         add         LANE           0         0         0         MSB           0         0         1         1           1         0         2         2           1         0         3         3           0         1         4         4           0         1         5         5           1         1         6         6           1         1         7         1 | 603/ $603$ $663$ $4$ $604$ BYTE       BYTE $30$ $29$ add       LANE       LANE* $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $0$ $1$ $1$ $1$ $0$ $2$ $2$ $2$ $1$ $0$ $2$ $2$ $2$ $1$ $0$ $2$ $2$ $2$ $1$ $0$ $2$ $2$ $2$ $1$ $0$ $2$ $2$ $2$ $1$ $0$ $2$ $2$ $2$ $1$ $0$ $2$ $2$ $2$ $1$ $0$ $2$ $2$ $2$ $1$ $0$ $3$ $3$ $3$ $0$ $1$ $4$ $4$ $4$ $0$ $1$ $5$ $5$ $5$ $1$ $1$ $6$ $6$ $6$ $1$ $1$ $7$ $7$ $1$ | 3/       603/       603       663         4       604       BYTE       BYTE       MEM BYTE         30       29       add       LANE       LANE*       LANE         0       0       0       0       MSB       0       0         0       0       1       1       1       1         1       0       2       2       2       2       2         1       0       3       3       3       3       3         0       1       4       4       4       4         0       1       5       5       5       5         1       1       6       6       6       6         1       1       7       7       LSB       7       7         OT       MUNGED       SWAP       SWAP |

#### Table 21. Memory in BE Mode

Note:

\* - At the CPU side.



For single byte accesses to memory in LE mode, Table 22 applies.

| 603 | 3/ |     | 603/ | 603  | 663   |            |          |
|-----|----|-----|------|------|-------|------------|----------|
| 604 | 1  |     | 604  | BYTE | BYTE  | MEM BYTE   | CAS      |
| A31 | 30 | 29  | add  | LANE | LANE* | LANE       | ACTIVE   |
| 0   | 0  | 0   | 0    | 0 M  | SB 0  | 7          | 7        |
| 1   | 0  | 0   | 1    | 1    | 1     | б          | б        |
| 0   | 1  | 0   | 2    | 2    | 2     | 5          | 5        |
| 1   | 1  | 0   | 3    | 3    | 3     | 4          | 4        |
| 0   | 0  | 1   | 4    | 4    | 4     | 3          | 3        |
| 1   | 0  | 1   | 5    | 5    | 5     | 2          | 2        |
| 0   | 1  | 1   | 6    | б    | 6     | 1          | 1        |
| 1   | 1  | 1   | 7    | 7 L  | SB 7  | 0          | 0        |
|     |    | MUN | GED  |      |       | SWAP<br>ON | UNMUNGED |
|     |    |     |      |      |       |            |          |

Table 22. Memory in LE Mode

Note:

\* - At the CPU side.

For single byte accesses to PCI in BE mode, Table 23 applies.

| 603 | 3/  |     | 603/ | 603  | 663* |             |       |                        |
|-----|-----|-----|------|------|------|-------------|-------|------------------------|
| 604 | 4   |     | 604  | BYTE | BYTE | PCI BYTE    | A/D** | BE#                    |
| A31 | 30  | 29  | add  | LANE | LANE | LANE        | 210   | 3 2 1 0                |
|     |     |     |      |      |      |             |       | (0=active byte enable) |
| 0   | 0   | 0   | 0    | 0 MS | SB 0 | 0           | 0 0 0 | 1 1 1 0                |
| 1   | 0   | 0   | 1    | 1    | 1    | 1           | 0 0 1 | 1 1 0 1                |
| 0   | 1   | 0   | 2    | 2    | 2    | 2           | 0 1 0 | 1 0 1 1                |
| 1   | 1   | 0   | 3    | 3    | 3    | 3           | 0 1 1 | 0 1 1 1                |
| 0   | 0   | 1   | 4    | 4    | 4    | 0           | 1 0 0 | 1 1 1 0                |
| 1   | 0   | 1   | 5    | 5    | 5    | 1           | 1 0 1 | 1 1 0 1                |
| 0   | 1   | 1   | 6    | 6    | б    | 2           | 1 1 0 | 1 0 1 1                |
| 1   | 1   | 1   | 7    | 7 L: | SB 7 | 3           | 1 1 1 | 0 1 1 1                |
| 1   | TON | MUN | GED  |      |      | SWAP<br>OFF | NOT U | NMUNGED                |

Note:

\* - At the CPU side.

\*\*- AD[0:1] set to 00 for all PCI transactions except I/O cycles.

For single byte accesses to PCI in LE mode, Table 24 applies.

| 603 | 3/   |     | 603/ | 603   | 663* |            |        |                        |
|-----|------|-----|------|-------|------|------------|--------|------------------------|
| 604 | 1    |     | 604  | BYTE  | BYTE | PCI BYTE   | A/D ** | BE#                    |
| A31 | 30   | 29  | add  | LANE  | LANE | LANE       | 210    | 3 2 1 0                |
|     |      |     |      |       |      |            |        | (0=active byte enable) |
| 0   | 0    | 0   | 0    | 0 MSB | 0    | 3          | 1 1 1  | 0 1 1 1                |
| 1   | 0    | 0   | 1    | 1     | 1    | 2          | 1 1 0  | 1 0 1 1                |
| 0   | 1    | 0   | 2    | 2     | 2    | 1          | 1 0 1  | 1 1 0 1                |
| 1   | 1    | 0   | 3    | 3     | 3    | 0          | 1 0 0  | 1 1 1 0                |
| 0   | 0    | 1   | 4    | 4     | 4    | 3          | 0 1 1  | 0 1 1 1                |
| 1   | 0    | 1   | 5    | 5     | 5    | 2          | 0 1 0  | 1 0 1 1                |
| 0   | 1    | 1   | 6    | б     | б    | 1          | 0 0 1  | 1 1 0 1                |
| 1   | 1    | 1   | 7    | 7 LSB | 7    | 0          | 0 0 0  | 1 1 1 0                |
| Ν   | MUNC | GED |      |       |      | SWAP<br>ON | UN     | IMUNGED                |

Table 24. PCI in LE Mode

Notes:

\* - At the CPU side.

\*\*- AD[0:1] set to 00 for all PCI transactions except I/O cycles.



# 7.7 Two–Byte Transfers

Figure 18 gives an example of double byte write data ab at address XXXX XXX0.



Figure 18. Double Byte Write Data ab at Address XXXX XXX0

Table 25 and Table 26 illustrate all cases that can occur. The columns of Table 25 have these meanings:

- The first column indicates target address (e.g. the address of the byte coded into a store half–word instruction).
- The next two columns show the state of the address pins for BE mode.
- The next two columns show the state of the address pins for the same target data when the machine is in LE mode.
- The remaining columns show the CASs and the PCI byte enables associated with the target data.
- The notes indicate which combinations either do not occur at the 603 pins because of internal exceptions, or are not supported externally.

| PROG | BE MODE |        | LE MODE      | BE OR LE |   | BE OF | R LE | BE  | OR LE  |  |
|------|---------|--------|--------------|----------|---|-------|------|-----|--------|--|
| TARG | 603/6   | 04 BE  | (X or w 110) | Target   |   | CAS#  | 0:7  | PCI | CBE#   |  |
| ADDR | add     | a29:31 | Add a29:31   | bytes    |   | 0     | 7    | AD2 | 2 3210 |  |
| 0    | 0       | 000    | 6 110        | 0-1      |   | 0011  | 1111 | 0   | 1100   |  |
| 1    | 1       | 001    | 7 E 111      | 1-2      | Ε | 1001  | 1111 | 0 E | E 1001 |  |
| 2    | 2       | 010    | 4 100        | 2-3      |   | 1100  | 1111 | 0   | 0011   |  |
| 3    | 3       | 011    | 5 E 101      | 3-4      | Ε | 1110  | 0111 | 1 E | I PPPP |  |
| 4    | 4       | 100    | 2 010        | 4-5      |   | 1111  | 0011 | 1   | 1100   |  |
| 5    | 5       | 101    | 3 E 011      | 5-6      | Ε | 1111  | 1001 | 1 E | E 1001 |  |
| 6    | б       | 110    | 0 000        | 6-7      |   | 1111  | 1100 | 1   | 0011   |  |
| 7    | Ν       | NNN    | 1 E 001      | NNN      | Ε | NNNN  | NNNN | N E | E NNNN |  |

| Table 25  | Two    | <b>Rvte</b> | Transfer  | Information |
|-----------|--------|-------------|-----------|-------------|
| Table 23. | 1 44 0 | Dyte        | ITAIISICI | mormation   |

#### Notes:

N= not emitted by 60X because it crosses 8 bytes (transforms to 2 singles in BE, machine CH in LE) P= not allowed on PCI (crosses 4 bytes)

E= causes exception (does not come out on 603/604 bus) in LE mode

Table 26 contains the same information as found in Table 25, but it is arranged to show the CAS and PCI byte enables that activate as a function of the address presented at the pins of the 603/604 and as a function of BE/LE mode.

| 2  | BYTE XFERS     | В      | E             | ]   | BE   | LE     |       | L   | E    |
|----|----------------|--------|---------------|-----|------|--------|-------|-----|------|
| 60 | )X ADDRESS PIN | IS CAS | #0 <b>:</b> 7 | PCI | CBE# | CAS#   | 0:7   | PCI | CBE# |
|    |                | 0      | 7             | A2  | 3210 | 0      | 7     | AD2 | 3210 |
| 0  | 000            | 0011   | 1111          | 0   | 1100 | 1111   | 1100  | 1   | 0011 |
| 1  | 001            | 1001   | 1111          | 0   | 1001 | E NNNN | NNNN  | N E | NNNN |
| 2  | 010            | 1100   | 1111          | 0   | 0011 | 1111   | 0011  | 1   | 1100 |
| 3  | 011            | 1110   | 0111          | 0   | PPPP | E 1111 | 1001  | 1 E | 1001 |
| 4  | 100            | 1111   | 0011          | 1   | 1100 | 1100   | 1111  | 0   | 0011 |
| 5  | 101            | 1111   | 1001          | 1   | 1001 | E 1110 | 0111E | 0 E | PPPP |
| 6  | 110            | 1111   | 1100          | 1   | 0011 | 0011   | 1111  | 0   | 1100 |
| 7  | 111            | NNNN   | NNNN          | N   | NNNN | E 1001 | 1111E | 0 E | 1001 |

Table 26. Rearranged 2-Byte Transfer Information

#### Notes:

N= not emitted by 60X because it crosses 8 bytes (transforms to 2 singles in BE, machine CH in LE) P= not allowed on PCI (crosses 4 bytes)

E= causes exception (does not come out on 603/604 bus) in LE mode

# 7.8 Four–Byte Transfers

Figure 19 gives an example of Word (4–BYTE) Write of 0a0b0c0dh AT ADDRESS XXXX XXX4.



Figure 19. Word (4-Byte) Write of 0a0b0c0dh at Address XXXX XXX4

Table 27 and Table 28 illustrate the cases that can occur. The columns of Table 27 have these meanings:

- The first column indicates the target address (e.g. the address of the byte coded into a store word instruction).
- The next two columns show the state of the address pins for BE mode.
- The next two columns show the state of the address pins for the same target data when the machine is in LE mode.
- The remaining columns show the CASs and the PCI byte enables associated with the target data.
- The notes indicate which combinations either do not occur at the 603/604 pins because of internal exceptions, or are not supported externally.

For 4-byte transfers, Table 27 holds:

| PROG | BE   | MODE   | LE    | MODE     | BE OR LE |   | BE OF | R LE | BI | 2 ( | OR LE |
|------|------|--------|-------|----------|----------|---|-------|------|----|-----|-------|
| TARG | 603/ | 604 BE | (X o: | r w 100) | Target   |   | CAS#  | 0:7  | P  | CI  | CBE#  |
| ADDR | add  | a29:31 | add   | a29:31   | bytes    |   | 0     | 7    | Al | 2   | 3210  |
| 0    | 0    | 000    | 4     | 100      | 0-3      |   | 0000  | 1111 | 0  |     | 0000  |
| 1    | 1    | 001    | 5     | E 101    | 1-4      | Е | 1000  | 0111 | 0  | Е   | PPPP  |
| 2    | 2    | 010    | 6     | E 110    | 2-5      | Е | 1100  | 0011 | 0  | Ε   | PPPP  |
| 3    | 3    | 011    | 7     | E 111    | 3-6      | Е | 1110  | 0001 | 1  | Ε   | PPPP  |
| 4    | 4    | 100    | 0     | 000      | 4-7      |   | 1111  | 0000 | 1  |     | 0000  |
| 5    | 5    | NNN    | 1     | E NNN    | N-N      |   | NNNN  | NNNN | 1  | Ε   | NNNN  |
| 6    | 6    | NNN    | 2     | E NNN    | N-N      |   | NNNN  | NNNN | 1  | Ε   | NNNN  |
| 7    | 7    | NNN    | 3     | E NNN    | N-N      |   | NNNN  | NNNN | 1  | Е   | NNNN  |

Table 27. 4-Byte Transfer Information

#### Notes:

N= not emitted by 60X because it crosses 8 bytes (transformed into 2 bus cycles)

P= not allowed on PCI (crosses 4 bytes)

E= causes exception (does not come out on 603/604 bus) in LE mode

Rearranging Table 27 for 4-byte transfers:

| -   |              |      |                |     |      |        |      |     |      |
|-----|--------------|------|----------------|-----|------|--------|------|-----|------|
| 4 1 | BYTE XFERS   |      | BE             |     | BE   | LE     |      | 1   | LE   |
| 60X | ADDRESS PINS | CAS  | 3#0 <b>:</b> 7 | PCI | CBE# | CAS#   | 0:7  | PCI | CBE# |
|     |              | 0    | 7              | A2  | 3210 | 0      | 7    | AD2 | 3210 |
| 0   | 000          | 0000 | 1111           | 0   | 0000 | 1111   | 0000 | 0   | 0000 |
| 1   | 001          | 1000 | 0111           | 0   | PPPP | E NNNN | NNNN | 0 E | NNNN |
| 2   | 010          | 1100 | 0011           | 0   | PPPP | E NNNN | NNNN | 0 E | NNNN |
| 3   | 011          | 1110 | 0001           | 0   | PPPP | E NNNN | NNNN | Е   | NNNN |
| 4   | 100          | 1111 | 0000           | 1   | 0000 | 0000   | 1111 | 1   | 0000 |
| 5   | 101          | NNNN | NNNN           | 1   | NNNN | E 1000 | 0111 | 1 E | PPPP |
| 6   | 110          | NNNN | NNNN           | 1   | NNNN | E 1100 | 0011 | 1 E | PPPP |
| 7   | 111          | NNNN | NNNN           | 1   | NNNN | E 1110 | 0001 | 1 E | PPPP |

| Table 28. | Rearranged 4–Byte Transfer Information |
|-----------|----------------------------------------|
|-----------|----------------------------------------|

#### Notes:

N= not emitted by 60X because it crosses 8 bytes (transformed into 2 bus cycles)

P= not allowed on PCI (crosses 4 bytes)

E= causes exception (does not come out on 603/604 bus) in LE mode

X= not supported in memory controller (crosses 4-byte boundary

# 7.9 Three byte Transfers

There are no explicit Load/Store three–byte instructions; however, three–byte transfers occur as a result of unaligned four–byte loads and stores as well as a result of move multiple and string instructions.

The TSIZ=3 transfers with address pins = 0, 1, 2, 3, 4, or 5 may occur in BE. All of the other TSIZ and address combinations produced by move multiple and string operations are the same as those produced by aligned or unaligned word and half–word loads and stores.

Since move multiples, strings, and unaligned transfers cause machine checks in LE mode, they are not of concern in the BE design.

PowerPC

# 7.10 Instruction Fetches and Endian Modes

Most instruction fetching is with cache on. Therefore memory is fetched eight bytes wide. Figure 20 shows the instruction alignment.

Example: 8 byte instruction fetch I1=abcd, I2=efgh at address XXXX XXX0



Figure 20. Instruction Alignment Example



It is possible, in rare cases, to fetch instructions with 4–byte aligned transfers when the cache is turned off. In that case the 603/604 does not munge the address in LE mode. The memory controller does not differentiate between instruction and data fetches, but the unmunger is ineffective because the memory is always read 8–byte wide, and data is presented on all 8–byte lanes. If the unmunger were used, the wrong instruction would be read. The net result is illustrated in Figure 21.

Example: 4 byte instruction fetch, I2=efgh at address XXXX XXX4



Figure 21. Wrong Instruction Read When Unmunger is used

# 7.11 Changing BE/LE Mode

There are two BE/LE mode controls. One is inside the 603/604 CPU and the other is a register bit on the motherboard. The 603/604 CPU interior mode is not visible to the motherboard hardware. The BE mode bit referred to in this document is the register bit on the motherboard. It is a bit in I/O space which is memory mapped just like other I/O registers. It defaults to BE mode.

The 603/604 CPU always powers up in the BE mode and begins fetching to fill its cache. Consequently, at least the first of the ROM code must be BE code. It is beyond the scope of this document to define how the system will know to switch to LE mode. However, great care must be made during the switch in order to synchronize the internal and external mode bits, to flush all caches, and to avoid executing extraneous code.

The following process switches the system from BE to LE mode when used in this system:

- 1. Disable L1 caching
- 2. Disable L2 caching
- 3. Flush all system caches
- 4. Turn off interrupts immediately after a timer tick so no timer interrupts will occur during the next set of cycles
- 5. Mask all interrupts

PowerPC

- 6. Set the CPU state and the motherboard to LE (see Figure 22). Note that CPU is now in LE mode. All instructions must be in LE order.
- 7. Put interrupt handlers and CPU data structures in LE format
- 8. Enable caches
- 9. Enable Interrupts
- 10. Start the LE operating system initialization

Figure 22 shows the instruction stream to switch endian modes.

| x                 | mfspr R2,1008 ;Load the HDO register               |  |  |  |  |  |  |  |
|-------------------|----------------------------------------------------|--|--|--|--|--|--|--|
| ;Instructions to  | ;Instructions to set the Little–Endian bit in R2   |  |  |  |  |  |  |  |
| 0                 | sync                                               |  |  |  |  |  |  |  |
| 4                 | sync                                               |  |  |  |  |  |  |  |
| 8                 | sync                                               |  |  |  |  |  |  |  |
| С                 | mtspr 1008,R2 ;Moves to HID0 register              |  |  |  |  |  |  |  |
| 10                | sync                                               |  |  |  |  |  |  |  |
| 14                | sync                                               |  |  |  |  |  |  |  |
| 18                | sync                                               |  |  |  |  |  |  |  |
| 1c                | sync                                               |  |  |  |  |  |  |  |
| 20                | Store to external Endian control port (X8000 0092) |  |  |  |  |  |  |  |
| ;The above ins    | truction must be on a double word boundary         |  |  |  |  |  |  |  |
| ;So the followin  | ng instruction is executed first (due to pipeline) |  |  |  |  |  |  |  |
| 24                | eieio                                              |  |  |  |  |  |  |  |
| ; To this point a | Il instructions are in Big Endian format           |  |  |  |  |  |  |  |
| ; The following   | instructions look the same in either Endian mode   |  |  |  |  |  |  |  |
| 28                | X38010138                                          |  |  |  |  |  |  |  |
| 2C                | X38010138                                          |  |  |  |  |  |  |  |
|                   | ;Enough of these instructions must be executed     |  |  |  |  |  |  |  |
|                   | ;to guarantee the above store has occurred.        |  |  |  |  |  |  |  |
| ;                 |                                                    |  |  |  |  |  |  |  |
| ;before any me    | mory or I/O cycles are listed.                     |  |  |  |  |  |  |  |
| ХХ                | X38010138                                          |  |  |  |  |  |  |  |

#### Figure 22. Instruction Stream to Switch Endian Modes

## 7.12 Summary of Bi–Endian Operation and Notes

- When the 603/604 CPU is in BE mode, the memory is in BE mode, and data flowing on the PCI is in BE order so that it is recorded on the media in BE order. Byte 0 is the most significant byte.
- When the 603/604 processor is in LE mode, the memory is in LE mode, and data flowing on the PCI is in LE order, so that it is recorded on the media in LE order. Byte 0 is the least significant byte.
- The PCI bus is addressed in the same manner as memory is when the 603/604 CPU runs a cycle. The unmunging in LE mode changes the effective low-order address bits (the byte enables and A/D 2). On all but I/O cycles, the two low-order A/D lines are set to zero. On PCI I/O cycles, A/D 1,0 are also transformed by the unmunge operation
- No translations are made when PCI accesses memory so that the byte with address 0 on the PCI flows to byte 0 in memory — 1 to 1, 2 to 2, and so on. For example, if BE0# and BE1# are active and A/D 2 is a 0, then memory byte lanes 0 and 1 are addressed (cas 0 and cas 1 active on writes).
- Note that the LE devices which interpret data structures in the memory require that their control data be arranged in LE order even in BE mode. For example, SCSI scripts in memory must always be arranged in LE order because that is what the device expects.
- Devices such as video may require the bytes to be swapped unless these devices have byte swap capability.

# Section 8 Exceptions

The reference design handles two classes of exceptions, interrupts and errors. Interrupts are handled primarily by the interrupt controller in the ISA bridge, the 660 bridge, the CPU, and the firmware. Errors are handled primarily by the 660 bridge, the CPU, and the firmware.

# 8.1 Interrupts

## 8.1.1 System Interrupt Handler

There are two 8259 type interrupt controllers located in the ISA bridge. These controllers receive and prioritize reference design interrupts, which can be asserted by motherboard logic, PCI devices, or ISA devices. The interrupt controller then asserts an interrupt to the 660 bridge.

The interrupt controller handles both ISA and PCI interrupts using the correct protocols, under software control. Much of the operation of the interrupt controller is programmable. See the SIO data book for more information.



#### 8.1.2 Interrupt Handling



#### Figure 23. Interrupt Handling

As shown in Figure 23, the reference design interrupts are routed to the interrupt controller located inside the ISA bridge. When a device signals an interrupt (which is not masked in the interrupt controller):

- 1. The ISA bridge asserts either INT\_REQ or NMI\_REQ to the 660 bridge.
- 2. The 660 bridge asserts INT\_CPU# to the CPU.
- 3. The CPU recognizes the interrupt signal (INT#) immediately (or as soon as the MSR(EE) interrupt enable bit in the CPU is set to 1), saves its state, and then takes a precise external interrupt exception, branching to either 500h or FFF0 0500h, depending upon the Exception Prefix (EP) bit in the MSR. The MSR(EE) bit is automatically set to 0 at this time.
- 4. The code at the vector location requests a single-byte read of memory address BFFF FFF0h.
- 5. In response to the read, the 660 bridge arbitrates for the PCI bus and then generates an interrupt acknowledge transaction on the PCI bus.
- The ISA bridge decodes and claims the PCI interrupt acknowledge transaction, and returns the 8-bit vector which has been preprogrammed for the active interrupt, and then negates the interrupt output (whichever of INT\_REQ or NMI\_REQ that it asserted).
- 7. The 660 bridge accepts the interrupt vector on the PCI bus and returns it to the CPU. If the ISA bridge signalled the interrupt via INT\_REQ, the 660 bridge asserts TA# to terminate the CPU transfer normally. However, if the interrupt was signalled via NMI\_REQ, the 660 bridge terminates the CPU transfer with TEA#.

Since the CPU does not require that the interrupt signal (INT\_CPU#) be deactivated between interrupts, another interrupt is allowed to occur as soon as software sets the MSR(EE) bit back to 1. For this reason, software should enable interrupts as soon as possible after receiving the vector. Note that the load instruction that fetches the interrupt vector is subject to out-of-order execution in the same way as any other load instruction. After servicing the interrupt, execute a return from interrupt (RFI) instruction to return to the program that was interrupted. For more information on interrupts, see the Exceptions chapters of the *PowerPC 603 User's Manual* and of the *PowerPC*<sup>TM</sup> 604 User's Manual.

Note that other PCI bus masters can initiate interrupt acknowledge transactions, but this may have unpredictable effects.

## 8.1.3 Interrupt Assignments

In general, program ISA interrupts are edge sensitive. Program PCI interrupts as level sensitive. Interrupts are assigned to priority levels per ISA conventions. Table 29 shows interrupt assignments. IRQ[0:7] connect to the master controller, and IRQ[8:15] connect to the cascaded controller. Figure 24 shows the connection of the PCI interrupts.

| SIO IRQ # | Connects to  | Priority | Assignment or (Comment)                     |
|-----------|--------------|----------|---------------------------------------------|
| 0         | no pin       | 1        | Timer 1 Counter 0 (Internal to SIO).        |
| 1         | Sys I/O EPLD | 2        | Keyboard                                    |
| 2         | no pin       | (3-10)   | Cascade from controller 2                   |
| 3         | ISA IRQ3     | 11       | (COM 2 or COM 4)                            |
| 4         | ISA IRQ4     | 12       | (COM 1 or COM 3)                            |
| 5         | ISA IRQ5     | 13       | (Parallel LPT 1 or 2)                       |
| 6         | ISA IRQ6     | 14       | (Floppy)                                    |
| 7         | ISA IRQ7     | 15       | (Parallel LPT 2 or 3)                       |
| 8#        | RTC          | 3        | TOD (aka Real Time Clock)                   |
| 9         | ISA IRQ9     | 4        |                                             |
| 10        | ISA IRQ10    | 5        | (Audio)                                     |
| 11        | ISA IRQ11    | 6        |                                             |
| 12/M      | ISA IRQ12    | 7        | (Mouse)                                     |
| 13/FERR   | —            | 8        | Pulled up. Also see section 13, Errata.     |
| 14        | ISA IRQ14    | 9        | (IDE)                                       |
| 15        | ISA IRQ15    | 10       |                                             |
| PIRQ2#    | PCI_INTC#    |          | See Figure 24.                              |
| PIRQ1#    | PCI_INTB#    |          | See Figure 24.                              |
| PIRQ0#    | PCI_INTA#    |          | See Figure 24. Also see section 13, Errata. |

 Table 29. Mapping of PCI Memory Space, Part 1



Figure 24. PCI Interrupt Connections

### 8.1.4 Scatter-Gather Interrupts

Where possible, set up the scatter-gather function to use the ISA bridge end of process (EOP output) indicator for the termination of ISA bus DMA in which scatter-gather is employed. The reference design is initially configured to use this scheme. The EOP signal from the ISA bridge is used as the terminal count (ISA\_TC) signal on the ISA bus.



# 8.2 Error Handling

There are two methods which the reference design (660 bridge) uses to report errors to the CPU, the TEA# method, and the MCP# method.

Errors that are detected while the CPU is running a cycle that can be terminated immediately are reported using TEA#. Errors reported in this way are a direct result of the CPU transfer that is currently in progress. For example, when the 660 detects a transfer size error, it terminates the CPU transfer with TEA# instead of with TA#.

Errors that are detected while a CPU transfer is not in progress, and errors that occur because of a CPU transfer but which are detected too late to be reported using TEA#, and errors that are not a direct result of the current CPU transfer, are reported using MCP#. For example, parity errors occuring while a PCI bus master is accessing memory are reported using MCP#.

For more information on error handing, see the 660 Bridge User's Manual.

#### 8.2.1 Data Error Checking

The reference design is initially configured to use parity, and this documentation reflects that configuration. However, the 660 bridge can be programmed to execute an error checking and correction (ECC) algorithm on the memory data, generating ECC check bits during memory writes, and checking-correcting the data during memory reads. ECC can be implemented using normal parity DRAM. See the 660 Bridge User's Manual for more information.

Note that for each memory read operation, eight bytes of memory are read, and parity on eight bytes is checked regardless of the transfer size. Therefore, all of memory must be initialized (at least up to the end of any cache line that can be accessed).

The reference design does not generate or check CPU bus address parity.

### 8.2.1.1 CPU to Memory Writes

During CPU to memory writes, the CPU drives data parity information onto the CPU data bus. Correct parity is then generated in the 660 and written to DRAM memory along with the data. The L2 SRAM is updated (when required) with the data and the parity information that the CPU drove onto the CPU data bus.

During CPU to memory writes, the 660 bridge checks the data parity sourced by the CPU, and normally reports any detected parity errors via TEA#.

### 8.2.1.2 CPU to Memory Reads

When the CPU reads from memory, the data and accompanying parity information can come from either the L2 SRAM or from DRAM memory. If the data is sourced from the L2, the parity information also comes from the L2.

If the data is sourced by memory, the parity information also comes from memory. The L2 SRAM is updated (when required) using the data and parity from memory.

During CPU to memory reads, the 660 bridge samples the DPE# output of the CPU to determine parity errors, and reports them back to the CPU via MCP#. The particular memory read data beat will be terminated normally with TA#.

# 8.2.1.3 PCI to Memory Parity Errors

During PCI to memory writes, the 660 bridge generates the data parity that is written into DRAM memory. The bridge also checks the parity of the data, and asserts PCI\_PERR# if it detects a data parity error.

During PCI to memory reads, the 660 bridge checks the parity of the memory data, and then generates the data parity that is driven onto the PCI bus. If there is a parity error in the data/ parity returned to the 660 bridge from the DRAM, the bridge drives PCI\_PAR incorrectly to propagate the parity error (and also reports the error to the CPU via MCP#). The data beat with the bad parity is not target aborted because doing so would slow all data beats for one PCI clock (TRDY# is generated before the data is known good). However, if the agent is bursting and there is another transfer in the burst, the next cycle is stopped with target abort protocol.

During PCI to memory reads, the 660 bridge also samples the PCI\_PERR# signal, which other agents can be programmed to activate when they detect a PCI parity error.

## 8.2.1.4 CPU to PCI Transaction Data Parity Errors

During CPU to PCI writes, the 660 bridge sources the PCI parity information, and monitors PCI\_PERR#, which other agents can be programmed to activate when they detect a PCI parity error.

During CPU to PCI reads, the 660 bridge checks the data parity and asserts PCI\_PERR# if it detects a data parity error.

## 8.2.2 Illegal CPU cycles

Whenever a CPU transfer which is not supported for memory or for the PCI is detected, the cycle is terminated with a TEA# and the illegal transfer register is set. No memory or PCI cycle is initiated. Read data returned is all 1's. The CPU address is captured in the Error Address Register.

# 8.2.3 SERR, I/O Channel Check, and NMI Logic

The PCI bus defines a signal called SERR# which any agent can pulse. This signal is to report error events within the devices, not bus parity errors. The signal is wired to the ISA bus bridge. The ISA bus signal IOCHCK is also wired to the ISA bridge. If either of these lines activate, the ISA bridge asserts NMI to the 660 bridge unless the condition is masked by a register within the ISA bridge. The NMI signal causes the 660 bridge to generate an interrupt to the CPU, and to assert MCP# to the CPU. The ISA bridge contains status registers to identify the NMI source. Software may interrogate the ISA bridge and other devices to determine the source of the error.

No address is associated with this type of error; therefore, the contents of the error address register are not defined.

# 8.2.4 Out of Bounds PCI Memory Accesses

If a PCI bus master runs a cycle to a system memory address above the top of physical memory, no one will respond, and the initiator master aborts the cycle. The initiating bus master must be programmed to notify the system of master aborts as needed. The system logic does not notify the CPU.



# 8.2.5 No Response on CPU to PCI Cycles – Master Abort

The 660 bridge master aborts if no agent responds with DEVSEL# within eight clocks after the start of a CPU to PCI cycle. The cycle is ended with a TEA# response to the CPU, all 1's data is returned on reads, the Illegal Transfer Error register is set, and the Error Address register is held.

The 660 bridge also checks for bus hung conditions. If a CPU to PCI cycle does not terminate within approximately 60 usec after the PCI is owned by the CPU, the cycle is terminated with TEA#. This is true for all CPU to PCI transaction types except configuration transactions. This feature may be disabled via a 660 bridge control register.

In the case of configuration cycles that do not receive a DEVSEL# (no device present at that address), the PCI cycle is master aborted, and TA# (normal response) is returned. Write data is thrown away and all 1's are returned on read cycles. No error register is set and no address is captured in the error address register.

# 8.2.6 CPU to PCI Cycles That Are Target Aborted

When any CPU to PCI cycle of any sort receives a Target Abort from its target PCI agent, the CPU cycle is terminated with a TEA#, the Error Address register is held, and the Illegal Transfer Error register is set.

## 8.2.7 Error Status Registers

Error status registers in the 660 Bridge may be read to determine the types of outstanding errors. Errors are not accumulated while an error is outstanding; however, there will be one TEA# or MCP# for each error that occurs. For example, if an illegal transfer error causes a TEA#, a memory parity error can occur while the CPU is processing the code that handles the TEA#. The second error can occur before the error status registers are read. If so, then the second error status is not registered, but the MCP# from the memory parity error is asserted.

# 8.2.8 Reporting Error Addresses

One register holds the address for any memory parity error, multi-bit ECC error, or illegal transfer error when either the CPU or a PCI agent reads memory. It is also loaded on CPU cycles that cause the Illegal Transfer Error register to be set.

See the System Error Address BCR information in the Bridge Control Registers section of The IBM27-82660 PowerPC to PCI Bridge User's Manual for more information.

# 8.2.9 Errant Masters

Either PCI or ISA masters can access certain motherboard and ISA bridge registers. For example, various control registers such as the I/O Map Type register, the BE/LE mode bit, the Memory Control registers, etc. are accessible. Faulty code in the PCI or ISA masters can defeat password security, read the NVRAM, and cause the system to crash without recovery. Take care when writing device drivers to prevent these events.

## 8.2.10 Special Events Not Reported as Errors

• A PCI to memory cycle at any memory address above that programmed into the top of memory register.

The 660 bridge ignores this cycle and the initiator master aborts. No data is written into system memory on writes, and the data returned on reads is indeterminate. The bus master must be programmed to respond to a target abort by alerting the host.

• CPU to PCI configuration cycles to which no device responds with a DEVSEL# signal within 8 clocks (no device at this address)

The data returned on a read cycle is all 1's and write data is discarded. This allows software to scan the PCI at all possible configuration addresses, and it is also consistent with the PCI specification.

• A CPU read of the IACK address having a transfer size other than 1, or having other than 4–byte alignment.

These conditions return indeterminate data. The ISA bridge requires the byte enables, CBE#3:0, to be 1110 in order to place the data on the correct byte lane (0). Accesses other than one byte at the address BFFF FFF0h are undefined.

• A read of the IACK address when no interrupt is pending

A DEFAULT 7 vector is returned in this case. This is the same vector that is returned on spurious interrupts.

• Parity error in Flash/ROM.

Parity is not stored in the Flash ROM. Therefore the memory parity error signal and the DPE signal are ignored during ROM reads. The Flash or ROM should include CRC with software checking to insure integrity.

• Write to Flash with TSIZ other than 4.

This will cause indeterminate data to be written into the Flash at an indeterminate address.

• Caching ROM space.

An L1 or CB–L2 cast out will cause indeterminate results.

- Running any cycle to the PCI configuration space with an undefined address. Some of these could potentially cause damage. See the warning under the PCI configuration cycle section.
- Accessing any ISA device with the wrong data size for that device. Indeterminate results will occur.



# Section 9 System Setup and Initialization

# 9.1 CPU Initialization

The 603/604 CPU exits the reset state with the L1 cache disabled and bus error checking disabled.

All memory pages 2G to 4G must be marked as non-cacheable.

The Segment Register T bit, bit 0, defaults to 0 which is the normal storage access mode. It must be left in this state for the hardware to function. Direct store (PIO) segments are not supported.

Set the bit that controls ARTRY# negation, HID0[7], to 0 to enable the precharge of ARTRY#. It may be necessary set HID0[7] to 1 to disable the precharge of ARTRY# for reference design configurations having a CPU bus agent (such as an added L2) that drives the ARTRY# line. Software must set this bit before allowing any CPU bus traffic to which the CPU agent might respond. Note that PCI to memory transactions cause the 660 bridge to broadcast snoop operations on the CPU bus.

HID0 bit 0, Master Checkstop Enable, defaults to 1 which is the enabled state. Leave it in this state so that checkstops can occur.

Reference design errors are reported through the 660 bridge by way of the TEA# and MCP# pins. Because of this, the bus error checking in the CPU must be disabled by setting HID0 bits 2 and 3 to zero (in the 604, enable L1 cache parity checking by setting HID0(1) to 1).



## 9.2 660 Bridge Initialization

Before DRAM memory operations can begin, the software must:

- 1. Read the SIMM presence detect and SIMM type registers.
- 2. Set up and check the memory-related registers in the 660 bridge (see the 660 Bridge User's Manual).
- 3. Program the timer in the ISA bridge register which controls ISA refresh timing. In SIO compatible bridges it should be programmed to operate in Mode 2 with an interval of approximately 15 usec.
- 4. Make sure 200 usec has elapsed since starting the refresh timer so that sufficient refresh cycles have occurred to properly start the memory. This will be hidden if approximately 120 Flash accesses occur after the timer is started and before the memory initialization starts.
- 5. Initialize all of memory so that all parity bits are properly set. (The CPU may cache unnecessary data; hence, all of memory must be initialized.) The 660 bridge does not require reconfiguration when port 4Dh in the ISA bridge is utilized to reset the native I/O and the ISA slots.

# 9.3 ISA Bridge (SIO) Initialization

The reference design uses an Intel 82378ZB SIO as the ISA bridge. The following information applies to SIO compatible ISA bridges.

The SIO chip should be configured prior to any other PCI bus agent. The SIO PCI arbiter is automatically enabled upon power-on reset. During power-on reset, the SIO drives the A/D(31:0), C/BE#(3:0), and par signals on the PCI bus.

The system I/O EPLD uses the decode circuits in the SIO that produce the signals EC-SADDR[2:0] and UBUSCOE# to decode the motherboard register addresses. For this reason, utility bus A and B decode registers must be initialized as shown in Table 30.

The ISA clock divisor must be set as indicated prior to running any CPU to PCI transactions. If the configuration information is stored in Flash, this should pose no problem.

The SIO must be programmed so that interval timer 1 operates in mode 2 with a period of approximately 15 microseconds. This timer controls the ISA refresh interval. It must be programmed at least 200 microseconds before any access to ISA DRAM is attempted.

PCI memory write cycles destined for ISA can use a 32-bit posted write buffer in the SIO. Bit 2 of the PCI control register controls the enabeling of the posted write buffer. The default (power-on reset) state for the posted write buffer is disabled. It is required that the posted write buffer be enabled.

Note that PCI burst transactions are not supported by the SIO. For burst transactions, the SIO will always target abort after the first data phase. The system will not allow the CPU to burst to the SIO (or any other PCI agent). No PCI master should be programmed to attempt burst transactions to the SIO.

The SIO defaults (after power-on reset) to the slow sampling point (bits 4:3 of the PCI Control Register) for its subtractive decode. Of the three choices for the sampling point: slow (5 PCI cycles), typical (4 PCI cycles) and fast (3 PCI cycles), one should be chosen that is one clock after the slowest I/O device on the PCI bus. If the PCI agents are all memory mapped above 16M Byte and all I/O mapped above 64K, then the fast sampling point for the subtractive decode can be chosen. This insures that no other PCI agent except the SIO will claim these addresses. Configure PCI agents in this manner to improve performance.

The SIO automatically inserts a 4 ISA clock cycle delay between PCI originated back-toback 8 and 16 bit I/O cycles to the ISA bus. In addition, the ISA Controller Recovery Timer Register (configuration register, address offset=4Ch) enables a number of additional ISA clock cycles of delay to be inserted between these types of back-to-back I/O cycles. The ISA Controller Recovery Timer Register defaults (after power-on reset) to 2 additional ISA clock cycles of delay, making the total delay equal to 6 ISA clock cycles, for both the 8 and 16 bit I/O recovery times. Since none of the native I/O devices on the reference design require such long recovery times, the additional cycles specified by the ISA Controller Timer Register can be disabled. If an ISA card requiring a long recovery time is supported, the driver should insure that the recovery time is met.

Disable scatter/gather mode and GAT mode.

Do not attempt to access DMA channel 4 address and byte count registers.



Always enable the ISA master and DMA buffers. In order to isolate slow ISA Bus I/O devices from the PCI bus, the DMA controller uses the DMA/ISA master Line Buffer. This buffer can operate in single transaction or in 8-byte mode. Bits 0-LE/7-BE and 1-LE/6-BE of the PCI Control register configure the line buffer for DMA and ISA masters separately. It is required that the 8-byte mode be enabled for both (Bits = 1,1).

The registers in Table 30 must be set in order for the reference design I/O hardware to operate properly. Vendors use LE bit nomenclature, and nomenclature within CPU registers is BE.

| Register                                  | Addr | Bit              | Set<br>To | Reset<br>Value | DESCRIPTION                                                                                                                                                                                                                                                                                                                                                                                                                                        |
|-------------------------------------------|------|------------------|-----------|----------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| PCI Control Register                      | 40h  | 2-LE<br>5-BE     | 1         | 0              | Enable PCI Memory Posted Write Buffer.                                                                                                                                                                                                                                                                                                                                                                                                             |
| PCI Control Register                      | 40h  | 1-LE<br>6-BE     | 1         | 0              | Enable ISA Master Line buffer.                                                                                                                                                                                                                                                                                                                                                                                                                     |
| PCI Control Register                      | 40h  | 0-LE<br>7-BE     | 1         | 0              | Enable DMA Line Buffer                                                                                                                                                                                                                                                                                                                                                                                                                             |
| PCI Arbiter Control (Config/<br>PCI)      | 41h  | 0-LE<br>7-BE     | 0         | 0              | Disable GAT (Guaranteed Access Time<br>Mode). Note: GAT does not work in SIO.                                                                                                                                                                                                                                                                                                                                                                      |
| ISA Clock Divisor (Config/<br>PCI)        | 4Dh  | 5-LE<br>2-BE     | 0         | 0              | Disable Coprocessor Error Support.                                                                                                                                                                                                                                                                                                                                                                                                                 |
| ISA Clock Divisor (Config/<br>PCI)        | 4Dh  | 4-LE<br>3-BE     | 1         | 0              | Enable IRQ12/M Mouse Support.                                                                                                                                                                                                                                                                                                                                                                                                                      |
| ISA Clock Divisor (Config/<br>PCI)        | 4Dh  | 3-LE<br>4-BE     | *         | 0              | * This bit should be set to 1 before chang-<br>ing or loading the PCI ISA Clock Divisor<br>value. Setting this bit to 1 will assert the<br>RSTDVR signal (which resets the System<br>I/O EPLD and any devices on the ISA bus<br>slots). All these devices will require reconfi-<br>guration after this bit has been asserted.<br>Software must guarantee that RSTDVR be<br>asserted for a minimum of 1 ms after the<br>clock divisor value is set. |
| ISA Clock Divisor (Config/<br>PCI)        | 4Dh  | 2:0-LE<br>5:7-BE | *         | 0              | * Set this field to 000b (divisor = 4). (If PCI clock is slower than 33 MHz, then this field would be 001b (divisor=3).                                                                                                                                                                                                                                                                                                                            |
| Utility Bus Chip Select A<br>(Config/PCI) | 4Eh  | 4-LE<br>4-BE     | 1         | 0              | Disable generation of ECSADDR(2:0) and UBUSOE# for the IDE and Floppy decode.                                                                                                                                                                                                                                                                                                                                                                      |
| Utility Bus Chip Select A<br>(Config/PCI) | 4Eh  | 1-LE<br>6-BE     | 1         | 1              | Enable keyboard addresses (60h, 62h,<br>64h, 66h).                                                                                                                                                                                                                                                                                                                                                                                                 |
| Utility Bus Chip Select A<br>(Config/PCI) | 4Eh  | 0-LE<br>7-BE     | 1         | 1              | Enable TOD Addresses (70h, 71h).                                                                                                                                                                                                                                                                                                                                                                                                                   |
| Utility Bus Chip Select B<br>(Config/PCI) | 4Fh  | 7-LE<br>0-BE     | 1         | 0              | Enable access to the motherboard regis-<br>ters in the 0800-08FF address range.                                                                                                                                                                                                                                                                                                                                                                    |
| Utility Bus Chip Select B<br>(Config/PCI) | 4Fh  | 6-LE<br>1-BE     | 1         | 1              | Enable Port 92h access.                                                                                                                                                                                                                                                                                                                                                                                                                            |
| Utility Bus Chip Select B<br>(Config/PCI) | 4Fh  | 5:4-LE<br>2:3-BE | 11        | 00             | Disable generation of default address for<br>Parallel Port.                                                                                                                                                                                                                                                                                                                                                                                        |

Table 30. Summary of SIO Register Setup (Configuration Address = 8080 08xx)



| Register                                    | Addr        | Bit              | Set<br>To | Reset<br>Value | DESCRIPTION                                              |
|---------------------------------------------|-------------|------------------|-----------|----------------|----------------------------------------------------------|
| Utility Bus Chip Select B<br>(Config/PCI)   | 4Fh         | 3:2-LE<br>4:5-BE | 11        | 00             | Disable generation of default address for Serial Port B. |
| Utility Bus Chip Select B<br>(Config/PCI)   | 4Fh         | 1:0-LE<br>6:7-BE | 11        | 00             | Disable generation of default address for Serial Port A. |
| Interrupt Controller 1 -<br>ICW1 (I/O /PCI) | 20h         | 3-LE<br>4-BE     | 0         | х              | Set Interrupt Controller 1 to edge triggered mode.       |
| Interrupt Controller 1 -<br>ICW1 (I/O /PCI) | 20h         | 1-LE<br>6-BE     | 0         | х              | Set Interrupt Controller 1 to cascade mode.              |
| Interrupt Controller 2 -<br>ICW1 (I/O /PCI) | A0h         | 3-LE<br>4-BE     | 0         | х              | Set Interrupt Controller 2 to edge triggered mode.       |
| Interrupt Controller 2 -<br>ICW1 (I/O /PCI) | A0h         | 1-LE<br>6-BE     | 0         | х              | Set Interrupt Controller 2 to cascade mode.              |
| NMI Status and Control (I/O<br>/PCI)        | 61h         | 3-LE<br>4-BE     | 0         | 0              | IOCHK# NMI enabled.                                      |
| NMI Status and Control (I/O<br>/PCI)        | 61h         | 2-LE<br>5-BE     | 0         | 0              | PCI SERR# NMI enabled.                                   |
| NMI Enable and TOD Ad-<br>dress (I/O /PCI)  | 70h         | 7-LE<br>0-BE     | 0         | 1              | NMI interrupt enabled.                                   |
| DMA Command (I/O /PCI)                      | 08h,<br>D0h | 7-LE<br>0-BE     | 0         | 0              | DACK# Assert Level set to low.                           |
| DMA Command (I/O /PCI)                      | 08h,<br>D0h | 6-LE<br>1-BE     | 0         | 0              | DREQ Sense Level set to high.                            |

#### Table 30. Summary of SIO Register Setup (Configuration Address = 8080 08xx) (Continued)



### 9.3.1 Summary of SIO Configuration Registers

Table 31. Summary of SIO Configuration Registers

| Address   | Description                                                            | Туре      | Reset<br>Value | Set<br>To * |
|-----------|------------------------------------------------------------------------|-----------|----------------|-------------|
| 8080 0800 | Vendor Identification                                                  | R/O       | 86h            |             |
| 8080 0801 | Vendor Identification                                                  | R/O       | 80             |             |
| 8080 0802 | Device Identification                                                  | R/O       | 84             |             |
| 8080 0803 | Device Identification                                                  | R/O       | 04             |             |
| 8080 0804 | Command                                                                | R/W       | 07             | 0F          |
| 8080 0805 | Command                                                                | R/W       | 00             | 00          |
| 8080 0806 | Device Status                                                          | R/W       | 00             |             |
| 8080 0807 | Device Status                                                          | R/W       | 02             |             |
| 8080 0808 | Revision Identification                                                | R/W       | 00             |             |
| 8080 0840 | PCI Control                                                            | R/W       | 20             | 21          |
| 8080 0841 | PCI Arbiter Control                                                    | R/W       | 00             | 00          |
| 8080 0842 | PCI Arbiter Priority Control                                           | R/W       | 04             | 04          |
| 8080 0843 | PCI Arbiter Priority Control Extension                                 | R/W       | 00             | 00          |
| 8080 0844 | MEMCS# Control                                                         | R/W       | 00             | 00          |
| 8080 0845 | MEMCS# Bottom of Hole                                                  | R/W       | 10             | 10          |
| 8080 0846 | MEMCS# Top of Hole                                                     | R/W       | 0F             | 0F          |
| 8080 0847 | MEMCS# Top of Memory                                                   | R/W       | 00             | 00          |
| 8080 0848 | ISA Address Decoder Control                                            | R/W       | 01             | F1          |
| 8080 0849 | ISA Address Decoder ROM Block                                          | R/W       | 00             | 00          |
| 8080 084A | ISA Address Bottom of Hole                                             | R/W       | 10             | 10          |
| 8080 084B | ISA Address Top of Hole                                                | R/W       | 0F             | 0F          |
| 8080 084C | ISA Controller Recovery Timer                                          | R/W       | 56             | 56          |
| 8080 084D | ISA Clock Divisor                                                      | R/W       | 40             | 10          |
| 8080 084E | Utility Bus Chip Select A                                              | R/W       | 07             | 07          |
| 8080 084F | Utility Bus Chip Select B                                              | R/W       | 4F             | FF          |
| 8080 0854 | MEMCS# Attribute Register #1                                           | R/W       | 00             |             |
| 8080 0855 | MEMCS# Attribute Register #2                                           | R/W       | 00             |             |
| 8080 0856 | MEMCS# Attribute Register #3                                           | R/W       | 00             |             |
| 8080 0857 | Scatter/Gather Relocation Base                                         | R/W       | 04             |             |
| 8080 0860 | PIRQ Route Control 0                                                   | R/W       | 80             | 0F          |
| 8080 0861 | PIRQ Route Control 1                                                   | R/W       | 80             | 0F          |
| 8080 0862 | PIRQ Route Control 2                                                   | R/W       | 80             | 80          |
| 8080 0863 | PIRQ Route Control 3 (unused)                                          | R/W       | 80             | 80          |
| 8080 0880 | BIOS Timer Base Address                                                | R/W       | 78             |             |
| 8080 0881 | BIOS Timer Base Address                                                | R/W       | 00             |             |
| * If th   | he entry in this column is blank, then the boot firmware does not writ | e to this | register.      |             |

# 9.4 PCI Configuration Scan

The reference design enables the software to implement a scan to determine the complement of PCI devices present. This is because the system returns all ones rather than an error when no PCI device responds to initialization cycles. The software may read each possible PCI device ID to determine devices present.

| Device               | IDSEL Line | 60X Address* | PCI Address |
|----------------------|------------|--------------|-------------|
| ISA bus bridge (SIO) | A/D 11     | 8080 08XXh   | 080 08XX    |
| PCI Slot 1           | A/D 12     | 8080 10XXh   | 080 10XX    |
| PCI Slot 2           | A/D 13     | 8080 20XXh   | 080 20XX    |
| PCI Slot 3           | A/D 14     | 8080 40XXh   | 080 40XX    |

**Note**: This address is independent of contiguous I/O mode.

Software must use only the addresses specified. Using any addresses that causes more than one IDSEL to be asserted (high) can cause bus contention, because multiple PCI agents will be selected.

#### 9.4.1 Multi-function Adaptors

The 660 Bridge supports multi-function adapters. It passes the address of the load or store instruction that causes PCI configuration cycle unmodified (except the three low-order bits are unmunged in little endian mode and the two low-order address bits are set to zero in either endian mode). Therefore, addresses may be selected with non-zero CPU address bits (21:23)—corresponding to PCI bits (10:8)—to configure multi-function adaptors. For example, to configure device 3 in slot 1 use address 80C0 03XXh. To configure device 7 in slot 2 use address 8084 07XXh.

#### 9.4.2 PCI to PCI Bridges

The 660 bridge supports both Type 0 and Type 1 configuration cycles.

# 9.5 Reference Design Combined Register Listing

#### 9.5.1 Direct Access Registers

Setup

Table 33 contains a summary listing of the registers that are physically located in the reference design motherboard. These registers are in general accessed using single CPU transfers. There is an additional set of registers (see Table 34) located in the 660 bridge, which are accessed using pairs of CPU transfers.

| ISA  | Contiguous | Non-Contig | Description                     | R/W | Set    | Loc | No  |
|------|------------|------------|---------------------------------|-----|--------|-----|-----|
| Port | Mode Addr  | Mode Addr  |                                 |     | To (6) | (4) | te  |
| 0000 | 8000 0000  | 8000 0000  | DMA1 CH0 Base and Current Addr  | R/W | —      | SIO |     |
| 0001 | 8000 0001  | 8000 0001  | DMA1 CH0 Base and Current Cnt   | R/W | —      | SIO |     |
| 0002 | 8000 0002  | 8000 0002  | DMA1 CH1 Base and Current Addr  | R/W | —      | SIO |     |
| 0003 | 8000 0003  | 8000 0003  | DMA1 CH0 Base and Current Cnt   | R/W |        | SIO |     |
| 0004 | 8000 0004  | 8000 0004  | DMA1 CH2 Base and Current Addr  | R/W |        | SIO |     |
| 0005 | 8000 0005  | 8000 0005  | DMA1 CH2 Base and Current Cnt   | R/W | _      | SIO |     |
| 0006 | 8000 0006  | 8000 0006  | DMA1 CH3 Base and Current Addr  | R/W | _      | SIO |     |
| 0007 | 8000 0007  | 8000 0007  | DMA1 CH3 Base and Current Cnt   | R/W |        | SIO |     |
| 0008 | 8000 0008  | 8000 0008  | DMA1 Status(R) Command(W)       | R/W | _      | SIO |     |
| 0009 | 8000 0009  | 8000 0009  | DMA1 Soft Request               | W   | _      | SIO |     |
| 000A | 8000 000A  | 8000 000A  | DMA1 Write Single Mask Bit      | W   |        | SIO |     |
| 000B | 8000 000B  | 8000 000B  | DMA1 Write Mode                 | W   |        | SIO |     |
| 000C | 8000 000C  | 8000 000C  | DMA1 Clear Byte Pointer         | W   |        | SIO |     |
| 000D | 8000 000D  | 8000 000D  | DMA1 Master Clear               | W   |        | SIO |     |
| 000E | 8000 000E  | 8000 000E  | DMA1 Clear Mask                 | W   | —      | SIO |     |
| 000F | 8000 000F  | 8000 000F  | DMA1 R/W All Mask Register Bits | R/W | —      | SIO |     |
| 0020 | 8000 0020  | 8000 1000  | INT1 Control                    | R/W | _      | SIO |     |
| 0021 | 8000 0021  | 8000 1001  | INT1 Mask                       | R/W | —      | SIO |     |
| 0040 | 8000 0040  | 8000 2000  | Timer Counter 1 - Counter 0 Cnt | R/W | _      | SIO |     |
| 0041 | 8000 0041  | 8000 2001  | Timer Counter 1 - Counter 1 Cnt | R/W | —      | SIO |     |
| 0042 | 8000 0042  | 8000 2002  | Timer Counter 1 - Counter 2 Cnt | R/W | _      | SIO |     |
| 0043 | 8000 0043  | 8000 2003  | Timer Counter 1 Command Mode    | W   | _      | SIO |     |
| 0060 | 8000 0060  | 8000 3000  | Reset X-Bus (mse) IRQ12 and Kbd | R   |        | SIO |     |
| 0061 | 8000 0061  | 8000 3001  | NMI Status and Control          | R/W | _      | SIO |     |
| 0062 | 8000 0062  | 8000 3002  | Reserved for Keyboard/Mouse     | R/W |        | KBD | (3) |
| 0064 | 8000 0064  | 8000 3004  | Keyboard/Mouse                  | R   |        | KBD | (3) |
| 0066 | 8000 0066  | 8000 3006  | Reserved for Keyboard/Mouse     | R/W |        | KBD | (3) |
| 0070 | 8000 0070  | 8000 3010  | TOD Addr and NMI Enable         | W   |        | SIO |     |
| 0071 | 8000 0071  | 8000 3011  | TOD Read/Write                  | R/W |        | RTC | (3) |
| 0074 | 8000 0074  | 8000 3014  | NV RAM Addr Strobe 0            | W   |        | NVR | (3) |
| 0075 | 8000 0075  | 8000 3015  | NV RAM Addr Strobe 1            | W   | —      | NVR | (3) |
| 0077 | 8000 0077  | 8000 3017  | NV RAM Data Port                | R/W | —      | NVR | (3) |
| 0078 | 8000 0078  | 8000 3018  | BIOS Timer                      | R/W | —      | SIO |     |
| 0079 | 8000 0079  | 8000 3019  | BIOS Timer                      | R/W | —      | SIO |     |

| Table 33. | Combined | Register | Listina |
|-----------|----------|----------|---------|
|           | Combined | register | Listing |



| ISA         Contiguous         Non-Contig         Description         R/W         Set Loc         No           007A         8000 007A         8000 301A         BIOS Timer         R/W          SIO           007B         8000 007B         8000 301B         BIOS Timer         R/W          SIO           0080         8000 0081         8000 4000         DMA Channel 2 Page Register         R/W          SIO           0081         8000 0082         8000 4003         DMA Channel 1 Page Register         R/W          SIO           0082         8000 0083         8000 4003         DMA Channel 1 Page Register         R/W          SIO           0084         8000 0085         8000 4005         DMA Page Register Reserved         R/W          SIO           0086         8000 0088         8000 4007         DMA Channel 0 Page Register         R/W          SIO           0088         8000 0088         8000 4000         DMA Channel 7 Page Register         R/W          SIO           0088         8000 0088         8000 4000         DMA Channel 7 Page Register         R/W          SIO           0088         8000 0088                                                                                                                                                                                                                                                                     | Table 33. Combined Register Listing (Continued) |                         |                         |                                |     |               |            |          |
|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------|-------------------------|-------------------------|--------------------------------|-----|---------------|------------|----------|
| 007B         8000 007B         8000 301B         BIOS Timer         R.W.          SIO           0080         8000 0080         8000 4000         DMA Page Register Reserved         R.W.          SIO           0081         8000 0081         8000 4000         DMA Channel 3 Page Register         R.W.          SIO           0082         8000 0083         8000 4003         DMA Channel 3 Page Register         R.W.          SIO           0084         8000 0084         8000 4005         DMA Page Register Reserved         R.W.          SIO           0085         8000 0086         8000 4005         DMA Page Register Reserved         R.W.          SIO           0086         8000 0088         8000 4009         DMA Channel 6 Page Register         R.W.          SIO           0087         8000 0088         8000 4000         DMA Channel 6 Page Register         R.W.          SIO           0088         8000 0084         8000 4000         DMA Channel 7 Page Register Reserved         R.W.          SIO           0088         8000 0086         8000 4000         DMA Page Register Reserved         R.W.          SIO           00808                                                                                                                                                                                                                                                    | ISA<br>Port                                     | Contiguous<br>Mode Addr | Non-Contig<br>Mode Addr | Description                    | R/W | Set<br>To (6) | Loc<br>(4) | No<br>te |
| 0080         8000 0080         8000 4000         DMA Page Register Reserved         R/W         —         SIO           0081         8000 0081         8000 4001         DMA Channel 2 Page Register         R/W         —         SIO           0082         8000 0082         8000 4002         DMA Channel 1 Page Register         R/W         —         SIO           0084         8000 0084         8000 4005         DMA Page Register Reserved         R/W         —         SIO           0085         8000 0086         8000 4005         DMA Page Register Reserved         R/W         —         SIO           0086         8000 0087         8000 4007         DMA Channel 0 Page Register         R/W         —         SIO           0087         8000 0088         8000 4009         DMA Channel 7 Page Register         R/W         —         SIO           0088         8000 0088         8000 4000         DMA Channel 7 Page Register         R/W         —         SIO           0088         8000 0088         8000 4000         DMA Channel 7 Page Register         R/W         —         SIO           0088         8000 0086         8000 4000         DMA Page Register Reserved         R/W         —         SIO           00808                                                                                                                                                            | 007A                                            | 8000 007A               | 8000 301A               | BIOS Timer                     | R/W |               | SIO        |          |
| 0081         8000 0081         8000 4001         DMA Channel 2 Page Register         R.W.         —         SIO           0082         8000 0082         8000 4002         DMA Channel 1 Page Register         R.W.         —         SIO           0083         8000 0083         8000 4003         DMA Channel 1 Page Register         R.W.         —         SIO           0084         8000 0085         8000 4005         DMA Page Register Reserved         R.W.         —         SIO           0085         8000 0086         8000 4006         DMA Page Register Reserved         R.W.         —         SIO           0086         8000 0087         8000 4006         DMA Page Register Reserved         R.W.         —         SIO           0087         8000 0088         8000 4000         DMA Channel 6 Page Register         R.W.         —         SIO           0088         8000 0088         8000 4000         DMA Channel 7 Page Register         R.W.         —         SIO           0080         8000 0086         8000 4000         DMA Page Register Reserved         R.W.         —         SIO           00808         8000 0086         8000 4000         DMA Page Register Reserved         R.W.         —         SIO           00801 </td <td>007B</td> <td>8000 007B</td> <td>8000 301B</td> <td>BIOS Timer</td> <td>R/W</td> <td>_</td> <td>SIO</td> <td></td>                      | 007B                                            | 8000 007B               | 8000 301B               | BIOS Timer                     | R/W | _             | SIO        |          |
| 0082         8000 0082         8000 4002         DMA Channel 1 Page Register         R/W         —         SIO           0084         8000 0083         8000 4003         DMA Channel 1 Page Register         R/W         —         SIO           0084         8000 0085         8000 4005         DMA Page Register Reserved         R/W         —         SIO           0085         8000 0086         8000 4005         DMA Page Register Reserved         R/W         —         SIO           0086         8000 0088         8000 4007         DMA Channel 0 Page Register         R/W         —         SIO           0087         8000 0088         8000 4009         DMA Channel 6 Page Register         R/W         —         SIO           0088         8000 0084         8000 4000         DMA Channel 6 Page Register         R/W         —         SIO           0088         8000 0086         8000 4000         DMA Channel 5 Page Register         R/W         —         SIO           00808         8000 0080         DMA Page Register Reserved         R/W         —         SIO           00808         8000 0086         8000 4000         DMA Page Register Reserved         R/W         —         SIO           00808         8000 0096                                                                                                                                                          | 0080                                            | 8000 0080               | 8000 4000               | DMA Page Register Reserved     | R/W | —             | SIO        |          |
| 0083         8000 0083         8000 4003         DMA Channel 1 Page Register         R/W          SIO           0084         8000 0084         8000 4004         DMA Page Register Reserved         R/W          SIO           0085         8000 0086         8000 4005         DMA Page Register Reserved         R/W          SIO           0086         8000 0087         8000 4006         DMA Page Register Reserved         R/W          SIO           0087         8000 0088         8000 4008         DMA Channel 0 Page Register         R/W          SIO           0088         8000 0088         8000 4009         DMA Channel 5 Page Register         R/W          SIO           0088         8000 0088         8000 4000         DMA Channel 5 Page Register         R/W          SIO           00808         8000 4000         DMA Channel 5 Page Register         R/W          SIO           00808         8000 4000         DMA Channel 5 Page Register Reserved         R/W          SIO           00808         8000 0088         8000 4000         DMA Page Register Reserved         R/W          SIO           00818         8000 0098 <td< td=""><td>0081</td><td>8000 0081</td><td>8000 4001</td><td>DMA Channel 2 Page Register</td><td>R/W</td><td>_</td><td>SIO</td><td></td></td<>                                                                                                          | 0081                                            | 8000 0081               | 8000 4001               | DMA Channel 2 Page Register    | R/W | _             | SIO        |          |
| 0084         8000 0084         8000 4004         DMA Page Register Reserved         R/W          SIO           0085         8000 0085         8000 4005         DMA Page Register Reserved         R/W          SIO           0086         8000 0087         8000 4006         DMA Page Register Reserved         R/W          SIO           0087         8000 0087         8000 4006         DMA Page Register Reserved         R/W          SIO           0088         8000 0088         8000 4009         DMA Channel 6 Page Register         R/W          SIO           0088         8000 0088         8000 4000         DMA Channel 7 Page Register         R/W          SIO           0080         8000 0082         8000 4000         DMA Page Register Reserved         R/W          SIO           0080         8000 0082         8000 4000         DMA Page Register Reserved         R/W          SIO           0080         8000 0082         8000 4001         DMA Page Register Reserved         R/W          SIO           0080         8000 0092         8000 4012         Special Port 92 Register Reserved         R/W          SIO           0092                                                                                                                                                                                                                                                    | 0082                                            | 8000 0082               | 8000 4002               | DMA Channel 3 Page Register    | R/W | _             | SIO        |          |
| 0085         8000 0085         8000 4005         DMA Page Register Reserved         R/W          SIO           0086         8000 0086         8000 4006         DMA Page Register Reserved         R/W          SIO           0087         8000 0088         8000 4008         DMA Page Register Reserved         R/W          SIO           0088         8000 0088         8000 4008         DMA Page Register Reserved         R/W          SIO           0088         8000 0088         8000 4000         DMA Channel 6 Page Register         R/W          SIO           0080         8000 0080         8000 4000         DMA Channel 5 Page Register         R/W          SIO           0080         8000 0080         8000 4000         DMA Page Register Reserved         R/W          SIO           0080         8000 0081         8000 4002         DMA Page Register Reserved         R/W          SIO           0081         8000 0085         8000 4010         DMA Page Register Reserved         R/W          SIO           0082         8000 0092         8000 4011         DMA Page Register Reserved         R/W          SIO           00931                                                                                                                                                                                                                                                          | 0083                                            | 8000 0083               | 8000 4003               | DMA Channel 1 Page Register    | R/W | —             | SIO        |          |
| 0086         8000 0086         8000 4006         DMA Page Register Reserved         R/W          SIO           0087         8000 0087         8000 4007         DMA Channel 0 Page Register         R/W          SIO           0088         8000 0088         8000 4009         DMA Channel 0 Page Register         R/W          SIO           0089         8000 0088         8000 4000         DMA Channel 7 Page Register         R/W          SIO           0088         8000 0088         8000 4000         DMA Channel 5 Page Register         R/W          SIO           0080         8000 0080         8000 4000         DMA Page Register Reserved         R/W          SIO           0080         8000 0080         8000 4000         DMA Page Register Reserved         R/W          SIO           0081         8000 0080         8000 4001         DMA Page Register Reserved         R/W          SIO           0082         8000 0092         8000 4011         DMA Page Register Reserved         R/W          SIO           0092         8000 0093         8000 4014         DMA Page Register Reserved         R/W          SIO <td< td=""><td>0084</td><td>8000 0084</td><td>8000 4004</td><td>DMA Page Register Reserved</td><td>R/W</td><td>_</td><td>SIO</td><td></td></td<>                                                                                                                       | 0084                                            | 8000 0084               | 8000 4004               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 0087         8000 0087         8000 4007         DMA Channel 0 Page Register         R.W.         —         SIO           0088         8000 0088         8000 4008         DMA Page Register Reserved         R.W.         —         SIO           0089         8000 0088         8000 4009         DMA Channel 6 Page Register         R.W.         —         SIO           0084         8000 0088         8000 4000         DMA Channel 5 Page Register         R.W.         —         SIO           0082         8000 0082         8000 4000         DMA Page Register Reserved         R.W.         —         SIO           0082         8000 0082         8000 4000         DMA Page Register Reserved         R.W.         —         SIO           0082         8000 0088         8000 4000         DMA Page Register Reserved         R.W.         —         SIO           0084         8000 0084         8000 4001         DMA Page Register Reserved         R.W.         —         SIO           0085         8000 0092         8000 4011         DMA Page Register Reserved         R.W.         —         SIO           0094         8000 0095         8000 4016         DMA Page Register Reserved         R.W.         —         SIO           0095                                                                                                                                                      | 0085                                            | 8000 0085               | 8000 4005               | DMA Page Register Reserved     | R/W | —             | SIO        |          |
| 0088         8000 0088         8000 4008         DMA Page Register Reserved         R/W          SIO           0089         8000 0089         8000 4009         DMA Channel 6 Page Register         R/W          SIO           008A         8000 008A         8000 400A         DMA Channel 7 Page Register         R/W          SIO           008B         8000 008B         8000 400C         DMA Channel 5 Page Register         R/W          SIO           008C         8000 008B         8000 400C         DMA Page Register Reserved         R/W          SIO           008E         8000 008E         8000 400C         DMA Page Register Reserved         R/W          SIO           008E         8000 008E         8000 400F         DMA Low Page Register Reserved         R/W          SIO           008B         8000 0090         8000 4011         DMA Page Register Reserved         R/W          SIO           0092         8000 0092         8000 4014         DMA Page Register Reserved         R/W          SIO           0094         8000 0095         8000 4015         DMA Page Register Reserved         R/W          SIO           0095 </td <td>0086</td> <td>8000 0086</td> <td>8000 4006</td> <td>DMA Page Register Reserved</td> <td>R/W</td> <td>_</td> <td>SIO</td> <td></td>                                                                                                          | 0086                                            | 8000 0086               | 8000 4006               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 0089         8000 0089         8000 4009         DMA Channel 6 Page Register         R/W          SIO           008A         8000 008A         8000 400A         DMA Channel 7 Page Register         R/W          SIO           008B         8000 008B         8000 400E         DMA Channel 5 Page Register         R/W          SIO           008C         8000 008C         8000 400E         DMA Page Register Reserved         R/W          SIO           008E         8000 008E         8000 400E         DMA Page Register Reserved         R/W          SIO           008E         8000 008E         8000 400E         DMA Page Register Reserved         R/W          SIO           008F         8000 009E         8000 400F         DMA Page Register Reserved         R/W          SIO           0090         8000 0092         8000 4012         Special Port 92 Register Reserved         R/W          SIO           0092         8000 0095         8000 4016         DMA Page Register Reserved         R/W          SIO           0094         8000 0095         8000 4016         DMA Page Register Reserved         R/W          SIO           009                                                                                                                                                                                                                                                    | 0087                                            | 8000 0087               | 8000 4007               | DMA Channel 0 Page Register    | R/W | _             | SIO        |          |
| 008A         8000 008A         8000 400A         DMA Channel 7 Page Register         R/W          SIO           008B         8000 008B         8000 400B         DMA Channel 5 Page Register         R/W          SIO           008C         8000 008C         8000 400D         DMA Page Register Reserved         R/W          SIO           008D         8000 008B         8000 400D         DMA Page Register Reserved         R/W          SIO           008E         8000 008E         8000 400E         DMA Page Register Reserved         R/W          SIO           008F         8000 008F         8000 4010         DMA Page Register Reserved         R/W          SIO           0090         8000 0092         8000 4012         Special Port 92 Register Reserved         R/W          SIO           0092         8000 0095         8000 4015         DMA Page Register Reserved         R/W          SIO           0096         8000 0096         8000 4016         DMA Page Register Reserved         R/W          SIO           0092         8000 0091         8000 4011         DMA Page Register Reserved         R/W          SIO           0092                                                                                                                                                                                                                                                    | 0088                                            | 8000 0088               | 8000 4008               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 008B         8000 008B         8000 400B         DMA Channel 5 Page Register         R/W          SIO           008C         8000 008C         8000 400C         DMA Page Register Reserved         R/W          SIO           008B         8000 008B         8000 400D         DMA Page Register Reserved         R/W          SIO           008E         8000 008E         8000 400F         DMA Page Register Reserved         R/W          SIO           008F         8000 008F         8000 400F         DMA Low Page Register Reserved         R/W          SIO           0090         8000 0090         8000 4011         DMA Page Register Reserved         R/W          SIO           0092         8000 0092         8000 4014         DMA Page Register Reserved         R/W          SIO           0094         8000 0095         8004 4016         DMA Page Register Reserved         R/W          SIO           0091         8000 0092         8000 4012         DMA Page Register Reserved         R/W          SIO           0092         8000 0093         8000 4015         DMA Page Register Reserved         R/W          SIO           0095 <td>0089</td> <td>8000 0089</td> <td>8000 4009</td> <td>DMA Channel 6 Page Register</td> <td>R/W</td> <td>_</td> <td>SIO</td> <td></td>                                                                                                                | 0089                                            | 8000 0089               | 8000 4009               | DMA Channel 6 Page Register    | R/W | _             | SIO        |          |
| 008C         8000 008C         8000 400C         DMA Page Register Reserved         R/W          SIO           008D         8000 008D         8000 400D         DMA Page Register Reserved         R/W          SIO           008E         8000 008F         8000 400E         DMA Page Register Reserved         R/W          SIO           008F         8000 008F         8000 400F         DMA Low Page Register Reserved         R/W          SIO           0090         8000 0090         8000 4010         DMA Page Register Reserved         R/W          SIO           0092         8000 0092         8000 4014         DMA Page Register Reserved         R/W          SIO           0094         8000 0092         8000 4015         DMA Page Register Reserved         R/W          SIO           0095         8000 0096         8000 4016         DMA Page Register Reserved         R/W          SIO           0098         8000 0090         8000 4015         DMA Page Register Reserved         R/W          SIO           0098         8000 0090         8000 4015         DMA Page Register Reserved         R/W          SIO           00990 <td>008A</td> <td>8000 008A</td> <td>8000 400A</td> <td>DMA Channel 7 Page Register</td> <td>R/W</td> <td>_</td> <td>SIO</td> <td></td>                                                                                                                | 008A                                            | 8000 008A               | 8000 400A               | DMA Channel 7 Page Register    | R/W | _             | SIO        |          |
| 008D         8000 008D         8000 400D         DMA Page Register Reserved         R/W          SIO           008E         8000 008E         8000 400E         DMA Page Register Reserved         R/W          SIO           008F         8000 008F         8000 400F         DMA Low Page Register Reserved         R/W          SIO           0090         8000 0090         8000 4010         DMA Page Register Reserved         R/W          SIO           0092         8000 0092         8000 4012         Special Port 92 Register         R/W          SIO           0092         8000 0094         8000 4015         DMA Page Register Reserved         R/W          SIO           0095         8000 0095         8000 4016         DMA Page Register Reserved         R/W          SIO           0096         8000 0098         8000 4016         DMA Page Register Reserved         R/W          SIO           0098         8000 0090         8000 4015         DMA Page Register Reserved         R/W          SIO           0090         8000 0091         8000 4015         DMA Page Register Reserved         R/W          SIO           0091                                                                                                                                                                                                                                                           | 008B                                            | 8000 008B               | 8000 400B               | DMA Channel 5 Page Register    | R/W | _             | SIO        |          |
| 008E         8000 008E         8000 400E         DMA Page Register Reserved         R/W         —         SIO           008F         8000 008F         8000 400F         DMA Low Page Register Refresh         R/W         —         SIO           0090         8000 0090         8000 4010         DMA Page Register Reserved         R/W         —         SIO           0092         8000 0092         8000 4012         Special Port 92 Register         R/W         —         660           0094         8000 0092         8000 4014         DMA Page Register Reserved         R/W         —         SIO           0095         8000 0094         8000 4015         DMA Page Register Reserved         R/W         —         SIO           0096         8000 0096         8000 4016         DMA Page Register Reserved         R/W         —         SIO           0097         8000 0090         8000 4016         DMA Page Register Reserved         R/W         —         SIO           0098         8000 0090         8000 4016         DMA Page Register Reserved         R/W         —         SIO           0091         8000 0091         8000 4011         DMA Page Register Reserved         R/W         —         SIO           0092                                                                                                                                                                  | 008C                                            | 8000 008C               | 8000 400C               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 008F         8000 008F         8000 400F         DMA Low Page Register Refresh         R/W          SIO           0090         8000 0090         8000 4010         DMA Page Register Reserved         R/W          SIO           0092         8000 0092         8000 4012         Special Port 92 Register         R/W          660           0094         8000 0094         8000 4014         DMA Page Register Reserved         R/W          SIO         (2)           0095         8000 0095         8000 4016         DMA Page Register Reserved         R/W          SIO         (2)           0096         8000 0096         8000 4016         DMA Page Register Reserved         R/W          SIO         (2)           0097         8000 0098         8000 4016         DMA Page Register Reserved         R/W          SIO         (2)           0090         8000 0090         8000 4011         DMA Page Register Reserved         R/W          SIO         (2)           0091         8000 0091         8000 4011         DMA Page Register Reserved         R/W          SIO         (2)           0094         8000 00001         INT2 Control Register <t< td=""><td>008D</td><td>8000 008D</td><td>8000 400D</td><td>DMA Page Register Reserved</td><td>R/W</td><td>_</td><td>SIO</td><td></td></t<>                                                                                                   | 008D                                            | 8000 008D               | 8000 400D               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 0090         8000 0090         8000 4010         DMA Page Register Reserved         R/W          SIO           0092         8000 0092         8000 4012         Special Port 92 Register         R/W          660           0094         8000 0094         8000 4014         DMA Page Register Reserved         R/W          SIO         (2)           0095         8000 0095         8000 4015         DMA Page Register Reserved         R/W          SIO         (2)           0096         8000 0096         8000 4016         DMA Page Register Reserved         R/W          SIO           0098         8000 0098         8000 4016         DMA Page Register Reserved         R/W          SIO           0090         8000 0092         8000 4012         DMA Page Register Reserved         R/W          SIO           0091         8000 0092         8000 4011         DMA Page Register Reserved         R/W          SIO           0092         8000 0095         8000 4015         DMA Low Page Register Reserved         R/W          SIO           0091         8000 0004         8000 5000         INT2 Control Register         R/W          SIO                                                                                                                                                                                                                                                       | 008E                                            | 8000 008E               | 8000 400E               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 0092         8000 0092         8000 4012         Special Port 92 Register         R/W          660           0094         8000 0094         8000 4014         DMA Page Register Reserved         R/W          SIO         (2)           0095         8000 0095         8000 4015         DMA Page Register Reserved         R/W          SIO         (2)           0096         8000 0096         8000 4016         DMA Page Register Reserved         R/W          SIO           0098         8000 0098         8000 4018         DMA Page Register Reserved         R/W          SIO           0090         8000 0090         8000 4010         DMA Page Register Reserved         R/W          SIO           0091         8000 0092         8000 4011         DMA Page Register Reserved         R/W          SIO           0092         8000 0095         8000 4011         DMA Low Page Register Reserved         R/W          SIO           0095         8000 0095         8000 4011         DMA Low Page Register Refersh         R/W          SIO           0040         8000 0004         8000 5000         INT2 Control Register         R/W          SIO                                                                                                                                                                                                                                                    | 008F                                            | 8000 008F               | 8000 400F               | DMA Low Page Register Refresh  | R/W | —             | SIO        |          |
| 0094         8000 0094         8000 4014         DMA Page Register Reserved         R/W          SIO         (2)           0095         8000 0095         8000 4015         DMA Page Register Reserved         R/W          SIO            0096         8000 0096         8000 4016         DMA Page Register Reserved         R/W          SIO           0098         8000 0096         8000 4016         DMA Page Register Reserved         R/W          SIO           0098         8000 0092         8000 4012         DMA Page Register Reserved         R/W          SIO           0091         8000 0092         8000 4011         DMA Page Register Reserved         R/W          SIO           0092         8000 0095         8000 4011         DMA Page Register Reserved         R/W          SIO           0091         8000 0095         8000 4014         DMA Low Page Register Reserved         R/W          SIO           0092         8000 0004         8000 5000         INT2 Control Register         R/W          SIO           0041         8000 0002         8000 6002         DMA2 CH0 Base and Current Addr         R/W          SIO                                                                                                                                                                                                                                                            | 0090                                            | 8000 0090               | 8000 4010               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 0095         8000 0095         8000 4015         DMA Page Register Reserved         R/W          SIO           0096         8000 0096         8000 4016         DMA Page Register Reserved         R/W          SIO           0098         8000 0098         8000 4016         DMA Page Register Reserved         R/W          SIO           0090         8000 0090         8000 4012         DMA Page Register Reserved         R/W          SIO           0091         8000 0090         8000 4011         DMA Page Register Reserved         R/W          SIO           0091         8000 0090         8000 4011         DMA Page Register Reserved         R/W          SIO           0091         8000 0091         8000 4011         DMA Page Register Reserved         R/W          SIO           0092         8000 0095         8000 4011         DMA Low Page Register Reserved         R/W          SIO           0095         8000 0004         8000 5000         INT2 Control Register         R/W          SIO           0041         8000 0002         8000 6000         DMA2 CH0 Base and Current Addr         R/W          SIO           0002                                                                                                                                                                                                                                                          | 0092                                            | 8000 0092               | 8000 4012               | Special Port 92 Register       | R/W | _             | 660        |          |
| 0096         8000 0096         8000 4016         DMA Page Register Reserved         R/W         —         SIO           0098         8000 0098         8000 4018         DMA Page Register Reserved         R/W         —         SIO           0090         8000 0090         8000 4010         DMA Page Register Reserved         R/W         —         SIO           0090         8000 0090         8000 4010         DMA Page Register Reserved         R/W         —         SIO           0091         8000 0091         8000 4011         DMA Page Register Reserved         R/W         —         SIO           0092         8000 0092         8000 4011         DMA Page Register Reserved         R/W         —         SIO           0091         8000 0095         8000 4011         DMA Low Page Register Reserved         R/W         —         SIO           0040         8000 0041         8000 5000         INT2 Control Register         R/W         —         SIO           0041         8000 0041         8000 5001         INT2 Mask Register         R/W         —         SIO           0042         8000 0042         8000 6002         DMA2 CH0 Base and Current Addr         R/W         —         SIO           0044         8000 0                                                                                                                                                         | 0094                                            | 8000 0094               | 8000 4014               | DMA Page Register Reserved     | R/W | —             | SIO        | (2)      |
| 0098         8000 0098         8000 4018         DMA Page Register Reserved         R/W         —         SIO           009C         8000 009C         8000 401C         DMA Page Register Reserved         R/W         —         SIO           009D         8000 009D         8000 401D         DMA Page Register Reserved         R/W         —         SIO           009E         8000 009E         8000 401E         DMA Page Register Reserved         R/W         —         SIO           009F         8000 009F         8000 401F         DMA Page Register Reserved         R/W         —         SIO           009F         8000 009F         8000 401F         DMA Low Page Register Refresh         R/W         —         SIO           0040         8000 00A0         8000 5000         INT2 Control Register         R/W         —         SIO           0041         8000 00A1         8000 5001         INT2 Mask Register         R/W         —         SIO           00C0         8000 00C2         8000 6000         DMA2 CH0 Base and Current Addr         R/W         —         SIO           00C4         8000 00C4         8000 6004         DMA2 CH1 Base and Current Addr         R/W         —         SIO           00C6         800                                                                                                                                                         | 0095                                            | 8000 0095               | 8000 4015               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 009C         8000 009C         8000 401C         DMA Page Register Reserved         R/W          SIO           009D         8000 009D         8000 401D         DMA Page Register Reserved         R/W          SIO           009E         8000 009E         8000 401E         DMA Page Register Reserved         R/W          SIO           009F         8000 009F         8000 401F         DMA Low Page Register Refresh         R/W          SIO           009F         8000 000F         8000 401F         DMA Low Page Register Refresh         R/W          SIO           0040         8000 00A0         8000 5000         INT2 Control Register         R/W          SIO           00A1         8000 00C0         8000 6000         DMA2 CH0 Base and Current Addr         R/W          SIO           00C2         8000 00C4         8000 6004         DMA2 CH1 Base and Current Addr         R/W          SIO           00C4         8000 00C4         8000 6006         DMA2 CH2 Base and Current Addr         R/W          SIO           00C4         8000 00C6         8000 6008         DMA2 CH2 Base and Current Addr         R/W          SIO                                                                                                                                                                                                                                                           | 0096                                            | 8000 0096               | 8000 4016               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 009D         8000 009D         8000 401D         DMA Page Register Reserved         R/W         —         SIO           009E         8000 009E         8000 401E         DMA Page Register Reserved         R/W         —         SIO           009F         8000 009F         8000 401F         DMA Low Page Register Refresh         R/W         —         SIO           009F         8000 000A         8000 5000         INT2 Control Register         R/W         —         SIO           00A0         8000 00A1         8000 5001         INT2 Control Register         R/W         —         SIO           00A1         8000 00A1         8000 5001         INT2 Mask Register         R/W         —         SIO           00C0         8000 00C0         8000 6000         DMA2 CH0 Base and Current Addr         R/W         —         SIO           00C4         8000 00C4         8000 6004         DMA2 CH1 Base and Current Cnt         R/W         —         SIO           00C6         8000 00C6         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C4         8000 00CA         8000 600A         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C6         8                                                                                                                                                         | 0098                                            | 8000 0098               | 8000 4018               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 009E         8000 009E         8000 401E         DMA Page Register Reserved         R/W         —         SIO           009F         8000 009F         8000 401F         DMA Low Page Register Refresh         R/W         —         SIO           0040         8000 00A0         8000 5000         INT2 Control Register         R/W         —         SIO           00A0         8000 00A1         8000 5001         INT2 Control Register         R/W         —         SIO           00C0         8000 00C0         8000 6000         DMA2 CH0 Base and Current Addr         R/W         —         SIO           00C2         8000 00C2         8000 6002         DMA2 CH0 Base and Current Addr         R/W         —         SIO           00C4         8000 00C4         8000 6004         DMA2 CH1 Base and Current Cnt         R/W         —         SIO           00C6         8000 00C6         8000 6006         DMA2 CH1 Base and Current Addr         R/W         —         SIO           00C8         8000 00CA         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C4         8000 00CA         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C6 <td>009C</td> <td>8000 009C</td> <td>8000 401C</td> <td>DMA Page Register Reserved</td> <td>R/W</td> <td>_</td> <td>SIO</td> <td></td>            | 009C                                            | 8000 009C               | 8000 401C               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 009F         8000 009F         8000 401F         DMA Low Page Register Refresh         R/W         —         SIO           00A0         8000 00A0         8000 5000         INT2 Control Register         R/W         —         SIO           00A1         8000 00A1         8000 5001         INT2 Control Register         R/W         —         SIO           00A1         8000 00A1         8000 5001         INT2 Mask Register         R/W         —         SIO           00C0         8000 00C0         8000 6000         DMA2 CH0 Base and Current Addr         R/W         —         SIO           00C4         8000 00C4         8000 6002         DMA2 CH0 Base and Current Addr         R/W         —         SIO           00C4         8000 00C4         8000 6004         DMA2 CH1 Base and Current Addr         R/W         —         SIO           00C4         8000 00C6         8000 6006         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C8         8000 00C6         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C4         8000 00CA         8000 600A         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00CC                                                                                                                                                          | 009D                                            | 8000 009D               | 8000 401D               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 00A0         8000 00A0         8000 5000         INT2 Control Register         R/W         —         SIO           00A1         8000 00A1         8000 5001         INT2 Mask Register         R/W         —         SIO           00C0         8000 00C0         8000 6000         DMA2 CH0 Base and Current Addr         R/W         —         SIO           00C2         8000 00C2         8000 6002         DMA2 CH0 Base and Current Addr         R/W         —         SIO           00C4         8000 00C4         8000 6004         DMA2 CH1 Base and Current Addr         R/W         —         SIO           00C4         8000 00C6         8000 6006         DMA2 CH1 Base and Current Addr         R/W         —         SIO           00C6         8000 00C6         8000 6006         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C8         8000 00C8         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C4         8000 00CA         8000 600A         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C4         8000 00CA         8000 600C         DMA2 CH2 Base and Current Cnt         R/W         —         SIO           00CC<                                                                                                                                                | 009E                                            | 8000 009E               | 8000 401E               | DMA Page Register Reserved     | R/W | _             | SIO        |          |
| 00A1         8000 00A1         8000 5001         INT2 Mask Register         R/W         —         SIO           00C0         8000 00C0         8000 6000         DMA2 CH0 Base and Current Addr         R/W         —         SIO           00C2         8000 00C2         8000 6002         DMA2 CH0 Base and Current Addr         R/W         —         SIO           00C4         8000 00C4         8000 6004         DMA2 CH1 Base and Current Addr         R/W         —         SIO           00C6         8000 00C6         8000 6004         DMA2 CH1 Base and Current Addr         R/W         —         SIO           00C6         8000 00C6         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C8         8000 00C8         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C4         8000 00CA         8000 600A         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C4         8000 00CA         8000 600C         DMA2 CH2 Base and Current Cnt         R/W         —         SIO           00C4         8000 00CC         8000 600C         DMA2 CH3 Base and Current Cnt         R/W         —         SIO           <                                                                                                                                            | 009F                                            | 8000 009F               | 8000 401F               | DMA Low Page Register Refresh  | R/W | _             | SIO        |          |
| OOC0         8000 00C0         8000 6000         DMA2 CH0 Base and Current Addr         R/W         —         SIO           O0C2         8000 00C2         8000 6002         DMA2 CH0 Base and Current Addr         R/W         —         SIO           O0C4         8000 00C4         8000 6004         DMA2 CH1 Base and Current Addr         R/W         —         SIO           O0C6         8000 00C6         8000 6006         DMA2 CH1 Base and Current Addr         R/W         —         SIO           O0C6         8000 00C6         8000 6006         DMA2 CH1 Base and Current Addr         R/W         —         SIO           O0C6         8000 00C6         8000 6006         DMA2 CH2 Base and Current Cnt         R/W         —         SIO           O0C8         8000 00CA         8000 600A         DMA2 CH2 Base and Current Addr         R/W         —         SIO           O0C4         8000 00CA         8000 600A         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C4         8000 00CC         8000 600C         DMA2 CH3 Base and Current Cnt         R/W         —         SIO           00C5         8000 00CC         8000 600C         DMA2 CH3 Base and Current Cnt         R/W         —         SIO <tr< td=""><td>00A0</td><td>8000 00A0</td><td>8000 5000</td><td>INT2 Control Register</td><td>R/W</td><td>_</td><td>SIO</td><td></td></tr<> | 00A0                                            | 8000 00A0               | 8000 5000               | INT2 Control Register          | R/W | _             | SIO        |          |
| 00C2         8000 00C2         8000 6002         DMA2 CH0 Base and Current Cnt         R/W         —         SIO           00C4         8000 00C4         8000 6004         DMA2 CH1 Base and Current Addr         R/W         —         SIO           00C6         8000 00C6         8000 6006         DMA2 CH1 Base and Current Addr         R/W         —         SIO           00C8         8000 00C8         8000 6006         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C8         8000 00C8         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C4         8000 00CA         8000 600A         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C4         8000 00CA         8000 600A         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C4         8000 00CC         8000 600C         DMA2 CH3 Base and Current Cnt         R/W         —         SIO           00C5         8000 00CE         8000 600E         DMA2 CH3 Base and Current Cnt         R/W         —         SIO           00C6         8000 00DE         8000 6010         DMA2 Status(R) Command(W)         R/W         —         SIO                                                                                                                                                  | 00A1                                            | 8000 00A1               | 8000 5001               | INT2 Mask Register             | R/W | _             | SIO        |          |
| 00C4         8000 00C4         8000 6004         DMA2 CH1 Base and Current Addr         R/W         —         SIO           00C6         8000 00C6         8000 6006         DMA2 CH1 Base and Current Addr         R/W         —         SIO           00C8         8000 00C8         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00C8         8000 00C8         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00CA         8000 00CA         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00CC         8000 00CA         8000 600C         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00CC         8000 00CC         8000 600C         DMA2 CH3 Base and Current Addr         R/W         —         SIO           00CE         8000 00CE         8000 600E         DMA2 CH3 Base and Current Cnt         R/W         —         SIO           00D0         8000 00DD         8000 6010         DMA2 Status(R) Command(W)         R/W         —         SIO           00D2         8000 00D2         8000 6012         DMA2 Soft Request         W         —         SIO           00D4                                                                                                                                                | 00C0                                            | 8000 00C0               | 8000 6000               | DMA2 CH0 Base and Current Addr | R/W | _             | SIO        |          |
| 00C6         8000 00C6         8000 6006         DMA2 CH1 Base and Current Cnt         R/W         —         SIO           00C8         8000 00C8         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00CA         8000 00CA         8000 600A         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00CA         8000 00CA         8000 600A         DMA2 CH2 Base and Current Cnt         R/W         —         SIO           00CC         8000 00CC         8000 600C         DMA2 CH3 Base and Current Addr         R/W         —         SIO           00CE         8000 00CE         8000 600E         DMA2 CH3 Base and Current Cnt         R/W         —         SIO           00CE         8000 00DE         8000 600E         DMA2 CH3 Base and Current Cnt         R/W         —         SIO           00D0         8000 00DD         8000 6010         DMA2 Status(R) Command(W)         R/W         —         SIO           00D2         8000 00D2         8000 6012         DMA2 Soft Request         W         —         SIO           00D4         8000 00D4         8000 6014         DMA2 Write Single Mask Bit         W         —         SIO <td>00C2</td> <td>8000 00C2</td> <td>8000 6002</td> <td>DMA2 CH0 Base and Current Cnt</td> <td>R/W</td> <td>—</td> <td>SIO</td> <td></td>                              | 00C2                                            | 8000 00C2               | 8000 6002               | DMA2 CH0 Base and Current Cnt  | R/W | —             | SIO        |          |
| 00C8         8000 00C8         8000 6008         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00CA         8000 00CA         8000 600A         DMA2 CH2 Base and Current Addr         R/W         —         SIO           00CC         8000 00CA         8000 600A         DMA2 CH2 Base and Current Cnt         R/W         —         SIO           00CC         8000 00CC         8000 600C         DMA2 CH3 Base and Current Addr         R/W         —         SIO           00CE         8000 00CE         8000 600E         DMA2 CH3 Base and Current Cnt         R/W         —         SIO           00CE         8000 00DE         8000 600E         DMA2 CH3 Base and Current Cnt         R/W         —         SIO           00D0         8000 00DD         8000 6010         DMA2 Status(R) Command(W)         R/W         —         SIO           00D2         8000 00D2         8000 6012         DMA2 Soft Request         W         —         SIO           00D4         8000 00D4         8000 6014         DMA2 Write Single Mask Bit         W         —         SIO                                                                                                                                                                                                                                                                                                   | 00C4                                            | 8000 00C4               | 8000 6004               | DMA2 CH1 Base and Current Addr | R/W | _             | SIO        |          |
| 00CA         8000 00CA         8000 600A         DMA2 CH2 Base and Current Cnt         R/W         —         SIO           00CC         8000 00CC         8000 600C         DMA2 CH3 Base and Current Addr         R/W         —         SIO           00CE         8000 00CE         8000 600E         DMA2 CH3 Base and Current Addr         R/W         —         SIO           00CE         8000 00CE         8000 600E         DMA2 CH3 Base and Current Cnt         R/W         —         SIO           00D0         8000 00DD         8000 6010         DMA2 Status(R) Command(W)         R/W         —         SIO           00D2         8000 00D2         8000 6012         DMA2 Soft Request         W         —         SIO           00D4         8000 00D4         8000 6014         DMA2 Write Single Mask Bit         W         —         SIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 00C6                                            | 8000 00C6               | 8000 6006               | DMA2 CH1 Base and Current Cnt  | R/W | —             | SIO        |          |
| 00CC         8000 00CC         8000 600C         DMA2 CH3 Base and Current Addr         R/W         —         SIO           00CE         8000 00CE         8000 600E         DMA2 CH3 Base and Current Addr         R/W         —         SIO           00D0         8000 00DD         8000 6010         DMA2 CH3 Base and Current Cnt         R/W         —         SIO           00D0         8000 00DD         8000 6010         DMA2 Status(R) Command(W)         R/W         —         SIO           00D2         8000 00D2         8000 6012         DMA2 Soft Request         W         —         SIO           00D4         8000 00D4         8000 6014         DMA2 Write Single Mask Bit         W         —         SIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     | 00C8                                            | 8000 00C8               | 8000 6008               | DMA2 CH2 Base and Current Addr | R/W | _             | SIO        |          |
| 00CE         8000 00CE         8000 600E         DMA2 CH3 Base and Current Cnt         R/W         —         SIO           00D0         8000 000D         8000 6010         DMA2 Status(R) Command(W)         R/W         —         SIO           00D2         8000 00D2         8000 6012         DMA2 Soft Request         W         —         SIO           00D4         8000 00D4         8000 6014         DMA2 Write Single Mask Bit         W         —         SIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | 00CA                                            | 8000 00CA               | 8000 600A               | DMA2 CH2 Base and Current Cnt  | R/W | —             | SIO        |          |
| 00D0         8000 000D         8000 6010         DMA2 Status(R) Command(W)         R/W         —         SIO           00D2         8000 00D2         8000 6012         DMA2 Soft Request         W         —         SIO           00D4         8000 00D4         8000 6014         DMA2 Write Single Mask Bit         W         —         SIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 00CC                                            | 8000 00CC               | 8000 600C               | DMA2 CH3 Base and Current Addr | R/W | —             | SIO        |          |
| 00D2         8000 00D2         8000 6012         DMA2 Soft Request         W         —         SIO           00D4         8000 00D4         8000 6014         DMA2 Write Single Mask Bit         W         —         SIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 00CE                                            | 8000 00CE               | 8000 600E               | DMA2 CH3 Base and Current Cnt  | R/W | —             | SIO        |          |
| 00D4 8000 00D4 8000 6014 DMA2 Write Single Mask Bit W — SIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 00D0                                            | 8000 000D               | 8000 6010               | DMA2 Status(R) Command(W)      | R/W | —             | SIO        |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 00D2                                            | 8000 00D2               | 8000 6012               | DMA2 Soft Request              | W   | —             | SIO        |          |
| 00D6 8000 00D6 8000 6016 DMA2 Write Mode W - SIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 00D4                                            | 8000 00D4               | 8000 6014               | DMA2 Write Single Mask Bit     | W   | —             | SIO        |          |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 00D6                                            | 8000 00D6               | 8000 6016               | DMA2 Write Mode                | W   |               | SIO        |          |

| Table 33. | Combined | Register | Listing | (Continued) |
|-----------|----------|----------|---------|-------------|
|-----------|----------|----------|---------|-------------|





| ISA<br>Port | Contiguous<br>Mode Addr | Non-Contig<br>Mode Addr | Description                      | R/W | Set<br>To (6) | Loc<br>(4) | No<br>te |
|-------------|-------------------------|-------------------------|----------------------------------|-----|---------------|------------|----------|
| 00D8        | 8000 00D8               | 8000 6018               | DMA2 Clear Byte Pointer          | W   |               | SIO        |          |
| 00DA        | 8000 00DA               | 8000 601A               | DMA2 Master Clear                | W   | _             | SIO        | +        |
| 00DC        | 8000 00DC               | 8000 601C               | DMA2 Clear Mask                  | W   | _             | SIO        |          |
| 00DE        | 8000 00DE               | 8000 601E               | DMA2 R/W All Mask Register Bits  | R/W | —             | SIO        |          |
| 00F0        | 8000 00F0               | 8000 7010               | Coprocessor Error Reg - Reserved | R/W | _             | SIO        |          |
| 040B        | 8000 040B               | 8002 0006               | DMA1 Extended Mode               | W   | _             | SIO        |          |
| 0410        | 8000 0410               | 8002 0010               | CH0 Scatter/Gather Command       | W   | _             | SIO        |          |
| 0411        | 8000 0411               | 8002 0011               | CH1 Scatter/Gather Command       | W   | _             | SIO        |          |
| 0412        | 8000 0412               | 8002 0012               | CH2 Scatter/Gather Command       | W   | _             | SIO        |          |
| 0413        | 8000 0413               | 8002 0013               | CH3 Scatter/Gather Command       | W   | _             | SIO        |          |
| 0415        | 8000 0415               | 8002 0015               | CH5 Scatter/Gather Command       | W   | _             | SIO        |          |
| 0416        | 8000 0416               | 8002 0016               | CH6 Scatter/Gather Command       | W   | _             | SIO        |          |
| 0417        | 8000 0417               | 8002 0017               | CH7 Scatter/Gather Command       | W   | _             | SIO        |          |
| 0418        | 8000 0418               | 8002 0018               | CH0 Scatter/Gather Status        | R   | —             | SIO        |          |
| 0419        | 8000 0419               | 8002 0019               | CH1 Scatter/Gather Status        | R   | —             | SIO        |          |
| 041A        | 8000 041A               | 8002 001A               | CH2 Scatter/Gather Status        | R   | —             | SIO        |          |
| 041B        | 8000 041B               | 8002 001B               | CH3 Scatter/Gather Status        | R   | —             | SIO        |          |
| 041D        | 8000 041D               | 8002 001D               | CH5 Scatter/Gather Status        | R   | —             | SIO        |          |
| 041E        | 8000 041E               | 8002 001E               | CH6 Scatter/Gather Status        | R   | _             | SIO        |          |
| 041F        | 8000 041F               | 8002 001F               | CH7 Scatter/Gather Status        | R   | _             | SIO        |          |
| 0420        | 8000 0420               | 8002 1000               | CH0 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 0421        | 8000 0421               | 8002 1001               | CH0 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 0422        | 8000 0422               | 8002 1002               | CH0 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 0423        | 8000 0423               | 8002 1003               | CH0 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 0424        | 8000 0424               | 8002 1004               | CH1 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 0425        | 8000 0425               | 8002 1005               | CH1 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 0426        | 8000 0426               | 8002 1006               | CH1 Scatter/Gather Pointer       | R/W | _             | SIO        |          |
| 0427        | 8000 0427               | 8002 1007               | CH1 Scatter/Gather Pointer       | R/W | _             | SIO        |          |
| 0428        | 8000 0428               | 8002 1008               | CH2 Scatter/Gather Pointer       | R/W | _             | SIO        |          |
| 0429        | 8000 0429               | 8002 1009               | CH2 Scatter/Gather Pointer       | R/W | _             | SIO        |          |
| 042A        | 8000 042A               | 8002 100A               | CH2 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 042B        | 8000 042B               | 8002 100B               | CH2 Scatter/Gather Pointer       | R/W | _             | SIO        |          |
| 042C        | 8000 042C               | 8002 100C               | CH3 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 042D        | 8000 042D               | 8002 100D               | CH3 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 042E        | 8000 042E               | 8002 100E               | CH3 Scatter/Gather Pointer       | R/W |               | SIO        |          |
| 042F        | 8000 042F               | 8002 100F               | CH3 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 0434        | 8000 0434               | 8002 1014               | CH5 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 0435        | 8000 0435               | 8002 1015               | CH5 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 0436        | 8000 0436               | 8002 1016               | CH5 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 0437        | 8000 0437               | 8002 1017               | CH5 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 0438        | 8000 0438               | 8002 1018               | CH6 Scatter/Gather Pointer       | R/W | —             | SIO        |          |
| 0439        | 8000 0439               | 8002 1019               | CH6 Scatter/Gather Pointer       | R/W | _             | SIO        |          |

| Table 33. | <b>Combined Register</b> | Listing (Continued) |
|-----------|--------------------------|---------------------|
|-----------|--------------------------|---------------------|

| Pot         Mode Addr         Mode Addr         Mode Addr         Fo (6)         (4)         (4)           043A         8000 043A         8002 101A         CH6 Scatter/Gather Pointer         R/W          SIO           043B         8000 043C         8002 101B         CH7 Scatter/Gather Pointer         R/W          SIO           043C         8000 043E         8002 101E         CH7 Scatter/Gather Pointer         R/W          SIO           043E         8000 043E         8002 101E         CH7 Scatter/Gather Pointer         R/W          SIO           043F         8000 043E         8002 1001         CMA CH3 High Page         R/W          SIO           0448         8000 0481         8002 4007         DMA CH3 High Page         R/W          SIO           0483         8000 0483         8002 4007         DMA CH3 High Page         R/W          SIO           0484         8000 0484         8002 4004         DMA CH3 High Page         R/W          SIO           0484         8000 0448         8002 4004         DMA CH3 High Page         R/W          SIO           0445         8000 0440         8002 6010                                                                                                                                           | ISA  | Contiguous | Non-Contig | Description                     | R/W | Set | Loc   | No  |
|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|------|------------|------------|---------------------------------|-----|-----|-------|-----|
| 043B         8000 043B         8002 101B         CH6 Scatter/Gather Pointer         R/W          SIO           043C         8000 043C         8002 101D         CH7 Scatter/Gather Pointer         R/W          SIO           043E         8000 043E         8002 101E         CH7 Scatter/Gather Pointer         R/W          SIO           043F         8000 043F         8002 101F         CH7 Scatter/Gather Pointer         R/W          SIO           043F         8000 0481         8002 4001         DMA CH2 High Page         R/W          SIO           0481         8000 0483         8002 4003         DMA CH3 High Page         R/W          SIO           0483         8000 0487         8002 4007         DMA CH3 High Page         R/W          SIO           0484         8000 0488         8002 4004         DMA CH7 High Page         R/W          SIO           0448         8000 0481         8002 6016         Interrupt Control 1         R/W          SIO           0440         8000 0401         8002 6016         DMA2 Extended Mode         W          SIO           0440         8000 0802         8004 00                                                                                                                                                 |      |            |            |                                 |     |     |       |     |
| 043C         8000 043C         8002 101C         CH7 Scatter/Gather Pointer         R/W          SIO           043E         8000 043E         8002 101D         CH7 Scatter/Gather Pointer         R/W          SIO           043E         8000 043E         8002 101E         CH7 Scatter/Gather Pointer         R/W          SIO           043F         8000 043E         8002 101E         CH7 Scatter/Gather Pointer         R/W          SIO           0481         8000 0481         8002 4002         DMA CH3 High Page         R/W          SIO           0483         8000 0483         8002 4002         DMA CH4 High Page         R/W          SIO           0483         8000 0488         8002 4000         DMA CH6 High Page         R/W          SIO           0484         8000 0488         8002 4000         DMA CH6 High Page         R/W          SIO           0448         8000 0488         8002 4000         DMA CH5 High Page         R/W          SIO           0440         8000 0401         8002 6011         Interrupt Control 1         R/W          SIO           0410         8000 04001         8002 6016                                                                                                                                             | 043A | 8000 043A  | 8002 101A  | CH6 Scatter/Gather Pointer      | R/W |     | SIO   |     |
| 043D         8000 043D         8002 101D         CH7 Scatter/Gather Pointer         R.W          SIO           043F         8000 043F         8002 101F         CH7 Scatter/Gather Pointer         R.W          SIO           043F         8000 043F         8002 101F         CH7 Scatter/Gather Pointer         R.W          SIO           0481         8000 0481         8002 4001         DMA CH2 High Page         R.W          SIO           0482         8000 0483         8002 4003         DMA CH3 High Page         R.W          SIO           0483         8000 0487         8002 4003         DMA CH6 High Page         R.W          SIO           0484         8000 0488         8002 4000         DMA CH6 High Page         R.W          SIO           0484         8000 0488         8002 6010         Interrupt Control 1         R.W          SIO           0440         8000 0405         8002 6011         Interrupt Control 2         R.W          SIO           0411         8000 0406         8002 6011         Interrupt Control 2         R.W          SIO           0420         8000 0808         8004 0005                                                                                                                                                   | 043B | 8000 043B  | 8002 101B  | CH6 Scatter/Gather Pointer      | R/W |     | SIO   |     |
| 043E         8000 043E         8002 101E         CH7 Scatter/Gather Pointer         R/W          SIO           043F         8000 043F         8002 101F         CH7 Scatter/Gather Pointer         R/W          SIO           0481         8000 0481         8002 4001         DMA CH3 High Page         R/W          SIO           0482         8000 0483         8002 4002         DMA CH3 High Page         R/W          SIO           0483         8000 0483         8002 4007         DMA CH4 High Page         R/W          SIO           0484         8000 0488         8002 4000         DMA CH5 High Page         R/W          SIO           0484         8000 0488         8002 4000         DMA CH5 High Page         R/W          SIO           0484         8000 0480         8002 4000         DMA CH5 High Page         R/W          SIO           0484         8000 0490         8002 6010         Interrupt Control 2         R/W          SIO           0440         8000 0401         8002 6010         Interrupt Control 2         R/W          SIO           0405         8000 0802         8004 0000         Equip                                                                                                                                                | 043C | 8000 043C  | 8002 101C  | CH7 Scatter/Gather Pointer      | R/W |     | SIO   |     |
| 043F         8000 043F         8002 101F         CH7 Scatter/Gather Pointer         R/W          SIO           0481         8000 0431         8002 4001         DMA CH2 High Page         R/W          SIO           0482         8000 0482         8002 4002         DMA CH3 High Page         R/W          SIO           0483         8000 0487         8002 4003         DMA CH0 High Page         R/W          SIO           0483         8000 0488         8002 4003         DMA CH0 High Page         R/W          SIO           0484         8000 0488         8002 4000         DMA CH6 High Page         R/W          SIO           0484         8000 0488         8002 4000         DMA CH5 High Page         R/W          SIO           0440         8000 0401         8002 6011         Interrupt Control 1         R/W          SIO           0401         8000 0406         8002 6016         DMA2 Extended Mode         W          SIO           0405         8000 0800         8004 0000         L2 cache Status Reg         R          logic         (3)           0801         8000 0814         8004 0001                                                                                                                                                            | 043D | 8000 043D  | 8002 101D  | CH7 Scatter/Gather Pointer      | R/W |     | SIO   |     |
| 0481         8000 0481         8002 4001         DMA CH2 High Page         R/W          SIO           0482         8000 0482         8002 4002         DMA CH3 High Page         R/W          SIO           0483         8000 0483         8002 4007         DMA CH3 High Page         R/W          SIO           0487         8000 0488         8002 4007         DMA CH6 High Page         R/W          SIO           0488         8000 0488         8002 4008         DMA CH6 High Page         R/W          SIO           0488         8000 0488         8002 4008         DMA CH5 High Page         R/W          SIO           0488         8000 0480         8002 6010         Interrupt Control 1         R/W          SIO           04D0         8000 0401         8002 6011         Interrupt Control 2         R/W          SIO           04D1         8000 0402         8002 6010         Interrupt Control 1         R/W          EPLD           0406         8000 0802         8004 0000         L2 cache Status Reg         R          logic         (3)           0801         8000 0821         8004 0001         <                                                                                                                                                     | 043E | 8000 043E  | 8002 101E  | CH7 Scatter/Gather Pointer      | R/W |     | SIO   |     |
| 0482         8000 0482         8002 4002         DMA CH3 High Page         R/W          SIO           0483         8000 0483         8002 4003         DMA CH1 High Page         R/W          SIO           0487         8000 0487         8002 4007         DMA CH0 High Page         R/W          SIO           0488         8000 0488         8002 4000         DMA CH6 High Page         R/W          SIO           0488         8000 0488         8002 4008         DMA CH5 High Page         R/W          SIO           0488         8000 0408         8002 6010         Interrupt Control 1         R/W          SIO           0401         8000 0406         8002 6010         Interrupt Control 2         R/W          SIO           0401         8000 0406         8002 6016         DMA2 Extended Mode         W          SIO           0405         8000 0800         8004 0000         E2 cache Status Reg         R          logic         (3)           0801         8004 0014         L2 Flush         W          660         0824           0800 0824         8004 0001         Memory Control Reg1         R/                                                                                                                                                         | 043F | 8000 043F  | 8002 101F  | CH7 Scatter/Gather Pointer      | R/W |     | SIO   |     |
| 0483         8000 0483         8002 4003         DMA CH1 High Page         R/W          SIO           0487         8000 0487         8002 4007         DMA CH0 High Page         R/W          SIO           0488         8000 0488         8002 4009         DMA CH6 High Page         R/W          SIO           0488         8000 0488         8002 4008         DMA CH5 High Page         R/W          SIO           0488         8000 0400         8002 6010         Interrupt Control 1         R/W          SIO           04D0         8000 0406         8002 6011         Interrupt Control 2         R/W          SIO           04D6         8000 0406         8002 6016         DMA 2 Extended Mode         W          SIO           0406         8000 0406         8004 0000         Equipment Present         R          logic (3)           0801         8000 0814         8004 0001         L2 cache Status Reg         R          logic (3)           0814         8000 0821         8004 1001         Merroy Controller Misc         R/W          EPLD (5)           0828         8000 0824         8004 100A         P                                                                                                                                                  | 0481 | 8000 0481  | 8002 4001  | DMA CH2 High Page               | R/W |     | SIO   |     |
| 0487         8000 0487         8002 4007         DMA CH0 High Page         R/W          SIO           0489         8000 0488         8002 4009         DMA CH6 High Page         R/W          SIO           048A         8000 048A         8002 400A         DMA CH7 High Page         R/W          SIO           048B         8000 048A         8002 400B         DMA CH7 High Page         R/W          SIO           0400         8000 04B0         8002 6011         Interrupt Control 1         R/W          SIO           04D1         8000 04D6         8002 6016         DMA2 Extended Mode         W          SIO           04D6         8000 04D6         8002 6016         DMA2 Extended Mode         W          SIO           0400         8000 0800         8004 0000         Equipment Present         R          logic         (3)           0800         8000 0801         8004 0014         L2 Flush         W          660           0814         8000 0821         8004 0010         System Control 81C         R/W          EPLD         (5)           0828         8000 082A         8004 100B                                                                                                                                                                     | 0482 | 8000 0482  | 8002 4002  | DMA CH3 High Page               | R/W | _   | SIO   |     |
| 0489         8000 0489         8002 4009         DMA CH6 High Page         R/W          SIO           048A         8000 048A         8002 400A         DMA CH7 High Page         R/W          SIO           048B         8000 048B         8002 400B         DMA CH5 High Page         R/W          SIO           04D0         8000 04D0         8002 6010         Interrupt Control 1         R/W          SIO           04D1         8000 04D1         8002 6016         DMA Extended Mode         W          SIO           04D6         8000 04D6         8002 6016         DMA2 Extended Mode         W          SIO           04D6         8000 080C         8004 000C         Equipment Present         R          logic         (3)           080D         8000 080D         8004 000L         L2 Cache Status Reg         R          logic         (3)           081C         8000 081L         8004 001C         System Control Reg1         R/W          EPLD         (5)           082A         8000 082A         8004 100A         Power Mgmt Control Reg1         R/W          EPLD         (5)           082B <td>0483</td> <td>8000 0483</td> <td>8002 4003</td> <td>DMA CH1 High Page</td> <td>R/W</td> <td> </td> <td>SIO</td> <td></td>                               | 0483 | 8000 0483  | 8002 4003  | DMA CH1 High Page               | R/W |     | SIO   |     |
| 048A         8000 048A         8002 400A         DMA CH7 High Page         R/W          SIO           048B         8000 048B         8002 400B         DMA CH5 High Page         R/W          SIO           04D0         8000 04D0         8002 6010         Interrupt Control 1         R/W          SIO           04D1         8000 04D1         8002 6011         Interrupt Control 2         R/W          SIO           04D6         8000 04D6         8002 6016         DMA2 Extended Mode         W          SIO           04D6         8000 04D6         8002 6016         DMA2 Extended Mode         W          SIO           04D6         8000 04D6         8002 6016         DMA2 Extended Mode         W          Iogic         (3)           080C         8000 080D         8004 000C         Equipment Present         R          Iogic         (3)           080L         8000 0814         8004 001C         System Control 81C         R/W          660         60           0821         8004 0016         System Control Reg1         R/W          EPLD         (5)           0840         8004 2000                                                                                                                                                                  | 0487 | 8000 0487  | 8002 4007  | DMA CH0 High Page               | R/W | _   | SIO   |     |
| 048B         8000 048B         8002 400B         DMA CH5 High Page         R/W          SIO           04D0         8000 04D0         8002 6010         Interrupt Control 1         R/W          SIO           04D1         8000 04D1         8002 6011         Interrupt Control 2         R/W          SIO           04D6         8000 04D6         8002 6016         DMA2 Extended Mode         W          SIO           04D6         8000 04D0         8002 6016         DMA2 Extended Mode         W          SIO           04D6         8000 04D0         8002 6016         DMA2 Extended Mode         W          SIO           0800         8000 0800         8004 0000         Equipment Present         R          logic         (3)           0801         8000 0811         8004 0011         System Control 81C         R/W          660            0821         8000 0821         8004 1001         Memory Control Reg1         R/W          EPLD         (5)           0840         8004 2000         Memory Parity Error Status         R          660            0842         8000 0843                                                                                                                                                                                  | 0489 | 8000 0489  | 8002 4009  | DMA CH6 High Page               | R/W | _   | SIO   |     |
| 04D0         8000 04D0         8002 6010         Interrupt Control 1         R/W          SIO           04D1         8000 04D1         8002 6011         Interrupt Control 2         R/W          SIO           04D6         8000 04D6         8002 6016         DMA2 Extended Mode         W          SIO           0808         8000 0808         8004 0008         HDD Light         R/W          EPLD           0800         8000 080C         8004 0000         L2 Cache Status Reg         R          logic         (3)           0800         8000 0814         8004 0011         L2 Flush         W         -         660         -           0810         8000 0821         8004 0101         System Control Reg1         R/W          EPLD         (5)           0824         8000 082A         8004 100A         Power Mgmt Control Reg2         R/W          EPLD         (5)           0840         8000 0842         8004 2000         Memory Parity Error Status         R          660           0842         8000 0843         8004 2002         L2 Parity Read & Clear         R          660         -                                                                                                                                                               | 048A | 8000 048A  | 8002 400A  | DMA CH7 High Page               | R/W | _   | SIO   |     |
| 04D1         8000 04D1         8002 6011         Interrupt Control 2         R/W          SIO           04D6         8000 04D6         8002 6016         DMA2 Extended Mode         W          SIO           0808         8000 0808         8004 0008         HDD Light         R/W          EPLD           0800         8000 080C         8004 0000         Equipment Present         R          logic         (3)           0800         8000 080D         8004 0001         L2 Cache Status Reg         R          logic         (3)           0814         8000 0814         8004 0014         L2 Flush         W          660         -           0821         8004 1001         Memory Controller Misc         R/W          EPLD         (5)           0828         8000 082B         8004 1008         Power Mgmt Control Reg2         R/W          EPLD         (5)           0840         8000 0843         8004 2002         L2 Error Status         R          660         -           0842         8000 0843         8004 2004         Unsupported Transfer Type Error         R          660         -                                                                                                                                                                     | 048B | 8000 048B  | 8002 400B  | DMA CH5 High Page               | R/W | _   | SIO   |     |
| 04D6         8000 04D6         8002 6016         DMA2 Extended Mode         W          SIO           0808         8000 0808         8004 0008         HDD Light         R/W          EPLD           080C         8000 080C         8004 0000         Equipment Present         R          logic         (3)           080D         8000 080D         8004 000D         L2 Cache Status Reg         R          logic         (3)           0814         8000 081C         8004 0014         L2 Flush         W          660         -           0812         8000 0821         8004 001C         System Control 81C         R/W          660         -           082A         8000 082A         8004 100A         Power Mgmt Control Reg1         R/W          EPLD         (5)           0842         8000 082B         8004 100B         Power Mgmt Control Reg2         R/W          EPLD         (5)           0842         8000 0843         8004 2002         L2 Error Status         R          660         -           0843         8000 0844         8004 2004         Unsupported Transfer Type Error         R                                                                                                                                                                | 04D0 | 8000 04D0  | 8002 6010  | Interrupt Control 1             | R/W |     | SIO   |     |
| 0808         8000 0808         8004 0008         HDD Light         R/W          EPLD           080C         8000 080C         8004 000C         Equipment Present         R          logic         (3)           080D         8000 080D         8004 000D         L2 Cache Status Reg         R          logic         (3)           0814         8000 0814         8004 0014         L2 Flush         W          660         0           0812         8000 081C         8004 0014         L2 Flush         W          660         0           0821         8000 0821         8004 1001         Memory Control Reg1         R/W          EPLD         (5)           0828         8000 0828         8004 1008         Power Mgmt Control Reg2         R/W          EPLD         (5)           0840         8000 0842         8004 2002         L2 Error Status         R          660         0           0842         8000 0843         8004 2001         Unsupported Transfer Type Error         R          660           0844         8000 0843         8004 2010         Vo Map Type         W          660                                                                                                                                                                          | 04D1 | 8000 04D1  | 8002 6011  | Interrupt Control 2             | R/W | _   | SIO   |     |
| 080C         8000 080C         8004 000C         Equipment Present         R          logic         (3)           080D         8000 080D         8004 000D         L2 Cache Status Reg         R          logic         (3)           0814         8000 0814         8004 0014         L2 Flush         W          660         0           081C         8000 0811         8004 001C         System Control 81C         R/W          660         0           0821         8000 0821         8004 1001         Memory Controller Misc         R/W          660         0           0828         8000 0828         8004 1008         Power Mgmt Control Reg1         R/W          EPLD         (5)           0840         8000 0842         8004 2000         Memory Parity Error Status         R          660         0           0842         8000 0843         8004 2003         L2 Parity Read & Clear         R          660         0           0844         8000 0844         8004 2004         Unsupported Transfer Type Error         R          660         0           0850         8000 0852         8004 2010         I/O Map Type <td>04D6</td> <td>8000 04D6</td> <td>8002 6016</td> <td>DMA2 Extended Mode</td> <td>W</td> <td>—</td> <td>SIO</td> <td></td>              | 04D6 | 8000 04D6  | 8002 6016  | DMA2 Extended Mode              | W   | —   | SIO   |     |
| 080D         8004 080D         8004 000D         L2 Cache Status Reg         R          logic         (3)           0814         8000 0814         8004 0014         L2 Flush         W          660         0           081C         8000 081C         8004 001C         System Control 81C         R/W         (7)         660         0           0821         8000 0821         8004 1001         Memory Control Reg1         R/W          660         0           0828         8000 0828         8004 1008         Power Mgmt Control Reg2         R/W          EPLD         (5)           0840         8000 0840         8004 2000         Memory Parity Error Status         R          660         0           0842         8000 0842         8004 2002         L2 Error Status         R          660         0           0843         8000 0844         8004 2004         Unsupported Transfer Type Error         R          660         0           0850         8000 0850         8004 2010         I/O Map Type         W          660         0           0852         8000 0860         8004 3000         Freeze Clock Reg Low                                                                                                                                           | 0808 | 8000 0808  | 8004 0008  | HDD Light                       | R/W | _   | EPLD  |     |
| 0814         8000 0814         8004 0014         L2 Flush         W          660           081C         8000 081C         8004 001C         System Control 81C         R/W         (7)         660           0821         8000 0821         8004 1001         Memory Controller Misc         R/W          660           082A         8000 082A         8004 100A         Power Mgmt Control Reg1         R/W          EPLD         (5)           082B         8000 082B         8004 100B         Power Mgmt Control Reg2         R/W          EPLD         (5)           0840         8000 0840         8004 2000         Memory Parity Error Status         R          660         660           0842         8000 0843         8004 2003         L2 Parity Read & Clear         R          660         660           0844         8000 0844         8004 2010         I/O Map Type         W          660         660           0852         8000 0850         8004 2012         Board ID         R          logic         (3)           0860         8004 0860         S004 3000         Freeze Clock Reg Low         R/W          EPLD                                                                                                                                             | 080C | 8000 080C  | 8004 000C  | Equipment Present               | R   | _   | logic | (3) |
| 081C         8000 081C         8004 001C         System Control 81C         R/W         (7)         660           0821         8000 0821         8004 1001         Memory Controller Misc         R/W          660           082A         8000 082A         8004 100A         Power Mgmt Control Reg1         R/W          EPLD         (5)           082B         8000 082B         8004 100B         Power Mgmt Control Reg2         R/W          EPLD         (5)           0840         8000 0840         8004 2000         Memory Parity Error Status         R          660         C           0841         8000 0843         8004 2003         L2 Parity Read & Clear         R          660         C           0844         8000 0844         8004 2004         Unsupported Transfer Type Error         R          660         C           0850         8000 0850         8004 2010         I/O Map Type         W          660         C           0852         8000 0852         8004 2012         Board ID         R          10gic         G3           0860         8004 0802         Freeze Clock Reg Low         R/W                                                                                                                                                   | 080D | 8000 080D  | 8004 000D  | L2 Cache Status Reg             | R   | _   | logic | (3) |
| 0821         8000 0821         8004 1001         Memory Controller Misc         R/W          660           082A         8000 082A         8004 100A         Power Mgmt Control Reg1         R/W          EPLD         (5)           082B         8000 082B         8004 100B         Power Mgmt Control Reg2         R/W          EPLD         (5)           0840         8000 0840         8004 2000         Memory Parity Error Status         R          660            0842         8000 0842         8004 2002         L2 Error Status         R          660            0843         8000 0844         8004 2004         Unsupported Transfer Type Error         R          660            0850         8000 0850         8004 2010         I/O Map Type         W          660            0852         8000 0850         8004 3000         Freeze Clock Reg Low         R/W          EPLD         (5)           0860         8000 0860         8004 4000         SIMM Presence Detect Slot 1/2         R          logic         (3)           0881         8000 0881         8004 4001         SIMM Presenc                                                                                                                                                                      | 0814 | 8000 0814  | 8004 0014  | L2 Flush                        | W   | _   | 660   |     |
| 082A         8000 082A         8004 100A         Power Mgmt Control Reg1         R/W          EPLD         (5)           082B         8000 082B         8004 100B         Power Mgmt Control Reg2         R/W          EPLD         (5)           0840         8000 0840         8004 2000         Memory Parity Error Status         R          660         0           0842         8000 0842         8004 2002         L2 Error Status         R          660         0           0843         8000 0843         8004 2003         L2 Parity Read & Clear         R          660         0           0844         8000 0844         8004 2004         Unsupported Transfer Type Error         R          660         0           0850         8000 0850         8004 2010         I/O Map Type         W          660         0           0852         8000 0852         8004 2012         Board ID         R          logic         (3)           0860         8004 0802         Freeze Clock Reg Low         R/W          EPLD         (5)           0880         8000 0862         8004 4000         SIMM Presence Detect Slot 1/2                                                                                                                                                | 081C | 8000 081C  | 8004 001C  | System Control 81C              | R/W | (7) | 660   |     |
| 082B         8000 082B         8004 100B         Power Mgmt Control Reg2         R/W         —         EPLD         (5)           0840         8000 0840         8004 2000         Memory Parity Error Status         R         —         660         0           0842         8000 0842         8004 2002         L2 Error Status         R         —         660         0           0843         8000 0843         8004 2003         L2 Parity Read & Clear         R         —         660         0           0844         8000 0844         8004 2004         Unsupported Transfer Type Error         R         —         660         0           0850         8000 0850         8004 2010         I/O Map Type         W         —         660         0           0852         8000 0852         8004 2012         Board ID         R         —         10gic         (3)           0860         8000 0860         8004 3000         Freeze Clock Reg Low         R/W         —         EPLD         (5)           0880         8000 0881         8004 4000         SIMM Presence Detect Slot 1/2         R         —         10gic         (3)           0881         8000 0881         8004 4001         SIMM Presence Detect Slo                                             | 0821 | 8000 0821  | 8004 1001  | Memory Controller Misc          | R/W | _   | 660   |     |
| 0840         8000 0840         8004 2000         Memory Parity Error Status         R          660           0842         8000 0842         8004 2002         L2 Error Status         R          660         0           0843         8000 0843         8004 2003         L2 Parity Read & Clear         R          660         0           0844         8000 0844         8004 2004         Unsupported Transfer Type Error         R          660         0           0850         8000 0850         8004 2010         I/O Map Type         W          660         0           0852         8000 0852         8004 2012         Board ID         R          10gic         (3)           0860         8000 0860         8004 3000         Freeze Clock Reg Low         R/W          EPLD         (5)           0862         8000 0862         8004 4000         SIMM Presence Detect Slot 1/2         R          logic         (3)           0881         8000 0CF8         PCI/BCR Configuration Address         R/W          660            8080 08xx         PCI/BCR Configuration Data         R/W          660 </td <td>082A</td> <td>8000 082A</td> <td>8004 100A</td> <td>Power Mgmt Control Reg1</td> <td>R/W</td> <td>_</td> <td>EPLD</td> <td>(5)</td>                       | 082A | 8000 082A  | 8004 100A  | Power Mgmt Control Reg1         | R/W | _   | EPLD  | (5) |
| 0842         8000 0842         8004 2002         L2 Error Status         R         —         660           0843         8000 0843         8004 2003         L2 Parity Read & Clear         R         —         660           0844         8000 0844         8004 2004         Unsupported Transfer Type Error         R         —         660           0850         8000 0850         8004 2010         I/O Map Type         W         —         660           0852         8000 0852         8004 2012         Board ID         R         —         10gic         (3)           0860         8000 0860         8004 3000         Freeze Clock Reg Low         R/W         —         EPLD         (5)           0862         8000 0862         8004 3002         Freeze Clock Reg High         R/W         —         EPLD         (5)           0880         8000 0881         8004 4001         SIMM Presence Detect Slot 1/2         R         —         logic         (3)           0881         8000 0CF8         PCI/BCR Configuration Address         R/W         —         660         (3)           0880 080x         PCI Type 0 Configuration Address         R/W         —         660         (3)           0800 0CFC                                                       | 082B | 8000 082B  | 8004 100B  | Power Mgmt Control Reg2         | R/W | _   | EPLD  | (5) |
| 0843         8000 0843         8004 2003         L2 Parity Read & Clear         R          660           0844         8000 0844         8004 2004         Unsupported Transfer Type Error         R          660           0850         8000 0850         8004 2010         I/O Map Type         W          660           0852         8000 0852         8004 2012         Board ID         R          10gic         (3)           0860         8000 0860         8004 3000         Freeze Clock Reg Low         R/W          EPLD         (5)           0862         8000 0862         8004 3002         Freeze Clock Reg High         R/W          EPLD         (5)           0880         8000 0880         8004 4000         SIMM Presence Detect Slot 1/2         R          logic         (3)           0881         8000 0881         8004 4001         SIMM Presence Detect Slot 3/4         R          logic         (3)           0881         8000 0CF8         PCI/BCR Configuration Address         R/W          660            8080 080x         PCI Type 0 Configuration Addr         R/W          660                                                                                                                                                                   | 0840 | 8000 0840  | 8004 2000  | Memory Parity Error Status      | R   | _   | 660   |     |
| 0844         8000 0844         8004 2004         Unsupported Transfer Type Error         R          660           0850         8000 0850         8004 2010         I/O Map Type         W          660           0852         8000 0852         8004 2012         Board ID         R          10gic         (3)           0860         8000 0860         8004 3000         Freeze Clock Reg Low         R/W          EPLD         (5)           0862         8000 0862         8004 3002         Freeze Clock Reg High         R/W          EPLD         (5)           0880         8000 0880         8004 4000         SIMM Presence Detect Slot 1/2         R          logic         (3)           0881         8004 4001         SIMM Presence Detect Slot 3/4         R          logic         (3)           0881         8004 4001         SIMM Presence Detect Slot 3/4         R          logic         (3)           0880         8000 0CF8         PCI/BCR Configuration Address         R/W          660            8080 0802         PCI Type 0 Configuration Address         R/W          660            808                                                                                                                                                                | 0842 | 8000 0842  | 8004 2002  | L2 Error Status                 | R   | _   | 660   |     |
| 0850         8000 0850         8004 2010         I/O Map Type         W          660           0852         8000 0852         8004 2012         Board ID         R          logic         (3)           0860         8000 0860         8004 3000         Freeze Clock Reg Low         R/W          EPLD         (5)           0862         8000 0862         8004 3002         Freeze Clock Reg High         R/W          EPLD         (5)           0880         8000 0880         8004 4000         SIMM Presence Detect Slot 1/2         R          logic         (3)           0881         8000 0881         8004 4001         SIMM Presence Detect Slot 3/4         R          logic         (3)           0881         8000 0CF8         PCI/BCR Configuration Address         R/W          660            8000 0CFC         PCI/BCR Configuration Address         R/W          660            8080 08xx         PCI Type 0 Configuration Addr         R/W          660            8080 0801         Vendor Identification         R          SIO            8080 0802         Device Identificat                                                                                                                                                                                | 0843 | 8000 0843  | 8004 2003  | L2 Parity Read & Clear          | R   | —   | 660   |     |
| 0852         8000 0852         8004 2012         Board ID         R          logic         (3)           0860         8000 0860         8004 3000         Freeze Clock Reg Low         R/W          EPLD         (5)           0862         8000 0862         8004 3002         Freeze Clock Reg High         R/W          EPLD         (5)           0880         8000 0880         8004 4000         SIMM Presence Detect Slot 1/2         R          logic         (3)           0881         8000 0881         8004 4001         SIMM Presence Detect Slot 3/4         R          logic         (3)           0881         8000 0CF8         PCI/BCR Configuration Address         R/W          660         (3)           0800 0CFC         PCI/BCR Configuration Data         R/W          660         (3)           8080 080x         PCI Type 0 Configuration Address         R/W          660         (3)           8080 0800         Vendor Identification         R          660         (3)           8080 0801         Vendor Identification         R          5IO         (4)           8080 0802         Device Identification <td>0844</td> <td>8000 0844</td> <td>8004 2004</td> <td>Unsupported Transfer Type Error</td> <td>R</td> <td>_</td> <td>660</td> <td></td> | 0844 | 8000 0844  | 8004 2004  | Unsupported Transfer Type Error | R   | _   | 660   |     |
| 0860         8000 0860         8004 3000         Freeze Clock Reg Low         R/W          EPLD         (5)           0862         8000 0862         8004 3002         Freeze Clock Reg High         R/W          EPLD         (5)           0880         8000 0880         8004 4000         SIMM Presence Detect Slot 1/2         R          logic         (3)           0881         8000 0881         8004 4001         SIMM Presence Detect Slot 3/4         R          logic         (3)           0881         8000 0CF8         PCI/BCR Configuration Address         R/W          660            8000 0CFC         PCI/BCR Configuration Data         R/W          660            8080 08xx         PCI Type 0 Configuration Address         R/W          660            8080 0800         Vendor Identification         R          SIO            8080 0801         Vendor Identification         R          SIO            8080 0802         Device Identification         R          SIO                                                                                                                                                                                                                                                                                    | 0850 | 8000 0850  | 8004 2010  | I/O Мар Туре                    | W   | _   | 660   |     |
| 0862         8000 0862         8004 3002         Freeze Clock Reg High         R/W          EPLD         (5)           0880         8000 0880         8004 4000         SIMM Presence Detect Slot 1/2         R          logic         (3)           0881         8000 0881         8004 4001         SIMM Presence Detect Slot 3/4         R          logic         (3)           0881         8000 0CF8         PCI/BCR Configuration Address         R/W          660         (3)           8000 0CFC         PCI/BCR Configuration Data         R/W          660         (3)           8080 08xx         PCI Type 0 Configuration Data         R/W          660         (3)           8080 0800         Vendor Identification         R          660         (4)           8080 0801         Vendor Identification         R          SIO         (4)           8080 0802         Device Identification         R          SIO         (4)           8080 0803         Device Identification         R          SIO         (4)                                                                                                                                                                                                                                                     | 0852 | 8000 0852  | 8004 2012  | Board ID                        | R   | _   | logic | (3) |
| 0880         8000 0880         8004 4000         SIMM Presence Detect Slot 1/2         R         —         logic         (3)           0881         8000 0881         8004 4001         SIMM Presence Detect Slot 3/4         R         —         logic         (3)           0881         8000 0881         8004 4001         SIMM Presence Detect Slot 3/4         R         —         logic         (3)           0801         8000 0CF8         PCI/BCR Configuration Address         R/W         —         660            8000 0CFC         PCI/BCR Configuration Data         R/W         —         660            8080 08xx         PCI Type 0 Configuration Addr         R/W         —         660            8080 0800         Vendor Identification         R         —         SIO            8080 0801         Vendor Identification         R         —         SIO            8080 0802         Device Identification         R         —         SIO            8080 0803         Device Identification         R         —         SIO                                                                                                                                                                                                                                  | 0860 | 8000 0860  | 8004 3000  | Freeze Clock Reg Low            | R/W |     | EPLD  | (5) |
| 0881         8000 0881         8004 4001         SIMM Presence Detect Slot 3/4         R         —         logic         (3)           0881         8000 0CF8         PCI/BCR Configuration Address         R/W         —         660         (3)           8000 0CF8         PCI/BCR Configuration Address         R/W         —         660         (3)           8000 0CFC         PCI/BCR Configuration Address         R/W         —         660         (3)           8080 08Xx         PCI/BCR Configuration Address         R/W         —         660         (3)           8080 080x         PCI Type 0 Configuration Addr         R/W         —         660         (3)           8080 0800         Vendor Identification         R         —         660         (3)           8080 0801         Vendor Identification         R         —         660         (3)           8080 0802         Device Identification         R         —         510         (3)           8080 0803         Device Identification         R         —         S10         (3)                                                                                                                                                                                                               | 0862 | 8000 0862  | 8004 3002  | Freeze Clock Reg High           | R/W | -   | EPLD  | (5) |
| 8000 0CF8PCI/BCR Configuration AddressR/W—6608000 0CFCPCI/BCR Configuration DataR/W—6608080 08xxPCI Type 0 Configuration AddrR/W—6608080 0800Vendor IdentificationR—5108080 0801Vendor IdentificationR—SIO8080 0802Device IdentificationR—SIO8080 0803Device IdentificationR—SIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 0880 | 8000 0880  | 8004 4000  | SIMM Presence Detect Slot 1/2   | R   | _   | logic | (3) |
| 8000 0CFCPCI/BCR Configuration DataR/W6608080 08xxPCI Type 0 Configuration AddrR/W6608080 0800Vendor IdentificationRSIO8080 0801Vendor IdentificationRSIO8080 0802Device IdentificationRSIO8080 0803Device IdentificationRSIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 0881 | 8000 0881  | 8004 4001  | SIMM Presence Detect Slot 3/4   | R   | _   | logic | (3) |
| 8080 08xxPCI Type 0 Configuration AddrR/W6608080 0800Vendor IdentificationRSIO8080 0801Vendor IdentificationRSIO8080 0802Device IdentificationRSIO8080 0803Device IdentificationRSIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      | 8000 0CF8  |            | PCI/BCR Configuration Address   | R/W |     | 660   |     |
| 8080 0800Vendor IdentificationRSIO8080 0801Vendor IdentificationRSIO8080 0802Device IdentificationRSIO8080 0803Device IdentificationRSIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                |      | 8000 0CFC  |            | ç                               | R/W |     | 660   |     |
| 8080 0801Vendor IdentificationR—SIO8080 0802Device IdentificationR—SIO8080 0803Device IdentificationR—SIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |      | 8080 08xx  |            |                                 | R/W |     | 660   |     |
| 8080 0802Device IdentificationRSIO8080 0803Device IdentificationRSIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |      | 8080 0800  |            | Vendor Identification           | R   | —   | SIO   |     |
| 8080 0803 Device Identification R — SIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 |      | 8080 0801  |            | Vendor Identification           | R   | —   | SIO   |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      | 8080 0802  |            | Device Identification           | R   |     | SIO   |     |
| 8080 0804 Command R/W OF SIO                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |      | 8080 0803  |            | Device Identification           | R   |     | SIO   |     |
|                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         |      | 8080 0804  |            | Command                         | R/W | 0F  | SIO   |     |

| Table 33. | Combined Register Listing (Continued) |
|-----------|---------------------------------------|
|-----------|---------------------------------------|



| ISA<br>Port | Contiguous<br>Mode Addr | Non-Contig<br>Mode Addr | Description                            | R/W | Set<br>To (6) | Loc<br>(4) | No<br>te  |
|-------------|-------------------------|-------------------------|----------------------------------------|-----|---------------|------------|-----------|
|             | 8080 0805               |                         | Command                                | R/W | 00            | SIO        |           |
|             | 8080 0806               |                         | Device Status                          | R/W | —             | SIO        |           |
|             | 8080 0807               |                         | Device Status                          | R/W | —             | SIO        |           |
|             | 8080 0808               |                         | Revision Identification                | R/W | —             | SIO        |           |
|             | 8080 0840               |                         | PCI Control                            | R/W | 21            | SIO        |           |
|             | 8080 0841               |                         | PCI Arbiter Control                    | R/W | 00            | SIO        |           |
|             | 8080 0842               |                         | PCI Arbiter Priority Control           | R/W | 04            | SIO        |           |
|             | 8080 0843               |                         | PCI Arbiter Priority Control Extension | R/W | 00            | SIO        |           |
|             | 8080 0844               |                         | MEMCS# Control                         | R/W | 00            | SIO        |           |
|             | 8080 0845               |                         | MEMCS# Bottom of Hole                  | R/W | 10            | SIO        |           |
|             | 8080 0846               |                         | MEMCS# Top of Hole                     | R/W | 0F            | SIO        |           |
|             | 8080 0847               |                         | MEMCS# Top of Memory                   | R/W | 00            | SIO        |           |
|             | 8080 0848               |                         | ISA Address Decoder Control            | R/W | F1            | SIO        |           |
|             | 8080 0849               |                         | ISA Address Decoder ROM Block          | R/W | 00            | SIO        |           |
|             | 8080 084A               |                         | ISA Address Bottom of Hole             | R/W | 10            | SIO        |           |
|             | 8080 084B               |                         | ISA Address Top of Hole                | R/W | 0F            | SIO        |           |
|             | 8080 084C               |                         | ISA Controller Recovery Timer          | R/W | 56            | SIO        |           |
|             | 8080 084D               |                         | ISA Clock Divisor                      | R/W | 10            | SIO        |           |
|             | 8080 084E               |                         | Utility Bus Chip Select A              | R/W | 07            | SIO        |           |
|             | 8080 084F               |                         | Utility Bus Chip Select B              | R/W | FF            | SIO        |           |
|             | 8080 0854               |                         | MEMCS# Attribute Register #1           | R/W | —             | SIO        |           |
|             | 8080 0855               |                         | MEMCS# Attribute Register #2           | R/W | _             | SIO        | $\square$ |
|             | 8080 0856               |                         | MEMCS# Attribute Register #3           | R/W | —             | SIO        |           |
|             | 8080 0857               |                         | Scatter/Gather Relocation Base         | R/W | _             | SIO        | $\square$ |
|             | 8080 0860               |                         | PIRQ Route Control 0                   | R/W | 0F            | SIO        | $\square$ |
|             | 8080 0861               |                         | PIRQ Route Control 1                   | R/W | 0F            | SIO        | $\square$ |
|             | 8080 0862               |                         | PIRQ Route Control 2                   | R/W | 80            | SIO        |           |
|             | 8080 0863               |                         | PIRQ Route Control 3 (unused)          | R/W | 80            | SIO        |           |
|             | 8080 0880               |                         | BIOS Timer Base Address                | R/W | —             | SIO        |           |
|             | 8080 0881               |                         | BIOS Timer Base Address                | R/W | —             | SIO        |           |
|             | 8080 10xx               |                         | PCI Type 0 Configuration Addr          | R/W | —             | 660        |           |
|             | 8080 20xx               |                         | PCI Type 0 Configuration Addr          | R/W | —             | 660        |           |
|             | 8080 40xx               |                         | PCI Type 0 Configuration Addr          | R/W | _             | 660        | $\square$ |
|             | 8080 80xx               |                         | PCI Type 0 Configuration Addr          | R/W | —             | 660        | (5)       |
|             | 8081 00xx               |                         | PCI Type 0 Configuration Addr          | R/W |               | 660        | (5)       |
|             | 8082 00xx               |                         | PCI Type 0 Configuration Addr          | R/W | —             | 660        | (5)       |
|             | 8084 00xx               |                         | PCI Type 0 Configuration Addr          | R/W | —             | 660        | (5)       |
|             | 8088 00xx               |                         | PCI Type 0 Configuration Addr          | R/W | —             | 660        | (5)       |
|             | 8090 00xx               |                         | PCI Type 0 Configuration Addr          | R/W | —             | 660        | (5)       |
|             | 80A0 00xx               |                         | PCI Type 0 Configuration Addr          | R/W | —             | 660        | (5)       |
|             | 80C0 00xx               |                         | PCI Type 0 Configuration Addr          | R/W | —             | 660        | (5)       |
|             | BFFF EFF0               | BFFF EFF0               | System Error Addr                      | R   | _             | 660        | † Ó       |

| Table 33. | <b>Combined Register</b> | Listing (Continued) |
|-----------|--------------------------|---------------------|
|-----------|--------------------------|---------------------|



| ISA<br>Port | Contiguous<br>Mode Addr | Non-Contig<br>Mode Addr | Description           | R/W | Set<br>To (6) | Loc<br>(4) | No<br>te |
|-------------|-------------------------|-------------------------|-----------------------|-----|---------------|------------|----------|
|             | BFFF FFF0               | BFFF FFF0               | Interrupt Vector      | R   | —             | 660        |          |
|             | FFFF FFF0               | FFFF FFF0               | Flash Write Addr/Data | W   | —             | 660        |          |
|             | FFFF FFF1               | FFFF FFF1               | Flash Lock Out        | W   | —             | 660        |          |

| Table 33. Combined Register Listing (Continu | ed) |
|----------------------------------------------|-----|
|----------------------------------------------|-----|

#### Notes:

- The first 5 hex digits in the contiguous and non-contiguous mode columns represent the memory page number for which the protection attributes may be set in contiguous I/O mode. That is, devices having the same first five digits in this column will have the same attributes in the memory page table.
- 2) Port 94 may be used by certain video controllers (e.g. Weitek <sup>™</sup> 9100). The SIO chip positively decodes this port. Therefore bus contention may arise when both devices claim the PCI cycle to this port address. Bus contention results in invalid data and possibly harm to the hardware.
- 3) The control signals for these ports are partially decoded by the SIO. The System I/O EPLD completes the decodes, and issues control signals to the registers, which are usually X-bus buffers.
- 4) KBD = Keyboard / Mouse Controller RTC = Real Time Clock, also known as the TOD (Time Of Day clock) NVR = Non-Volatile RAM, in the same package as the RTC 660 = The 660 Bridge.
- 5) Not used.
- 6) In the Set To column, a long dash means that the initialization firmware does not write to this register. The register is either not used, not written to, or the value of it depends on changing circumstances.

If the word Memory appears, please refer to the System Memory section of the 660 User's Manual.

7) Set register 81C to C0h if an L2 is installed, else leave at reset value.

# 9.5.2 Indexed BCR Summary

Table 34 contains a summary listing of the indexed BCRs. Access to these registers is described in the 660 Bridge User's Manual.

| Bridge Control Register               | Index         | R/W | Bytes | Set To (1) | Note |
|---------------------------------------|---------------|-----|-------|------------|------|
| PCI Vendor ID                         | Index 00 – 01 | R   | 2     | _          |      |
| PCI Device ID                         | Index 02 – 03 | R   | 2     | _          |      |
| PCI Command                           | Index 04 – 05 | R/W | 2     | _          |      |
| PCI Device Status                     | Index 06 – 07 | R/W | 2     |            |      |
| Revision ID                           | Index 08      | R   | 1     | _          |      |
| PCI Standard Programming Interface    | Index 09      | R   | 1     | _          |      |
| PCI Subclass Code                     | Index 0A      | R   | 1     | _          |      |
| PCI Class Code                        | Index 0B      | R   | 1     | _          |      |
| PCI Cache Line Size                   | Index 0C      | R   | 1     | _          |      |
| PCI Latency Timer                     | Index 0D      | R   | 1     | _          |      |
| PCI Header Type                       | Index 0E      | R   | 1     | _          |      |
| PCI Built-in Self-Test (BIST) Control | Index 0F      | R   | 1     | _          |      |
| PCI Interrupt Line                    | Index 3C      | R   | 1     |            |      |
| PCI Interrupt Pin                     | Index 3D      | R   | 1     | _          |      |
| PCI MIN_GNT                           | Index 3E      | R   | 1     |            |      |
| PCI MAX_LAT                           | Index 3F      | R   | 1     | _          |      |
| PCI Bus Number                        | Index 40      | R   | 1     | _          |      |
| PCI Subordinate Bus Number            | Index 41      | R   | 1     | _          |      |
| PCI Disconnect Counter                | Index 42      | R/W | 1     | _          |      |
| PCI Special Cycle Address BCR         | Index 44 –45  | R   | 2     | _          |      |
| Memory Bank 0 Starting Address        | Index 80      | R/W | 1     | Memory     | (2)  |
| Memory Bank 1 Starting Address        | Index 81      | R/W | 1     | Memory     | (2)  |
| Memory Bank 2 Starting Address        | Index 82      | R/W | 1     | Memory     | (2)  |
| Memory Bank 3 Starting Address        | Index 83      | R/W | 1     | Memory     | (2)  |
| Memory Bank 4 Starting Address        | Index 84      | R/W | 1     | Memory     | (2)  |
| Memory Bank 5 Starting Address        | Index 85      | R/W | 1     | Memory     | (2)  |
| Memory Bank 6 Starting Address        | Index 86      | R/W | 1     | Memory     | (2)  |
| Memory Bank 7 Starting Address        | Index 87      | R/W | 1     | Memory     | (2)  |
| Memory Bank 0 Ext Starting Address    | Index 88      | R/W | 1     | Memory     | (2)  |
| Memory Bank 1 Ext Starting Address    | Index 89      | R/W | 1     | Memory     | (2)  |
| Memory Bank 2 Ext Starting Address    | Index 8A      | R/W | 1     | Memory     | (2)  |
| Memory Bank 3 Ext Starting Address    | Index 8B      | R/W | 1     | Memory     | (2)  |

| Table 34.  | 660 Bridge | Indexed | BCR | Listina |
|------------|------------|---------|-----|---------|
| 14010 0 11 |            | machea  |     |         |

| Bridge Control Register                          | Index    | R/W | Bytes | Set To (1) | Note |
|--------------------------------------------------|----------|-----|-------|------------|------|
| Memory Bank 4 Ext Starting Address               | Index 8C | R/W | 1     | Memory     | (2)  |
| Memory Bank 5 Ext Starting Address               | Index 8D | R/W | 1     | Memory     | (2)  |
| Memory Bank 6 Ext Starting Address               | Index 8E | R/W | 1     | Memory     | (2)  |
| Memory Bank 7 Ext Starting Address               | Index 8F | R/W | 1     | Memory     | (2)  |
| Memory Bank 0 Ending Address                     | Index 90 | R/W | 1     | Memory     | (2)  |
| Memory Bank 1 Ending Address                     | Index 91 | R/W | 1     | Memory     | (2)  |
| Memory Bank 2 Ending Address                     | Index 92 | R/W | 1     | Memory     | (2)  |
| Memory Bank 3 Ending Address                     | Index 93 | R/W | 1     | Memory     | (2)  |
| Memory Bank 4 Ending Address                     | Index 94 | R/W | 1     | Memory     | (2)  |
| Memory Bank 5 Ending Address                     | Index 95 | R/W | 1     | Memory     | (2)  |
| Memory Bank 6 Ending Address                     | Index 96 | R/W | 1     | Memory     | (2)  |
| Memory Bank 7 Ending Address                     | Index 97 | R/W | 1     | Memory     | (2)  |
| Memory Bank 0 Ext Ending Address                 | Index 98 | R/W | 1     | Memory     | (2)  |
| Memory Bank 1 Ext Ending Address                 | Index 99 | R/W | 1     | Memory     | (2)  |
| Memory Bank 2 Ext Ending Address                 | Index 9A | R/W | 1     | Memory     | (2)  |
| Memory Bank 3 Ext Ending Address                 | Index 9B | R/W | 1     | Memory     | (2)  |
| Memory Bank 4 Ext Ending Address                 | Index 9C | R/W | 1     | Memory     | (2)  |
| Memory Bank 5 Ext Ending Address                 | Index 9D | R/W | 1     | Memory     | (2)  |
| Memory Bank 6 Ext Ending Address                 | Index 9E | R/W | 1     | Memory     | (2)  |
| Memory Bank 7 Ext Ending Address                 | Index 9F | R/W | 1     | Memory     | (2)  |
| Memory Bank Enable                               | Index A0 | R/W | 1     | Memory     | (2)  |
| Memory Timing 1                                  | Index A1 | R/W | 1     | 0001 0010  | (2)  |
| Memory Timing 2                                  | Index A2 | R/W | 1     | 1000 1010  | (2)  |
| Memory Bank 0 & 1 Addressing Mode                | Index A4 | R/W | 1     | Mode 2     | (2)  |
| Memory Bank 2 & 3 Addressing Mode                | Index A5 | R/W | 1     |            |      |
| Memory Bank 4 & 5 Addressing Mode                | Index A6 | R/W | 1     | _          |      |
| Memory Bank 6 & 7 Addressing Mode                | Index A7 | R/W | 1     | _          |      |
| Cache Status                                     | Index B1 | R/W | 1     |            |      |
| Refresh Cycle Definition                         | Index B4 | R   | 1     |            |      |
| Refresh Timer B5 (Not used – see Indexed BCR D0) | Index B5 | R   | 1     | _          |      |
| RAS Watchdog Timer                               | Index B6 | R/W | 1     | —          |      |
| PCI Bus Timer (Not used)                         | Index B7 | R   | 1     | —          |      |
| Single-Bit Error Counter                         | Index B8 | R/W | 1     | —          |      |
| Single-Bit Error Trigger Level                   | Index B9 | R/W | 1     | —          |      |
| Bridge Options 1                                 | Index BA | R/W | 1     | _          |      |



| Bridge Control Register      | Index         | R/W | Bytes | Set To (1) | Note |
|------------------------------|---------------|-----|-------|------------|------|
| Bridge Options 2             | Index BB      | R/W | 1     |            |      |
| Error Enable 1               | Index C0      | R/W | 1     |            |      |
| Error Status 1               | Index C1      | R/W | 1     |            |      |
| Error Simulation 1           | Index C2      | R/W | 1     |            |      |
| CPU Bus Error Status         | Index C3      | R   | 1     |            |      |
| Error Enable 2               | Index C4      | R/W | 1     |            |      |
| Error Status 2               | Index C5      | R/W | 1     |            |      |
| Error Simulation 2           | Index C6      | R/W | 1     |            |      |
| PCI Bus Error Status         | Index C7      | R/W | 1     |            |      |
| CPU/PCI Error Address        | Index C8–CB   | R/W | 4     |            |      |
| Single-Bit ECC Error Address | Indx CC – CF  | R/W | 4     |            |      |
| Refresh Timer Divisor        | Index D0 – D1 | R/W | 2     | 01F8h      |      |
| Suspend Refresh Timer        | Index D2 – D3 | R/W | 2     | _          |      |
| Bridge Chip Set Options 3    | Index D4      | R/W | 1     | 0000 1000  |      |

 Table 34. 660 Bridge Indexed BCR Listing (Continued)

1) In this column, a long dash — means that the initialization firmware does not write to this register. The register is either not used, not written to, or the value of it depends on changing circumstances.

If the word Memory appears, please refer to the System Memory section of the 660 User's Manual.

2) The initialization firmware sets these registers depending on the information reported by the DRAM presence detect registers.

# 9.6 ISA Bus Register Suggestions

The following port assignments are designed to be compatible with the reference design firmware and Super I/O type chips. These registers and functions are not implemented on the reference design motherboard.

| ISA  | Contiguous | Non-Contig | Description        | Note | R/W |
|------|------------|------------|--------------------|------|-----|
| Port | Mode Addr  | Mode Addr  |                    |      |     |
| 01F0 | 8000 01F0  | 8000 F010  | IDE Data           |      | R/W |
| 01F1 | 8000 01F1  | 8000 F011  | IDE Error/Features |      | R/W |
| 01F2 | 8000 01F2  | 8000 F012  | IDE Sector Count   |      | R/W |
| 01F3 | 8000 01F3  | 8000 F013  | IDE Sector Number  |      | R/W |
| 01F4 | 8000 01F4  | 8000 F014  | IDE Cylinder Low   |      | R/W |
| 01F5 | 8000 01F5  | 8000 F015  | IDE Cylinder High  |      | R/W |
| 01F6 | 8000 01F6  | 8000 F016  | IDE Drive Head     |      | R/W |
| 01F7 | 8000 01F7  | 8000 F017  | IDE Status/Command |      | R/W |
| 0278 | 8000 0278  | 8001 3018  | Parallel Port 2    | (1)  | R/W |

Table 35. Compatible ISA Ports (Not on Reference Board)

| ISA<br>Port | Contiguous<br>Mode Addr | Non-Contig<br>Mode Addr | Description                                      | Note | R/W |
|-------------|-------------------------|-------------------------|--------------------------------------------------|------|-----|
| 0279        | 8000 0279               | 8001 3019               | Parallel Port 2                                  |      | R/W |
| 027A        | 8000 027A               | 8001 301A               | Parallel Port 2                                  |      | R/W |
| 027B        | 8000 027B               | 8001 301B               | Parallel Port 2                                  |      | R/W |
| 027C        | 8000 027C               | 8001 301C               | Parallel Port 2                                  |      | R/W |
| 027D        | 8000 027D               | 8001 301D               | Parallel Port 2                                  |      | R/W |
| 02F8        | 8000 02F8               | 8001 7018               | Serial Port 2                                    |      | R/W |
| 02F9        | 8000 02F9               | 8001 7019               | Serial Port 2                                    |      | R/W |
| 02FA        | 8000 02FA               | 8001 701A               | Serial Port 2                                    |      | R/W |
| 02FB        | 8000 02FB               | 8001 701B               | Serial Port 2                                    |      | R/W |
| 02FC        | 8000 02FC               | 8001 701C               | Serial Port 2                                    |      | R/W |
| 02FD        | 8000 02FD               | 8001 701D               | Serial Port 2                                    |      | R/W |
| 02FE        | 8000 02FE               | 8001 701E               | Serial Port 2                                    |      | R/W |
| 02FF        | 8000 02FF               | 8001 701F               | Serial Port 2                                    |      | R/W |
| 0370        | 8000 0370               | 8001 B010               | Secondary Floppy Digital Output                  |      | W   |
| 0371        | 8000 0371               | 8001 B011               | Secondary Floppy Digital Output                  |      | W   |
| 0372        | 8000 0372               | 8001 B012               | Secondary Floppy Digital Output                  |      | W   |
| 0373        | 8000 0373               | 8001 B013               | Secondary Floppy Digital Output                  |      | W   |
| 0374        | 8000 0374               | 8001 B014               | Secondary Floppy Digital Output                  |      | W   |
| 0375        | 8000 0375               | 8001 B015               | Secondary Floppy Digital Output                  |      | W   |
| 0376        | 8000 0376               | 8001 B016               | Secondary Floppy Digital Output                  |      | W   |
| 0377        | 8000 0377               | 8001 B017               | Secondary Floppy Digital Output                  |      | W   |
| 0376        | 8000 0376               | 8001 B016               | Secondary IDE Alt Status/Device Ctl              |      | R/W |
| 0377        | 8000 0377               | 8001 B017               | Secondary IDE drive address                      |      | W   |
| 0378        | 8000 0378               | 8001 B018               | Parallel Port 1                                  | (1)  | W   |
| 0379        | 8000 0379               | 8001 B019               | Parallel Port 1                                  |      | W   |
| 037A        | 8000 037A               | 8001 B01A               | Parallel Port 1                                  |      | W   |
| 037B        | 8000 037B               | 8001 B01B               | Parallel Port 1                                  |      | W   |
| 037C        | 8000 037C               | 8001 B01C               | Parallel Port 1                                  |      | W   |
| 037D        | 8000 037D               | 8001 B01D               | Parallel Port 1                                  |      | W   |
| 0398        | 8000 0398               | 8001 C018               | Super I/O Index Address                          |      | R/W |
| 0399        | 8000 0399               | 8001 C019               | Super I/O Data Address                           |      | R/W |
| 03BC        | 8000 03BC               | 8001 D01C               | Parallel Port 3                                  |      | R/W |
| 03BD        | 8000 03BD               | 8001 D01D               | Parallel Port 3                                  |      | R/W |
| 03BE        | 8000 03BE               | 8001 D01E               | Parallel Port 3                                  |      | R/W |
| 03F0        | 8000 03F0               | 8001 F010               | Primary Floppy Digital Output (Media Sense)      |      | W/O |
| 03F1        | 8000 03F1               | 8001 F011               | Primary Floppy Digital Output                    |      | W/O |
| 03F2        | 8000 03F2               | 8001 F012               | Primary Floppy Digital Output                    |      | W   |
| 03F3        | 8000 03F3               | 8001 F013               | Primary Floppy Digital Output (Also Media Sense) |      | W   |
| 03F4        | 8000 03F4               | 8001 F014               | Primary Floppy Digital Output                    |      | W   |
| 03F5        | 8000 03F5               | 8001 F015               | Primary Floppy Digital Output                    |      | W   |
| 03F6        | 8000 03F6               | 8001 F016               | Primary Floppy Digital Output                    |      | W   |
| 03F7        | 8000 03F7               | 8001 F017               | Primary Floppy Digital Output                    |      | W   |

| Table 35. | Compatible ISA                          | Ports (Not on I | Reference Board) ( | Continued) |
|-----------|-----------------------------------------|-----------------|--------------------|------------|
|           | ••••••••••••••••••••••••••••••••••••••• |                 |                    |            |



| ISA<br>Port | Contiguous<br>Mode Addr | Non-Contig<br>Mode Addr | Description                       | Note | R/W |
|-------------|-------------------------|-------------------------|-----------------------------------|------|-----|
| 03F6        | 8000 03F6               | 8001 F016               | Primary IDE Alt Status/Device Ctl |      | R/W |
| 03F7        | 8000 03F7               | 8001 F017               | Primary IDE Drive Address         |      | R   |
| 03F8        | 8000 03F8               | 8001 F018               | Serial Port 1                     |      | R/W |
| 03FA        | 8000 03FA               | 8001 F01A               | Serial Port 1                     |      | R/W |
| 03FB        | 8000 03FB               | 8001 F01B               | Serial Port 1                     |      | R/W |
| 03FC        | 8000 03FC               | 8001 F01C               | Serial Port 1                     |      | R/W |
| 03FD        | 8000 03FD               | 8001 F01D               | Serial Port 1                     |      | R/W |
| 03FE        | 8000 03FE               | 8001 F01E               | Serial Port 1                     |      | R/W |
| 03FF        | 8000 03FF               | 8001 F01F               | Serial Port 1                     |      | R/W |

| Table 35 Compatible ISA Ports  | (Not on Reference Board) (Continued) |
|--------------------------------|--------------------------------------|
| Table 33. Compatible ISA Forts | (Not on Melerence Doard) (Continued) |

1) This is a preferred location for this function.

# Section 10 System Firmware

# **10.1 Introduction**

The firmware on the PowerPC 603/604 reference board handles three major functions:

- Test the system in preparation for execution,
- Load and execute an executable image from a bootable device, and
- Allow user configuration of the system.

Section 10.2 briefly discusses the power on system test function.

Section 10.3 details a structure for boot records which can be loaded by the system firmware.

Section 10.4 describes the system configuration utility.

To obtain a copy of the commented source code of the firmware on diskette, contact your IBM representative. This material is available free of charge with a signed license agreement.

# **10.2 Power On System Test**

The Power On System Test (POST) code tests those subsystems of the reference board which are required for configuration and boot to ensure minimum operability. Tests also assure validity of the firmware image and of the stored system configuration.

#### 10.2.1 Hardware Requirements

In addition to the reference board, the firmware requires the following peripherals to be installed as adapter cards:

- Serial Port 1 Address: 0x3F8 (COM1:) Interrupt: IRQ 4
  Serial Port 2 Address: 0x2F8 (COM2:) Interrupt: IRQ 3
  Floppy Controller Address: 0x3F0 (Primary Floppy) Mode: PC/AT or
- IDE Controller Address: 0x1F0 (Primary IDE)

# **10.3 Boot Record Format**

The firmware will attempt to boot an executable image from devices specified by the user. See section 10.4 for details on specifying boot devices and order.



PS/2

The *PowerPC Reference Platform Specification* details a structure for boot records which can be loaded by the system firmware. This specification is described in the following sections.

## 10.3.1 Boot Record

The format of the boot record is an extension of the PC environment. The boot record is composed of a PC compatibility block and a partition table. To support media interchange, the PC compatibility block may contain an x86-type program. The entries in the partition table identify the PowerPC Reference Platform boot partition and its location in the media.

The layout of the boot record must be designed as shown in Figure 5. The first 446 bytes of the boot record contain a PC compatibility block, the next four 16-byte entries make up a partition table totalling 64 bytes, and the last 2 bytes contain a signature.



Figure 25. Boot Record

# 10.3.1.1 PC Partition Table Entry

To support media interchange with the PC, the PowerPC Reference Platform defines the format of the partition table entry based on that for the PC. This section describes the format of the PC partition table entry, which is shown in Figure 26.

|                         | 0                  |                              |      | 1        |          |
|-------------------------|--------------------|------------------------------|------|----------|----------|
| Partition Begin         | 4                  | Boot Ind                     | Head | Sector   | Cyl      |
| Partition End           | 8                  | Sys Ind                      | Head | Sector   | Cyl      |
| <b>Beginning Sector</b> | 12                 | Low Word (LE) High Word (LE) |      | ord (LE) |          |
| Number of Sectors       |                    | Low Word (LE)                |      | High Wo  | ord (LE) |
|                         | LE = Little-Endian |                              |      |          |          |

Figure 26. Partition Table Entry

- Partition Begin The beginning address of the partition in head, sector, cylinder notation.
   Partition End The end address of the partition in cylinder, head, sector
  - Partition End The end address of the partition in cylinder, head, sector notation.
- Beginning Sector The number of sectors preceding the partition on the disk. That is, the zero-based relative block address of the first sector of the partition.
- Number of Sectors The number of sectors allocated to the partition.

The subfields of a partition table entry are defined as follows:

- Boot Ind
  Boot Indicator. This byte indicates if the partition is active. If the byte contains 0x00, then the partition is not active and will not be considered as bootable. If the byte contains 0x80, then the partition is considered active.
  Head
  An eight-bit value, zero-based.
  Sector
  A six-bit value, one-based. The low-order six bits are the sector value. The high-order two bits are the high-order bits of the 10-bit cylinder value.
  Cyl
  Cylinder. The low-order eight-bit component of the 10-bit cylinder value (zero-based). The high-order two bits of the cylinder value are found in the sector field.
- Sys Ind System Indicator. This byte defines the type of the partition. There are numerous partition types defined. For example, the following list shows several:

| 0x00 | Available partition                  |
|------|--------------------------------------|
| 0x01 | DOS, 12-bit FAT                      |
| 0x04 | DOS, 16-bit FAT                      |
| 0x05 | DOS extended partition               |
| 0x41 | PowerPC Reference Platform partition |

# 10.3.1.2 Extended DOS Partition

The extended DOS partition is used to allow more than four partitions in a device. The boot record in the extended DOS partition has a partition table with two entries, but does not contain the code section. The first entry describes the location, size and type of the partition. The second entry points to the next partition in the chained list of partitions. The last partition in the list is indicated with a system indicator value of zero in the second entry of its partition table.



Because of the DOS format limitations for a device partition, a partition which starts at a location beyond the first 1 gigabyte is located by using an enhanced format shown in Figure 27.



Figure 27. Partition Table Entry Format for an Extended Partition

# **10.3.1.3 PowerPC Reference Platform Partition Table Entry**

The Power PC Reference Platform partition table entry (see Figure 28) is identified by the 0x41 value in the system indicator field. All other fields are ignored by the firmware except for the Beginning Sector and Number of Sectors fields. The CV (Compatible Value – not shown) fields must contain PC-compatible values (i.e. acceptable to DOS) to avoid confusing PC software. The CV fields, however, are ignored by the firmware.



Figure 28. Partition Table Entry for PowerPC Reference Platform

The 32-bit start RBA is zero-based. The 32-bit count RBA is one-based and indicates the number of 512-byte blocks. The count is always specified in 512-byte blocks even if the physical sectoring of the target devices is not in 512-byte sectors.



### 10.3.2 Loading the Load Image

This section describes the layout of the PowerPC 0x41 type partition and the process of loading the load image.



Figure 29. PowerPC Reference Platform Partition

The layout for the 0x41 type partition is shown in Figure 29. The PC compatibility block in the boot partition may contain an x86-type program. When executed on an x86 machine, this program displays a message indicating that this partition is not applicable to the current system environment.

The second relative block in the boot partition contains the entry point offset, load image length, flag field, operating system ID field, ASCII partition name field, and the reserved1 area. The 32-bit entry point offset (little-endian) is the offset (into the image) of the entry point of the PowerPC Reference Platform boot program. The entry point offset is used to



allocate the Reserved1 space. The reserved1 area from offset 554 to Entry Point – 1 is reserved for implementation specific data and future expansion.

The 32-bit load image length (little-endian) is the length in bytes of the load image. The load image length specifies the size of the data physically copied into the system RAM by the firmware.

The flag field is 8 bits wide. The MSb in the field is allocated for the Open Firmware flag. If this bit is set to 1, the loader requires Open Firmware services to continue loading the operating system.

The second MSb is the endian mode bit. If the mode bit is 0, the code in the section is in big-endian mode. Otherwise, the codes is in little-endian mode. The implication of the endian mode bit is different depending on the Open Firmware flag. If the Open Firmware flag is set to 1, the mode bit indicates the endian mode of the code section pointed to by the load image offset, and the firmware has to establish the hardware endian mode according to this bit. Otherwise, this bit is just an informative field for firmware.

The OS\_ID field and partition name field are used to identify the operating system located in the partition. The OS\_ID field has the numeric identification value of the operating system located in the partition. The 32 byes of partition name field must have the ASCII notation of the partition name. The name and OS\_ID can be used to provide to a user the identification of the boot partition during the manual boot process.

Once the boot partition is identified by the PowerPC Reference Platform boot partition table entry, the firmware:

- Reads into memory the second 512-byte block of the boot partition
- Determines the load image length for reading in the boot image up to but not including the reserved2 space
- Allocates a buffer in system RAM for the load image transfer (no fixed location)
- Transfers the load image into system RAM from the boot device (the reserved2 space is not loaded).

The load image must be fully relocatable, as it may be placed anywhere in memory by the system firmware. Once loaded, the load image may relocate itself anywhere within system RAM.

# **10.4 System Configuration**

This section describes the utilities in the system firmware which allow the system to be customized. These utilities allow viewing of the system configuration, as well as the ability to change I/O device configurations, console selection, boot devices, and the date and time. These functions are described in the following sections.

#### 10.4.1 System Console

The system console can be either a screen-oriented video display or a line-oriented serial terminal. The example screens shown in this section show the S3 video/keyboard interface. When using a serial terminal, the configuration utilities will prompt for numeric input for each prompt instead of using the arrow keys. All choices and options are the same as for the screen-oriented menus.

The configuration of the reference board as shipped is set for S3 video / Keyboard console. In the case that either the video adapter or the keyboard fails the power-on test, the system console will default to serial port 1. The baud rate for the serial console is specified in the configuration menus. The value as shipped is 9600 baud.

## 10.4.2 System Initialization

The logo screen, shown in Figure 30, is displayed at power-on. The logo screen is active while the system initializes and tests memory and performs a scan of the SCSI bus to determine what SCSI devices are installed.



Figure 30. System Initialization Screen



While the logo screen is displayed, pressing the 'C' key on the console will enter the system configuration utility. The configuration menu will also be entered if there is no bootable device present, or if the configuration stored in the system non-volatile RAM is not initialized or is corrupt.

#### 10.4.3 Main Menu

Figure 31 shows the main menu for the system configuration utility. Selections on the menu are highlighted by using the up and down arrow keys on the keyboard, and are chosen with the Enter key. Each choice is detailed in the following sections.

| PowerPC 603/604 Reference Board System Firmware   |
|---------------------------------------------------|
| (C) Copyright 1994 IBM Corp. All Rights Reserved. |
|                                                   |
|                                                   |
| Main Menu                                         |
|                                                   |
|                                                   |
|                                                   |
| System Configuration Menu                         |
| Run a Program                                     |
| Reprogram Flash Memory                            |
|                                                   |
| Save and exit                                     |
| Exit without saving                               |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
| Press $\uparrow\downarrow$ to select item         |
| Press Enter to perform action                     |

Figure 31. Configuration Utility Main Menu

**PowerPC** 

## 10.4.3.1 System Configuration Menu

Figure 32 shows the System Configuration menu, which has choices to display and change the default state of the reference board on boot. Each menu item is discussed in the following sections.

| PowerPC 604 Reference Board System Firmware<br>(C) Copyright 1994 IBM Corp. All Rights Reserved.                           |
|----------------------------------------------------------------------------------------------------------------------------|
| System Configuration Menu                                                                                                  |
| System Information<br>Configure I/O Devices<br>View SCSI Devices<br>Set Boot Devices<br>Set Date and Time<br>Previous Menu |
|                                                                                                                            |
| Press $\uparrow \downarrow$ to select item                                                                                 |
| Press Enter to perform action                                                                                              |

#### Figure 32. System Configuration Menu



#### **System Information**

The system configuration option shows the hardware configuration of the system at powerup—including processor, installed options, and firmware revision level. A sample screen is shown in Figure 33.

```
PowerPC 603/604 Reference Board System Firmware
(C) Copyright 1994 IBM Corp. All Rights Reserved.
System Configuration
System Processor PowerPC 604
Installed Memory 8 MB
Second-Level Cache Not Installed
Upgrade Processor Not Installed
Boot Firmware Revision 1.0
Go to Previous Menu
Press ^↓ to select item
Press Enter to perform action
```

Figure 33. System Information Screen

PowerPC

### **Configure I/O Devices**

The configure I/O devices option allows the customization of system I/O ports and the system console. The menu is shown in Figure 34. Options are highlighted by using the up and down arrow keys on the keyboard and are changed with the left and right arrow keys. Options on the menu are discussed below.

```
PowerPC 603/604 Reference Board System Firmware

(C) Copyright 1994 IBM Corp. All Rights Reserved.

Device Configuration

Select Console Device [S3 Video / Keyboard]

Set Serial Port 1 Speed [ 9600 Baud]

Set Serial Port 2 Speed [ 9600 Baud]

Go to Previous Menu

Press ↑↓ to select item

Press ←→ to change item
```

Figure 34. Device Configuration Screen

Any changes made in I/O device configuration are saved when the Save and Exit option on the main menu is selected. Exiting the system configuration utility in any other manner will cause device configuration changes to be lost.

#### Select Console Device

The console selection box allows the selection of an option for the system console

- Serial Port 1 or 2 Console input and output will be transmitted and received through a serial port on an adapter card. Console input and output will be transmitted and received at the baud rate selected with Serial Port Speed.
- S3 Video/Keyboard Console output will be displayed on a video monitor connected to an S3 PCI video adapter; console input will be received from a keyboard connected to the keyboard connector on the reference board



#### Set Serial Port 1 or 2 Speed

The serial port speed selection box sets the speed of each serial port. Baud rates for the two serial ports are independent. If a serial port is used as the system console, set this value to match the baud rate of the terminal.

#### **View SCSI Devices**

The SCSI devices screen shows the devices found on the SCSI bus during power-on initialization. The string shown is the SCSI device's response to the SCSI inquiry command. According to the SCSI specification, this data comprises the manufacturer's ID, device model number, and device revision level. A sample screen is shown in Figure 35.

```
PowerPC 603/604 Reference Board System Firmware
        (C) Copyright 1994 IBM Corp. All Rights Reserved.
                 SCSI Devices
SCSI Device 0
                 None
SCSI Device 1
                 None
SCSI Device 2
                None
SCSI Device 3
                None
SCSI Device 4
                None
SCSI Device 5
                None
SCSI Device 6
                 IBM MXT-540SL H
Previous Menu
Press \uparrow \downarrow to select item
Press Enter to perform action
```

Figure 35. SCSI Devices Screen

PowerPC

#### **Set Boot Devices**

The boot devices menu allows the user to select which devices are queried for boot images and in what order they are selected for boot. Allowable selections are one of the two floppy disk drives, any of six SCSI drive ID numbers, either of two IDE disk drives, or no device selected. The default configuration is shown in Figure 36. In this configuration, the system will attempt to find a boot image on the first floppy disk drive. If this fails, the system will attempt to boot from the SCSI device programmed to SCSI ID 6. If this fails, the system will attempt to boot from IDE drive zero (master).

```
PowerPC 603/604 Reference Board System Firmware
(C) Copyright 1994 IBM Corp. All Rights Reserved.
Boot Device Selection
Set Boot Device 1 [Floppy 1 ]
Set Boot Device 2 [SCSI ID 6 ]
Set Boot Device 3 [IDE Drive 0 ]
Set Boot Device 4 [None ]
Go to Previous Menu
Press ↑↓ to select item
Press ← → to change item
```

Figure 36. Boot Devices Screen

If the system fails to find a valid boot image (as discussed in section 10.3) on any of the selected boot devices, or if no boot device is selected, the user will be prompted to enter the configuration menu to select a valid boot device.

Any changes made in boot device selection is saved when the Save and Exit option on the main menu is selected. Exiting the system configuration utility in any other manner will cause boot device changes to be lost.





#### Set Date and Time

The set date and time screen allows the date and time stored in the battery-backed real time clock to be updated. The screen is shown in Figure 37. To change the time, the left and right arrow keys are used to select the digit to modify, and the digit is then typed over with the number keys. The date or time will be updated when Enter or either the up or down arrow is pressed. Changing the date or time is immediate, and is not affected by either the Save and Exit or Exit Without Saving options on the main menu.

| PowerPC 603/604 Reference Board System Firmware   |  |  |  |  |  |
|---------------------------------------------------|--|--|--|--|--|
| (C) Copyright 1994 IBM Corp. All Rights Reserved. |  |  |  |  |  |
|                                                   |  |  |  |  |  |
|                                                   |  |  |  |  |  |
| Set Date and Time                                 |  |  |  |  |  |
|                                                   |  |  |  |  |  |
|                                                   |  |  |  |  |  |
| Set Date [03/01/94]                               |  |  |  |  |  |
| Set Time [11:30:00]                               |  |  |  |  |  |
|                                                   |  |  |  |  |  |
| Go to Previous Menu                               |  |  |  |  |  |
|                                                   |  |  |  |  |  |
|                                                   |  |  |  |  |  |
|                                                   |  |  |  |  |  |
|                                                   |  |  |  |  |  |
|                                                   |  |  |  |  |  |
|                                                   |  |  |  |  |  |
|                                                   |  |  |  |  |  |
|                                                   |  |  |  |  |  |
|                                                   |  |  |  |  |  |
|                                                   |  |  |  |  |  |
|                                                   |  |  |  |  |  |
| Press $\uparrow \downarrow$ to select item        |  |  |  |  |  |
| Enter data at cursor                              |  |  |  |  |  |

Figure 37. Set Date and Time Screen

### 10.4.3.2 Run a Program

The Run a Program option on the main menu loads and executes a program from a FAT (DOS) disk or from a CD-ROM in ISO-9660 format. The program is loaded at location 0x00400000 (4 MB) and control is passed with a branch to the first address.

All boot devices specified in the Boot Devices Menu will be searched in order for FAT and CD-ROM file systems, and the first matching file on a boot device will be loaded.

The Run a Program screen is shown in Figure 38. To run a program, enter the file name in the Specify Program Filename field and select the Run the Program option.

| PowerPC 603/604 Reference Board System Firmware   |
|---------------------------------------------------|
| (C) Copyright 1994 IBM Corp. All Rights Reserved. |
|                                                   |
|                                                   |
| Run a Program                                     |
|                                                   |
|                                                   |
|                                                   |
| Specify Program Filename [ ]                      |
| Run the Program                                   |
|                                                   |
| Go to Previous Menu                               |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
|                                                   |
| Press ↑↓ to select item                           |
| Enter data at cursor                              |
|                                                   |

Figure 38. Run a Program Screen

## 10.4.3.3 Reprogram Flash Memory

The PowerPC 603/604 reference board stores its system firmware in a reprogrammable flash memory on the system board. The reprogram flash memory option on the main menu allows the reprogramming of the flash device with a DOS-formatted diskette. This allows future revisions of the system firmware to be provided on diskette without the need for removal of the device from the board.

If done improperly, reprogramming the flash memory can cause the system to become unusable until external means are available to reprogram the device. Use this option with care.

All boot devices specified in the Boot Devices Menu will be searched in order for FAT and CD-ROM file systems, and the first matching file on a boot device will be loaded.

The Reprogram the Flash Memory screen is shown in Figure 39. To reprogram the flash, enter the file name in the Specify Image Filename field and select the Reprogram the Memory option.

|            | PowerPC 603/                      | 604 Refere | ence Bo | bard | System | Firmware  |
|------------|-----------------------------------|------------|---------|------|--------|-----------|
|            | (C) Copyright                     | 1994 IBM   | Corp.   | A11  | Rights | Reserved. |
|            |                                   |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
|            |                                   | Reprogram  | Flash   | Memo | ory    |           |
|            |                                   |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
|            |                                   | _          | _       |      |        |           |
| _          |                                   | [          | ]       |      |        |           |
| Reprog     | gram the Memory                   |            |         |      |        |           |
| <i>.</i> . |                                   |            |         |      |        |           |
| Go to      | Previous Menu                     |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
|            |                                   |            |         |      |        |           |
| Press      | $\uparrow \downarrow$ to select i | tem        |         |      |        |           |
| Enter      | data at cursor                    |            |         |      |        |           |

Figure 39. Reprogram the Flash Memory Screen

PowerPC

#### 10.4.3.4 Exit Options

The two exit options at the bottom of the main menu leave the system configuration utility. The two options are:

- Save and Exit Saves any changes made in the Configure I/O Devices and Set Boot Devices screens, and restarts the system.
- Exit without Saving Proceeds with the boot process as if the configuration utility had not been entered. Any changes made in Configure I/O Devices or Set Boot Devices are lost.

## **10.4.4 Default Configuration Values**

When the PowerPC 603/604 reference board is shipped from the factory, it has the following default configuration:

- Console Device S3 Video / Keyboard
- Serial Port 1 9600 Baud
- Serial Port 2
   9600 Baud
- Boot Devices
   Device 1 Floppy 1
   Device 2 SCSI ID 6
   Device 3 IDE Drive 0

These default values also take effect whenever the system configuration in system nonvolatile RAM becomes corrupted.





# Section 11 Electromechanical

# 11.1 Electrical

#### **11.1.1 Power Requirements**

This section sets out the power supply requirements for the motherboard. They are achievable with low-cost PC power supplies (see Table 36 for specifications and Table 37 for approximate power consumption).

| Output   | Tolerance | Maximum Ripple P–P |
|----------|-----------|--------------------|
| +5V      | +5% -4%   | 50 mV              |
| +12V     | +5% -5%   | 120 mV             |
| -12V     | +10% -9%  | 120 mV             |
| −5V* (1) | +10% -10% | 120 mV             |
| 3.3V (2) | +5% -4%   | 50 mV              |

#### Table 36. Power Supply Specification

| Table 37. Approximate Power Consumption                           |              |               |               |                  |                   |
|-------------------------------------------------------------------|--------------|---------------|---------------|------------------|-------------------|
| Element                                                           | +5V<br>(Amp) | +12V<br>(Amp) | –12V<br>(Amp) | –5V<br>(Amp) (1) | 3.3V<br>(Amp) (2) |
| Base motherboard with 1 8M SIMM running typical code              | 3.0          | 0.1           | 0.02          | 0                | 0                 |
| 8M DRAM standby/refresh (each)                                    | 0.18         | 0             | 0             | 0                | 0                 |
| 32M DRAM standby/refresh (each)                                   | 0.16         | 0             | 0             | 0                | 0                 |
| 256K SRAM L2 Cache                                                | 1.6          | 0             | 0             | 0                | 0                 |
| Each PCI Slot – allocation (3)                                    | 3.0 max      | 0.3 max       | 0.06 max      | 0                | 3.3 max           |
| Each ISA Slot – allocation (3)(4)                                 | 4.5 max      | 1.5 max       | 0.3 max       | 0.2 max          | 0                 |
| Main Power Connector Capacity (at 5.0 amp./pin—20 amp. DC return) | 20.0         | 5.0           | 5.0           | 0.5              | 0                 |

#### Table 37. Approximate Power Consumption

#### Notes for Table 36 and Table 37:

- 1. The -5v is not used on the planer, but it is routed from the power supply connector to the ISA slots.
- 2. The 3.3v to the PCI bus slots comes from the power supply connector. The 3.3v for the CPU and the 660 bridge is a separate supply, generated from the +5v supply by a linear regulator.
- 3. These power requirements are allocated by the system designer. The currents specified per slot in Table 37 are also the maximum currents which may be consumed by the bus. Because of this, the total currents for all the cards used for either the PCI slot or the ISA slot must not exceed the amounts listed in Table 37 for those slots.
- 4. ISA slot information is taken from IEEE P996.



PowerPt

Other requirements are:

- 1. Overshoot on any voltage must be less than 10% of nominal and must decay to within the regulation band within 50 msec.
- 2. In any failure situation, the power supply must shut down before the +5v output reaches 6.5V to give the motherboard a reasonable chance of surviving; however, damage may occur at any voltage above 5.5V.
- 3. Power\_Good Signal Requirements
  - The signal must be at a TTL down level when power is applied until >100 msec to 500 msec after the 5V supply has reached its minimum regulation level, and at TTL high level thereafter as long as outputs are within regulation.
  - At turn–off, the Power Good signal must drop to a TTL low level before any output drops below its regulation limits.
  - The driver must be capable of driving 400 microamps or sinking 5 milliamps. The rise time/fall time must be less than 1 usec, 10—90%
- 4. The +5V rise time (10%-90%) shall be 3 msec to 100 msec with a maximum slope of 0.75 volts/msec for voltages above 1.5 volts for all loadings.
- 5. All supply voltages shall track within 50 msec of each other measured at the 50% point.

## 11.1.2 Onboard 3.3V Regulator

There is a 3.3 volt regulator (U30) on the reference design to support the CPU and the 660 Bridge. See Table 38. Note that the 3.3v on the PCI bus slots is sourced via the power supply connector, not by U30.

| Specification                         | Value                                      |
|---------------------------------------|--------------------------------------------|
| Output Voltage                        | 3.3 V <sup>±</sup> 3%                      |
| Output Current                        | 0.01 A to 5 A                              |
| Input voltage                         | 4.75 V to 5.25 V                           |
| Pass element maximum case temperature | 110 °C                                     |
| Tracking                              | In regulation <1ms after +5 reaches 4.75V. |
| Overcurrent                           | No current limit feature                   |

#### Table 38. Specifications for 3.3V Regulator on the Motherboard

#### 11.1.3 Onboard 2.5V Regulator

There is an uninstalled 2.5 volt regulator (U34) on the reference design to support possible future 604ev installation. See Table 39.

Table 39. Specifications for 2.5V Regulator on the Motherboard

| Specification                         | Value                                      |
|---------------------------------------|--------------------------------------------|
| Output Voltage                        | $2.5$ V $\pm$ 3%                           |
| Output Current                        | 0.01 A to 5 A                              |
| Input voltage                         | 3 V to 5.25 V                              |
| Pass element maximum case temperature | 110 °C                                     |
| Tracking                              | In regulation <1ms after +5 reaches 4.75V. |
| Overcurrent                           | No current limit feature                   |

PowerPC

# 11.2 Thermal

The most thermally active components are outlined in this section. Designers should verify that the temperature limits of all component are not exceeded in their application.

#### 11.2.1 Thermal Requirements for the 603/604 Processor

When the motherboard is operated in an open environment for testing, a fan should be placed so that there is a good air flow over the 603/604 CPU at all times. Enclosure design is up to the manufacturer. It is likely that a fan will be required near the 603/604 CPU in order to meet the requirements of operating junction temperature equal to or less than  $105^{\circ}$ C.

Under some conditions, release 2.1 of the reference design requires the 604 to be actively cooled. A fan-sink was chosen to satisfy this requirement. A high quality model with a larger than necessary thermal mass was chosen. This will tend to reduce the rate (and range) of temperature changes of the 604 package once thermal management is implemented. A Sanyo<sup>™</sup> 109P5412H2026 was chosen, and is bonded to the 604 package with thermally conductive adhesive. Similar devices are expected to perform in a similar manner.

## 11.2.1.1 604 Fan-Sink Installation



Figure 40. 604 Heat Sink Assembly

The procedure for bonding the fan-sink to the 604 package is as follows (see Section 1.4 for a list of materials and resources):

- 1.Dispense Loctite <sup>™</sup> 384 dots on the 604 substrate using four dots located at the four corners of the flat pack (see Figure 40). Maximize these dots, but make sure that the Loctite does not contact the chip or the substrate leads.
- 2.Place the Thermostrate  $^{\text{m}}$  material on the chip.
- 3.Brush the activator onto the Loctite dots, and, within 15-20 seconds, place the fan-sink onto the flat pack. Note that once the activator is applied to the 384, it will set up within 15 to 30 seconds. Normally, the activator is applied to the mating surface and not directly to the 384. However, applying the activator directly onto the 384 ensures that the activator and the 384 are well mixed, and that there is a good cure over the large gap between the fan-sink and the substrate (normally the Loctite does not cure well with a gap of over 0.020 inch).
- 4.Place a 5-6 lb weight on top of the fan-sink/substrate assembly for at least five minutes, taking care that the fan-sink remains parallel to the substrate.
- 5. Remove the weight and allow the assembly to sit undisturbed for at least another five minutes.

The Loctite takes about 10 minutes to fully set up. It then takes 24 hours at room temperature to cure fully, but the assembly can be handled after the initial 10 minute setup time.



# 11.2.1.2 604 Fan Sink Experimentation

Some experimentation may be required to determine the best placement and size of the adhesive dots required to attach the fan-sink to the 604. The following experimental procedure is recommended:

- 1.Dispense Loctite 384 dots on the substrate using four dots located at the four corners of the substrate.
- 2.Place a piece of mylar over the flat pack (a piece of overhead projection material works well).
- 3.Place the fan-sink in position.
- 4.Remove the fan-sink and look at how the dots spread out.
- 5.Remove the mylar and wipe the excess Loctite from the flat pack.

## 11.2.1.3 Thermal Requirements for the 3.3v Regulator

The 3.3v voltage regulator is assembled with a heat sink on the pass element which must be maintained at an operating junction temperature equal to or less than 150°C. At the specified maximum current of 5A, the heat sink assembly combination provided results in an assembled  $\theta_{js}$  of 2.44°C/watt. Assembled  $\theta_{js}$  is such that in operation, the case of the pass element must be maintained at or below 110°C under any use condition (combination of ambient temperature, altitude, air flow, or system configuration). Any change in heat sink (type, style, manufacturer) or bonding technique (epoxy, glue, etc.) may alter the  $\theta_{js}$  and should be investigated to insure that the specified operating case temperature of 110°C is not exceeded.



# 11.3 Mechanical

# 11.3.1 Reference Design Board Mechanical







#### **11.3.2 Connector Locations**





#### 11.3.3 Connector Locator Diagram



Figure 41. Connector Location Diagram



#### 11.3.4 Keyboard Connector J14

The keyboard connector uses a 6-pin miniature DIN connector (see Figure 42). Pins are assigned as shown in Table 40 (as viewed from the back of the machine).



Figure 42. The Keyboard Connector

| Pin | I/O | SIGNAL NAME |
|-----|-----|-------------|
| 1   | I/O | DATA        |
| 2   | NA  | RESERVED    |
| 3   | NA  | GROUND      |
| 4   | NA  | + 5V DC     |
| 5   | I/O | CLOCK       |
| 6   | NA  | RESERVED    |

#### Table 40. Keyboard Connector Pin Assignments

#### 11.3.5 Mouse Connector J15

The mouse connector uses a 6-pin miniature DIN connector (see Figure 43). Pins are assigned as shown in Table 41 (as viewed from the back of the machine).



Figure 43. The Mouse Connector

#### Table 41. Mouse Connector Pin Assignments

| Pin | I/O | Signal Name |
|-----|-----|-------------|
| 1   | I/O | DATA        |
| 2   | NA  | RESERVED    |
| 3   | NA  | GROUND Ã    |
| 4   | NA  | + 5V DC     |
| 5   | I/O | CLOCK       |
| 6   | NA  | RESERVED    |



### 11.3.6 Speaker Connector J13



Figure 44. 1x4 Speaker Connector

#### Table 42. Speaker Connector Pin Assignments

| Pin No. | Signal Name                |
|---------|----------------------------|
| 1       | MINUS (–) INPUT TO SPEAKER |
| 2       | NO CONNECT                 |
| 3       | NO CONNECT                 |
| 4       | GND                        |

#### 11.3.7 Power Good LED/KEYLOCK# Connector J12

| Top view |   |   |   |   |   |   |  |
|----------|---|---|---|---|---|---|--|
| 5        | x | x | x | x | x | 1 |  |
|          |   |   |   |   |   | - |  |

Figure 45. 1x5 Power Good LED Connector

| Table 43. | Power | Good LED | Connector |
|-----------|-------|----------|-----------|
|-----------|-------|----------|-----------|

| Pin No. | Signal Name           |
|---------|-----------------------|
| 1       | LED_POWER_GOOD/RESET# |
| 2       | NO CONNECT            |
| 3       | GND                   |
| 4       | KEYLOCK* (Not Used)   |
| 5       | GND                   |

### 11.3.8 HDD LED Connector J11 (1 x 2 Berg)

| Top view |     |
|----------|-----|
|          | 2 1 |

Figure 46. 1x2 HDD LED Connector

| Table 44. | HDD LED | Connector |
|-----------|---------|-----------|
|-----------|---------|-----------|

| Pin No. | Signal Name                             |
|---------|-----------------------------------------|
| 1       | + LED VOLTAGE                           |
| 2       | HDD LED drive signal (low to drive LED) |





### 11.3.9 Reset Switch Connector J10 (1 x 2 Berg)



Figure 47. 1x2 Reset Switch Connector

#### Table 45. Reset Switch Connector

| Pin No. | Signal Name                        |
|---------|------------------------------------|
| 1       | RESET N/O CONTACT (close to reset) |
| 2       | GROUND                             |

### 11.3.10 Fan Connector J9

| Top view |     |
|----------|-----|
|          | 1 2 |

Figure 48. 1x2 Fan Connector

#### Table 46. Fan Connector Pin Assignments

| Pin No. | Signal Name |
|---------|-------------|
| 1       | +12 VOLTS   |
| 2       | GROUND      |



### 11.3.11 3.3V Power Connector J5



Figure 49. 1x6 3.3V Power Connector J5

| Table 47. | 3.3V Power | Connector J | 5 Pin | Assignments |
|-----------|------------|-------------|-------|-------------|
|-----------|------------|-------------|-------|-------------|

| Pin No. | Signal Name |
|---------|-------------|
| 1       | +3.3 V      |
| 2       | +3.3 V      |
| 3       | +3.3 V      |
| 4       | GROUND      |
| 5       | GROUND      |
| 6       | GROUND      |

#### 11.3.12 Power Connector J4



#### Figure 50. 1x12 Power Connector

| Table 48. | Power | Connector | J4 Pin | Assignments |
|-----------|-------|-----------|--------|-------------|
|-----------|-------|-----------|--------|-------------|

| Pin No. | Signal Name |
|---------|-------------|
| 1       | POWER GOOD  |
| 2       | +5 VOLTS    |
| 3       | +12 VOLTS   |
| 4       | -12 VOLTS   |
| 5       | GROUND      |
| 6       | GROUND      |
| 7       | GROUND      |
| 8       | GROUND      |
| 9       | -5 VOLTS    |
| 10      | +5 VOLTS    |
| 11      | +5 VOLTS    |
| 12      | +5 VOLTS    |



#### 11.3.13 AUX5/ON-OFF Connector J6



Figure 51. AUX5/ON-OFF Connector

#### Table 49. AUX5/ON-OFF Connector Pin Assignments

| Pin No. | Signal Name |
|---------|-------------|
| 1       | AUX +5V     |
| 2       | ON/OFF      |
| 3       | GROUND      |

#### 11.3.14 PCI Connectors J25, J26, and J27



Figure 52. PCI Connector

Pins are assigned as shown in Table 50.

#### Table 50. PCI Connector Pin Assignments

| Pin | Function  | Pin | Function     |
|-----|-----------|-----|--------------|
| A1  | TRST#     | B1  | -12 VOLTS#   |
| A2  | +12 VOLTS | B2  | тск          |
| A3  | TMS       | B3  | GROUND       |
| A4  | TDI       | B4  | TDO          |
| A5  | +5 VOLTS  | B5  | +5 VOLTS     |
| A6  | INTA#     | B6  | +5 VOLTS     |
| A7  | INTC#     | B7  | INTB#        |
| A8  | +5 VOLTS  | B8  | INTD#        |
| A9  | RESERVED  | B9  | PRESENT 1# * |
| A10 | +5 VOLTS  | B10 | RESERVED     |
| A11 | RESERVED  | B11 | PRESENT 2# * |
| A12 | GROUND    | B12 | GROUND       |
| A13 | GROUND    | B13 | GROUND       |
| A14 | RESERVED  | B14 | RESERVED     |
| A15 | RESET#    | B15 | GROUND       |
| A16 | +5 VOLTS  | B16 | CLK          |



| Pin | Function    | Pin | Function    |
|-----|-------------|-----|-------------|
| A17 | GNT#        | B17 | GROUND      |
| A18 | GROUND      | B18 | REQ#        |
| A19 | RESERVED    | B19 | +5 VOLTS    |
| A20 | A/D(30)     | B20 | A/D(31)     |
| A21 | +3.3V       | B21 | A/D(29)     |
| A22 | A/D(28)     | B22 | GROUND      |
| A23 | A/D(26)     | B23 | A/D(27)     |
| A24 | GROUND      | B24 | A/D(25)     |
| A25 | A/D(24)     | B25 | +3.3V       |
| A26 | IDSEL       | B26 | C/BE#(3)    |
| A27 | +3.3V       | B27 | A/D(23)     |
| A28 | A/D(22)     | B28 | GROUND      |
| A29 | A/D(20)     | B29 | A/D(21)     |
| A30 | GROUND      | B30 | A/D(19)     |
| A31 | A/D(18)     | B31 | +3.3V       |
| A32 | A/D(16)     | B32 | A/D(17)     |
| A33 | +3.3V       | B33 | C/BE#(2)    |
| A34 | FRAME#      | B34 | GROUND      |
| A35 | GROUND      | B35 | IRDY#       |
| A36 | TRDY#       | B36 | +3.3V       |
| A37 | GROUND      | B37 | DEVSEL#     |
| A38 | STOP#       | B38 | GROUND      |
| A39 | +3.3V       | B39 | LOCK#       |
| A40 | SDONE       | B40 | PERR#       |
| A41 | SBO#        | B41 | +3.3V       |
| A42 | GROUND      | B42 | SERR#       |
| A43 | PAR         | B43 | +3.3V       |
| A44 | A/D(15)     | B44 | C/BE#(1)    |
| A45 | +3.3V       | B45 | A/D(14)     |
| A46 | A/D(13)     | B46 | GROUND      |
| A47 | A/D(11)     | B47 | A/D(12)     |
| A48 | GROUND      | B48 | A/D(10)     |
| A49 | A/D(9)      | B49 | GROUND      |
| A50 | <key></key> | B50 | <key></key> |
| A51 | <key></key> | B51 | <key></key> |
| A52 | C/BE#(0)    | B52 | A/D(8)      |
| A53 | +3.3V       | B53 | A/D(7)      |
| A54 | A/D(6)      | B54 | +3.3V       |
| A55 | A/D(4)      | B55 | A/D(5)      |
| A56 | GROUND      | B56 | A/D(3)      |
| A57 | A/D(2)      | B57 | GROUND      |
| A58 | A/D(0)      | B58 | A/D(1)      |

|  | Table 50. | <b>PCI</b> Connector | <b>Pin Assignments</b> | (Continued) |
|--|-----------|----------------------|------------------------|-------------|
|--|-----------|----------------------|------------------------|-------------|



| Pin | Function | Pin | Function |
|-----|----------|-----|----------|
| A59 | +5 VOLTS | B59 | +5 VOLTS |
| A60 | REQ64#   | B60 | ACK64#   |
| A61 | +5 VOLTS | B61 | +5 VOLTS |
| A62 | +5 VOLTS | B62 | +5 VOLTS |

| Table 50. PCI Connector Pin Assignments (Continu |
|--------------------------------------------------|
|--------------------------------------------------|

Notes:

\* The two card type bits, B9 and B11, are connected on the riser.

\*\* Int A-D, A6, A7, B7, and B8 are connected together on the riser.

### 11.3.15 ISA Connectors J29, J30, J31, J32, and J33



Figure 53. ISA Connector

Pins are assigned as shown in Table 51.

| Pin | Function | Pin | Function  |
|-----|----------|-----|-----------|
| A1  | IO CHCK# | B1  | GROUND    |
| A2  | SD(7)    | B2  | RESET_DRV |
| A3  | SD(6)    | B3  | +5 VOLTS  |
| A4  | SD(5)    | B4  | IRQ9      |
| A5  | SD(4)    | B5  | -5 VOLTS  |
| A6  | SD(3)    | B6  | DRQ2      |
| A7  | SD(2)    | B7  | -12 VOLTS |
| A8  | SD(1)    | B8  | ZERO WS#  |
| A9  | SD(0)    | B9  | +12 VOLTS |
| A10 | IO CHRDY | B10 | GROUND    |
| A11 | AEN      | B11 | SMEMW#    |
| A12 | SA(19)   | B12 | SMEMR#    |
| A13 | SA(18)   | B13 | IOW#      |
| A14 | SA(17)   | B14 | IOR#      |
| A15 | SA(16)   | B15 | DACK3#    |
| A16 | SA(15)   | B16 | DRQ3      |
| A17 | SA(14)   | B17 | DACK1#    |
| A18 | SA(13)   | B18 | DRQ1      |
| A19 | SA(12)   | B19 | REFRESH   |
| A20 | SA(11)   | B20 | CLK       |
| A21 | SA(10)   | B21 | IRQ7      |



| Pin | Function | Pin | Function   |
|-----|----------|-----|------------|
| A22 | SA(9)    | B22 | IRQ6       |
| A23 | SA(8)    | B23 | IRQ5       |
| A24 | SA(7)    | B24 | IRQ4       |
| A25 | SA(6)    | B25 | IRQ3       |
| A26 | SA(5)    | B26 | DACK2#     |
| A27 | SA(4)    | B27 | T/C        |
| A28 | SA(3)    | B28 | BALE       |
| A29 | SA(2)    | B29 | +5 VOLTS   |
| A30 | SA(1)    | B30 | Oscillator |
| A31 | SA(0)    | B31 | GROUND     |
| C1  | SBHE#    | D1  | MEMCS16#   |
| C2  | LA(23)   | D2  | IO CS16#   |
| C3  | LA(22)   | D3  | IRQ10      |
| C4  | LA(21)   | D4  | IRQ11      |
| C5  | LA(20)   | D5  | IRQ12      |
| C6  | LA(19)   | D6  | IRQ15      |
| C7  | LA(18)   | D7  | IRQ14      |
| C8  | LA(17)   | D8  | DACK0#     |
| C9  | MEMR#    | D9  | DRQ0       |
| C10 | MEMW#    | D10 | DACK5#     |
| C11 | SD(8)    | D11 | DRQ5       |
| C12 | SD(9)    | D12 | DACK6#     |
| C13 | SD(10)   | D13 | DRQ6       |
| C14 | SD(11)   | D14 | DACK7#     |
| C15 | SD(12)   | D15 | DRQ7       |
| C16 | SD(13)   | D16 | +5 VOLTS   |
| C17 | SD(14)   | D17 | MASTER#    |
| C18 | SD(15)   | D18 | GROUND     |

### 11.3.16 SIMM Connectors J21, J22, J23, and J24



Figure 54. SIMM Connector

Pins are assigned as shown in Table 52.

| SIMM<br>Pin | mother-<br>board Pin | Function |
|-------------|----------------------|----------|
| 1           | 1                    | GROUND   |
| 2           | 2                    | DQ0      |
| 3           | 3                    | DQ18     |
| 4           | 4                    | DQ1      |
| 5           | 5                    | DQ19     |
| 6           | 6                    | DQ2      |
| 7           | 7                    | DQ20     |
| 8           | 8                    | DQ3      |
| 9           | 9                    | DQ21     |
| 10          | 10                   | +5 V     |
| 11          | 11                   | CASP     |
| 12          | 12                   | A0       |
| 13          | 13                   | A1       |
| 14          | 14                   | A2       |
| 15          | 15                   | A3       |
| 16          | 16                   | A4       |
| 17          | 17                   | A5       |
| 18          | 18                   | A6       |
| 19          | 19                   | A10      |
| 20          | 20                   | DQ4      |
| 21          | 21                   | DQ22     |
| 22          | 22                   | DQ5      |
| 23          | 23                   | DQ23     |
| 24          | 24                   | DQ6      |
| 25          | 25                   | DQ24     |
| 26          | 26                   | DQ7      |
| 27          | 27                   | DQ25     |

#### Table 52. SIMM Connector Pin Assignments

| SIMM<br>Pin | mother-<br>board Pin | Function |
|-------------|----------------------|----------|
| 28          | 28                   | A7       |
| 29          | 29                   | BS0/A11  |
| 30          | 30                   | +5V      |
| 31          | 31                   | A8       |
| 32          | 32                   | A9       |
| 33          | 33                   | RAS3#    |
| 34          | 34                   | RAS2#    |
| 35          | 35                   | DQ26     |
| 36          | 36                   | DQ8      |
| 37          | 37                   | DQ17     |
| 38          | 38                   | DQ35     |
| 39          | 39                   | GROUND   |
| 40          | 40                   | CAS0#    |
| 41          | 41                   | CAS2#    |
| 42          | 42                   | CAS3#    |
| 43          | 43                   | CAS1#    |
| 44          | 44                   | RAS0#    |
| 45          | 45                   | RAS1#    |
| 46          | 46                   | BS1      |
| 47          | 47                   | WE#      |
| 48          | 48                   | RESD1    |
| 49          | 49                   | DQ9      |
| 50          | 50                   | DQ27     |
| 51          | 51                   | DQ10     |
| 52          | 52                   | DQ28     |
| 53          | 53                   | DQ11     |
| 54          | 54                   | DQ29     |
| 55          | 55                   | DQ12     |
| 56          | 56                   | DQ30     |
| 57          | 57                   | DQ13     |
| 58          | 58                   | DQ31     |
| 59          | 59                   | +5 V     |
| 60          | 60                   | DQ32     |
| 61          | 61                   | DQ14     |
| 62          | 62                   | DQ33     |
| 63          | 63                   | DQ15     |
| 64          | 64                   | DQ34     |

Table 52. SIMM Connector Pin Assignments (Continued)



| SIMM<br>Pin | mother-<br>board Pin | Function |
|-------------|----------------------|----------|
| 65          | 65                   | DQ16     |
| 66          | 66                   | BS2      |
| 67          | 67                   | PD1      |
| 68          | 68                   | PD2      |
| 69          | 69                   | PD3      |
| 70          | 70                   | PD4      |
| 71          | 71                   | BS3      |
| 72          | 72                   | GROUND   |

#### Table 52. SIMM Connector Pin Assignments (Continued)

### 11.3.17 Power Switch Connector J8

| Top view |  |
|----------|--|
|          |  |

Figure 55. 1x2 Power Switch Connector

| Table 53. | Power Switch | Connector | Pin | Assignments |
|-----------|--------------|-----------|-----|-------------|
|-----------|--------------|-----------|-----|-------------|

| Pin No. | Signal Name |
|---------|-------------|
| 1       | SWITCH_P1   |
| 2       | SWITCH_GD   |

### 11.3.18 Power Up Configuration Connector J7



Figure 56. 1x2 Power Up Configuration Connector

Pins are assigned as shown in Table 54.

| Table 54. | Power U | p Configuration | <b>Connector Pin</b> | Assignments     |
|-----------|---------|-----------------|----------------------|-----------------|
|           |         | p ooningaration |                      | / 0019111101110 |

| Pin No. | Signal Name |
|---------|-------------|
| 1       | PWR_CFG1    |
| 2       | PWR_CFG2    |



#### 11.3.19 L2 Cache Data SIMM Connector J3



Figure 57. L2 SRAM Module Connector

Pins are assigned as shown in Table 55.

| Pin | Function | Pin | Function |
|-----|----------|-----|----------|
| 81  | GND      | 1   | GND      |
| 82  | D63      | 2   | D62      |
| 83  | VCC5     | 3   | VCC3     |
| 84  | D61      | 4   | D60      |
| 85  | VCC5     | 5   | VCC3     |
| 86  | D59      | 6   | D58      |
| 87  | D57      | 7   | D56      |
| 88  | GND      | 8   | GND      |
| 89  | DP7      | 9   | DP6      |
| 90  | D55      | 10  | D54      |
| 91  | D53      | 11  | D52      |
| 92  | D51      | 12  | D50      |
| 93  | GND      | 13  | GND      |
| 94  | D49      | 14  | D48      |
| 95  | D47      | 15  | D46      |
| 96  | D45      | 16  | D44      |
| 97  | D43      | 17  | D42      |
| 98  | GND      | 18  | GND      |
| 99  | D41      | 19  | D40      |
| 100 | DP5      | 20  | DP4      |
| 101 | D39      | 21  | D38      |
| 102 | D37      | 22  | D36      |
| 103 | D35      | 23  | D34      |
| 104 | GND      | 24  | GND      |
| 105 | D33      | 25  | D32      |
| 106 | D31      | 26  | D30      |
| 107 | D29      | 27  | D28      |
| 108 | D27      | 28  | D26      |
| 109 | D25      | 29  | D24      |
| 110 | GND      | 30  | GND      |
| 111 | DP3      | 31  | DP2      |

Table 55. L2 SRAM Module Connector Pin Assignments





| Pin | Function | Pin | Function |
|-----|----------|-----|----------|
| 112 | D23      | 32  | D22      |
| 113 | D21      | 33  | D20      |
| 114 | VCC5     | 34  | VCC3     |
| 115 | D19      | 35  | D18      |
| 116 | GND      | 36  | GND      |
| 117 | D17      | 37  | D16      |
| 118 | VCC5     | 38  | VCC3     |
| 119 | D15      | 39  | D14      |
| 120 | D13      | 40  | D12      |
| 121 | GND      | 41  | GND      |
| 122 | D11      | 42  | D10      |
| 123 | VCC5     | 43  | VCC3     |
| 124 | D9       | 44  | D8       |
| 125 | DP1      | 45  | DP0      |
| 126 | VCC5     | 46  | VCC3     |
| 127 | D7       | 47  | D6       |
| 128 | D5       | 48  | D4       |
| 129 | D3       | 49  | D2       |
| 130 | D1       | 50  | D0       |
| 131 | GND      | 51  | GND      |
| 132 | A0B      | 52  | A0A      |
| 133 | A1B      | 53  | A1A      |
| 134 | A2B      | 54  | A2A      |
| 135 | A3B      | 55  | АЗА      |
| 136 | A4       | 56  | A5       |
| 137 | GND      | 57  | GND      |
| 138 | A6       | 58  | A7       |
| 139 | A8       | 59  | A9       |
| 140 | A10      | 60  | A11      |
| 141 | A12      | 61  | A13      |
| 142 | A14      | 62  | A15      |
| 143 | GND      | 63  | GND      |
| 144 | A16      | 64  | PD0      |
| 145 | PD1      | 65  | PD2      |
| 146 | CLK0     | 66  | CLK1     |
| 147 | CLK2     | 67  | CLK3     |
| 148 | GND      | 68  | GND      |
| 149 | WE7*     | 69  | WE6*     |
| 150 | WE5*     | 70  | WE4*     |
| 151 | WE3*     | 71  | WE2*     |
| 152 | WE1*     | 72  | WE0*     |
| 153 | GND      | 73  | GND      |

#### Table 55. L2 SRAM Module Connector Pin Assignments (Continued)



| Pin | Function | Pin | Function |
|-----|----------|-----|----------|
| 154 | ADSC1*   | 74  | ADSC0*   |
| 155 | CE1*     | 75  | CE0*     |
| 156 | ADV1*    | 76  | ADV0*    |
| 157 | OE1*     | 77  | OE0*     |
| 158 | VCC5     | 78  | VCC3     |
| 159 | ADSP1*   | 79  | ADSP0*   |
| 160 | GND      | 80  | GND      |

 Table 55. L2 SRAM Module Connector Pin Assignments (Continued)

### 11.3.20 RISCWatch Connector J19

Figure 58. 2x8 RISCWatch Connector

#### Table 56. RISCWatch Connector Pin Assignments

| Pin No. | Signal Name      |
|---------|------------------|
| 1       | CHECK_STOP#      |
| 2       | HDWR_RESET#      |
| 3       | RESET_INTERRUPT# |
| 4       | CNTL/SCAN_DATA   |
| 5       | SHIFT_CLK        |
| 6       | +RUN/-BREAKPOINT |
| 7       | SCAN_IN          |
| 8       | SCAN_OUT         |
| 9       | GROUND           |
| 10      | <key></key>      |
| 11      | GROUND           |
| 12      | RESERVED         |
| 13      | RESERVED         |
| 14      | +5 VOLTS         |
| 15      | OCS_OVERRIDE     |
| 16      | RESERVED         |

### 11.3.21 Battery Connector BT2

The battery type is CR2032 3 Volt. Insert the battery with + side up.





### 11.3.22 Reference Design Board Connector Footprint #1



IBM



### 11.3.23 Reference Design Board Connector Footprint #2

80.3





PawerPa

### 11.4 Enclosure

The Reference Design Board has a standard BabyAT form factor. It will fit within enclosures manufactured by a variety of companies. The keyboard/mouse connector type should be considered when selecting a enclosure. Additional cooling options may be required.

The following venders supply enclosures:

Olson Metal Products Company Inc. Attn: Michelle Seay 1903 N. Austin Street Seguin, Texas 78155 1-800-951-9517 or (210) 379-7000

AT Desktop model number: CC300249 Medium Tower model number: CC400000

Altex Electronics 11342 IH-35 North San Antonio, Texas 1-800-531-5367 or FAX (210) 637-3264

| Mini Tower model number   | STC-05 |
|---------------------------|--------|
| Medium Tower model number | STC-08 |
| Full Tower model number   | STC-16 |

Mega-Tech Marketing Inc. 3900-D Drossett Dr. Austin, Texas

| Mini Tower model number | A6601 |
|-------------------------|-------|
| Full Tower model number | A5561 |

Note: IBM makes no recommendations regarding vendors of any components.

In planning the layout of an enclosure, the height of the items in Table 57 should be considered.

| Item                     | Approximate Height |
|--------------------------|--------------------|
| 3.3V regulator heat sink | 26.0 mm            |
| SIMMs (seated)           | 28.4 mm            |
| L2 SRAM SIMM (seated)    | 28.4 mm            |

#### Table 57. Height Considerations

# Section 12 Physical Design Guidelines

## **12.1 General Considerations**

These guidelines are given to aid designers with the physical design phase of their PowerPC reference design board. The guidelines are not intended to replace good physical design practices for the signal types and frequencies discussed, but to supplement standard practice by pointing out sensitive and critical areas. Some discussion of the IBM implementation of the reference board is also included to establish the context for the wiring guidelines.

### 12.1.1 Construction

The general construction of the PowerPC 603/604 reference board (reference board) is shown in Figure 59. It is constructed with two high frequency signal layers in the center, two power planes, and two external general purpose signal layers.

| Signal layer, general purpose         Power plane         Signal layer, clocks and high frequency         Signal layer, clocks and high frequency         Power plane         Signal layer, clocks and high frequency         Signal layer, clocks and high frequency         Signal layer, clocks and high frequency         Signal layer, general purpose |
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|

### Figure 59. Signal and Power Layers





A top view of a typical wiring channel, as implemented on the reference board, is shown in Figure 60 (all dimensions are shown in inches). Minimum trace width is .006" (at 1:1) and minimum space width is .004" (at 1:1).



Figure 60. Typical Wiring Channel Top View

For fabrication information, see Figure 61.



Figure 61. PowerPC 603/604 Board Fabrication



### 12.1.2 General Wiring Guidelines

1. A power (ground or voltage) plane split occurs where there is a discontinuity in the plane. As shown in Figure 62, route wires across splits in a power plane in the most perpendicular manner possible. Do not run wires parallel to the split in close proximity to the split.



Figure 62. Power Plane Split

- 2. Minimize the number of wires on the top surface of the board that cross under the clock generator. Do not run any wires close to the crystal connections.
- 3. If a wire is routed near a via which is part of a clock net, there must be at least one vacant wiring channel between the wire and the clock via.
- 4. Several groups of nets require special attention to ensure correct system operation. They are listed below in order of the importance of meeting the design rules that are suggested for that group. For example, ensuring that the clock nets are routed according to the design rules suggested in section 12.2 is more important than ensuring that the PCI bus nets are routed according to the design rules suggested in section 12.5. The ideal system design will meet all of the suggested design rules, but this information is included to guide the designer in case some tradeoffs have to be evaluated.
  - Clock nets.
  - CPU bus nets and timing critical nets.
  - PCI bus nets.
  - Noise sensitive nets.
  - Other nets.

# 12.2 Clock Nets

- 1. Clock nets are the most critical wiring on the board. Their wiring requirements should be given priority over the requirements of other groups of signals.
- 2. Clock nets are to have a minimum number of vias.
- 3. No clock wires may be routed closer than one inch to the edge of the board.
- 4. Clock nets with more than two nodes (devices connected to them) are to be daisychained. Stubs and star fanouts are not allowed.

PowerPC

- 5. Clock nets are to be routed as much as possible on internal signal planes.
- 6. Where series termination resistors are required, place them as close as possible to the clock generator.
- 7. Route a ground trace as a shield in the adjacent wiring channel on both sides of the clock trace. It is a good practice to periodically (every inch or so) connect these shield traces to the ground plane. Completely surround the clock trace with shield traces.
- 8. Table 15 shows the length and tolerances of the clock nets. All dimensions are shown in inches. The Design Rule column shows the guideline, and the Reference Board column shows the actual length of the net on the reference board.

| Net            | Design Rule          | Reference Board | Tolerance (Inch)     |
|----------------|----------------------|-----------------|----------------------|
| SYSCLK/PCLK_EN | а                    | 9.5             | 0.3                  |
| L2_BCLK<4>     | а                    | 9.5             | 0.3                  |
| L2_BCLK<3:0>   | a–5                  | 4.5             | 0.3                  |
| 663_BCLK       | а                    | 9.5             | 0.3                  |
| 664_BCLK       | а                    | 9.5             | 0.3                  |
| 664_PCI_CLK    | а                    | 9.5             | 0.3                  |
| PCI_CLK<4:1>   | a+0.5                | 10.0            | 0.3                  |
| ISA_CLK        | As Short as possible |                 | As Short as possible |

Table 58. Clock Net Lengths (  $7 \le a \le 10$  )

# 12.3 CPU Bus Nets

- 1. The CPU bus nets shown in Table 59 are to be daisy-chained. Stubs and star fanouts are not allowed.
- 2. The wiring order is U4, U33, U32, U5, U37, U38, and J3.
- 3. Route nets so as to minimize noise reception. Make these nets as short as possible.

| Table 59. | <b>CPU Bus Nets</b> |
|-----------|---------------------|
|-----------|---------------------|

| A<31:0>    |
|------------|
| D<63:0>    |
| DP<7:0>    |
| AACK_60X#  |
| ARTRY_60X# |
| BR_60X#    |
| BG_60X#    |
| SHD_6014#  |
| TS_60X#    |
| XATS_60X#  |
| TT<4:0>    |
| TSIZ<2:0>  |
| TBST_60X#  |
| GBL_60X#   |
|            |



### Table 59. CPU Bus Nets (Continued)

| DRTRY_60X# |  |
|------------|--|
| TA_60X#    |  |
| TEA_60X#   |  |

# **12.4 Timing Critical Nets**

The timing of the nets shown in Table 60 is critical. Make these nets as short as possible to reduce board delays as much as possible.

| CKSTP_OUT_60X#    |
|-------------------|
| INT_60X#          |
| DPE_60X#          |
| MCP_6034#         |
| SMI_6034#         |
| ESP_TMS_60X       |
| ESP_TCK_60X       |
| ESP_TDI_60X       |
| ESP_TDO_60X       |
| HALTED/RUN_NSTOP  |
| SRAM_ADS/ADDR0    |
| SRAM_CNT_EN/ADDR1 |
| SRAM_ALE          |
| SRAM_WE#          |
| SRAM_OE#          |
| TAG_MATCH         |
| TAG_WE#           |
| TAG_VALID         |
| TAG_CLEAR#        |
|                   |

### Table 60. Timing Critical Nets

PowerPC

### 12.5 PCI Bus Nets

- 1. The PCI bus nets shown in Table 61 are to be daisy-chained. Stubs and star fanouts are not allowed.
- 2. The wiring order is M2, U4, U5, U7, J25, J26, and J27.
- 3. Route these nets so as to minimize noise reception and timing delays. Make these nets as short as possible.

| AD<31:0>       |
|----------------|
| PCI_FRAME#     |
| PCI_TRDY#      |
| PCI_IRDY#      |
| PCI_STOP#      |
| PCI_DEVSEL#    |
| PCI_PERR#      |
| PCI_SERR#      |
| PCI_C/BE<3:0># |
| PCI_LOCK#      |
| PCI_PAR        |

#### Table 61. PCI Bus Nets

### 12.6 Group 2A: Noise Sensitive Wires

These nets are noise sensitive. Route them so as to minimize noise reception. Make these nets as short as possible.

| BUFF_PS_POWER_GOOD |
|--------------------|
| MAN_RESET_R        |
| BUFF_MAN_RESET     |
| POWER_GOOD/RESET   |
| SYS_RESET          |
| PCI_RESET          |
| HRESET_60X         |
| SRESET_60X         |
| ESP_TRST           |
| HDWR_RESET         |
| ESP_TRST_60X       |
| RESETDRV           |
| ISA_RESET          |
|                    |

#### Table 62. Noise Sensitive Nets



# **12.7 8mm Tape Contents and Extract Instructions**

Part Number = MPRH07INU-01

### 12.7.1 Download Instructions

The enclosed 8mm tape was created using the tar command. First find the address of the 8mm tape drive by executing the following command:

isdev –C –c tape.

Then change the block size to 1024 by executing the following command:

chdev –l rmt0 –a block\_size=1024

To extract the data, create a directory and ensure that at least 80M of free space is available. Use the cd command to get to the created directory and type the following:

tar -xvf/dev/rmt0

### 12.7.2 Cadence Version

- Concept=version 1.7–S1
- Allegro=version 8.0 or later
- packagerXL

### 12.7.3 Tape Contents

The tape contains the following directories:

PXL

- Pst.\* files, packager files
- \*View\* files, Allegro feedback files
- **bom.**\* **files**, bill of material files

SCR

Script files

Flatlab

· Logic models used for this design

Harley (603/603 Reference Board)

- Schematic data
- Postscript plots Each page=plot.\* total=\*.ps

tscr

• Cross reference sheets.

# Section 13 Errata for Reference Design Release 2.1

This is the errata section of release 2.1 of the 603/604 Reference Design. This is not the final release of this reference design. This release contains errata that will be cured in sub-sequent releases according to the reference design roadmap. Some of these errata are due to board level errata, and some are due to individual device errata.

Note that all of the workarounds for the errata described herein were implemented during the physical design of the board. Circuitry, devices, and connections shown in this section are shown in the schematics in section 15, and do not need to be added to the board.

Section 13.1 discusses the roadmap for the reference design.

Section 13.2 describes board level errata and workarounds.

Section 13.3 describes the logic workarounds associated with 660 bridge errata and gives the logic design files for the PALs that were chosen to implement the workarounds. The connectivity of these PALs is shown in the schematics in section 15. Descriptions of the individual errata can be found in section 13.4. Note that due to physical design constraints, the PALs used to implement the workarounds on the reference design are slightly different than those used to implement the workarounds on the generic system discussed in section 13.4, although the resulting logical function of both sets of PALs is identical.

Section 13.4 is exerpted from the 8/9/95 release of the 660 Bridge Revision 1.1 Errata Summary. This section describes each of the 660 bridge errata, the suggested workarounds, and sample logic design files for PALs to implement the workarounds in a generic system.

# 13.1 PowerPC 603/604 Reference Design Roadmap

Table 63 shows the release roadmap for the reference design. There are three releases expected for the 603/604 Reference Design, 2.0, 2.1, and 3.0. Each release consists of both a reference design, consisting of the intangible design and the documentation thereof (see section 1.1), and a reference board, which consists of the actual populated circuit board.

Each release of the reference design contains functional specifications that describe the intended behavior of the final (release 3.0) design, the schematic and BOM of the current release, and an errata section that details the functional and implementation differences between the current level and the final level.





| Reference Board Level                  | Release 2.0                                                 | Release 2.1                                                 | Release 3.0 |
|----------------------------------------|-------------------------------------------------------------|-------------------------------------------------------------|-------------|
| Circuit Board Level                    | 2.0                                                         | 2.1                                                         | 3.0         |
| IBM27-82664 Controller Level           | 1.0                                                         | 1.1                                                         | 1.2         |
| IBM27-82663 Buffer Level               | 1.0                                                         | 1.0                                                         | 2.0         |
| (IBM27-82660 Chipset Level)            | (1.0)                                                       | (1.1)                                                       | (2.0)       |
| Reference Board Function               | Limited                                                     | Full                                                        | Full        |
| Errata Quantity                        | Significant                                                 | Limited                                                     | None        |
| Intended Customer Availability         | IBM Internal Use                                            | Limited                                                     | General     |
| Reference Design (Documentation) Level | Release 2.0                                                 | Release 2.1                                                 | Release 3.0 |
| Functional Spec Level                  | 3.0                                                         | 3.0                                                         | 3.0         |
| BOM and Schematic Level                | 2.0                                                         | 2.1                                                         | 3.0         |
| Errata Section Content                 | Reference Board<br>Release 2.0<br>Errata and<br>Workarounds | Reference Board<br>Release 2.1<br>Errata and<br>Workarounds | None        |

| Table 63. PowerPC 603/604 Reference Design Roadma |
|---------------------------------------------------|
|---------------------------------------------------|

Release 2.0 of the reference design contains version 1.0 of the 660 Bridge chipset, and requires a significant quantity of workarounds for the corresponding errata. Release 2.0 has limited functionality and is intended for IBM internal use. The schematic and the BOM match the actual release 2.0 reference board, while the functional specification describes the expected operation of the final design. The errata section describes the errata and workarounds required for the release 2.0 reference board, and details the differences between the actual operation of the release 2.0 board and the expected operation of the final design.

Likewise, release 2.1 of the reference design contains version 1.1 of the 660 Bridge chipset, and requires a limited quantity of workarounds for the corresponding errata. Release 2.1 has full functionality and is intended for limited release. The schematic and the BOM match the actual release 2.1 reference board, while the functional specification describes the expected operation of the final design. The errata section describes the errata and workarounds required for the release 2.1 reference board, and details the differences between the actual operation of the release 2.1 board and the expected operation of the final design.

Release 3.0 of the reference design contains version 2.0 of the 660 Bridge chipset, requires no workarounds and contains no errata. Release 3.0 has full functionality, has been guard-band tested, and is intended for general release. The schematic and the BOM and the functional specification all match the final, release 3.0 reference board.

This document contains several references to the 603/604 Reference Design Power Management Specification, which was not available at the date of printing of the reference design documentation.

# 13.2 Release 2.1 Board Level Errata

### 13.2.1 Driving 32MB 72-pin DRAM SIMMs

Release 2.0 of the reference design documentation incorrectly stated that up to 128MB of DRAM could be installed on the reference board. To do so requires the use of four 32MB (72 pin) devices, which presents a greater load to the memory controller than is supported. To drive four 32MB SIMMs requires the installation of buffers on the WE[1:0] and MA[11:0] lines. These buffers are not supplied on the reference board.

### 13.2.2 CPU Data Bus 33 Ohm Series Resistors

Due to a change in the recommended implementation of the 660 bridge, 33 ohm series resistors have been added to the reference design. These resistors are placed between the 663 buffer and all other connections to the CPU data (and parity) bus. These resistors will remain in place for the final version of the reference design.



# 13.3 Reference Design Errata for Revision 1.1 of the 660 Bridge

Release 2.1 of the reference design uses revision 1.1 of the 660 bridge (663 rev. 1.0 and 664 rev. 1.1). This section describes the workarounds associated with 660 bridge errata and gives the logic design files for the PALs that were chosen to implement the workarounds. The connectivity of these PALs is shown in the schematics in section 15. Descriptions of the individual errata can be found in section 13.4. Note that due to physical design constraints, the PALs used to implement the workarounds on the reference design are slightly different than those used to implement the workarounds on the generic system discussed in section 13.4, although the resulting logical function of both sets of PALs is identical.

### 13.3.1 Workaround Implementation

The following items were implemented on the reference design to work around the errata associated with revision 1.1 of the 660 bridge.

- 1. Advisory 1 is implemented by using the corrected revision of the SCSI controller.
- 2. Errata 3 is not applicable since no CPU bus targets are used.
- 3. Errata 4 workaround is implemented by not executing ECIWX or ECOWX instructions.
- 4. Errata 9 workaround is implemented as suggested depending on the CPU family. For 604 boards, TT[2] connects between the CPU bus and the 664, and has no pull-down resistors. For 603e boards, TT[2] is cut (by not populating a jumper) between the CPU and the 660. TT[2]\_CPU is pulled down using a 500 ohm resistor. TT[2]\_660 is pulled down using a 500 ohm resistor.
- 5. Errata 12 is not applicable, since the 2.1 reference design uses revision 1.0 of the 663, which does not require the 100 ohm series resistor.
- Errata 14 is implemented in 604 designs by not installing pullup resistors on TT[0:4]. On 603e reference designs, TT[2] is connect as described in errata 9, and TT[0,1,3,4] have no pull-up resistors.
- 7. Errata 15 workaround is not comprehensive, and involves changing ROM accesses from 1-byte reads to 4-byte reads. Other workarounds are TBD.
- 8. Errata 16 workaround is to not use PCI\_LOCK#.
- 9. Three PALs implement the remaining workarounds for the 660 bridge.
  - PAL HPP1 is located at M6.
  - PAL HCn is located at M7.
  - PAL HBROOM is located at M8.

Note that this set of PALs is used for both the 603e and 604 versions of the reference design.

### 13.3.2 HPP1 Reference Design Workaround PAL

This PAL is identical to the HPP1 PAL described in section 13.4.



13.3.3 HCn Reference Design Workaround PAL TITLE HC.pds PATTERN none **REVISION 1.0** COMPANY IBM DATE 08/07/95 CHIP \_HC PALCE16V8 ;----- PIN Declarations -----; ; Predefined ; ;PIN 1 CPU\_CLK ; CLOCK ;PIN 10 GND ; GROUND ; OUTPUT ENABLE FOR REGISTERED OUTPUTS ;PIN 11 REG OE# ;PIN 20 VCC ; VCC ; Inputs ; PIN 2 BG\_IN\_ ; INPUT PIN 3 ABB\_ ; INPUT PIN 4 BR\_IN\_ ; INPUT PIN 5 MASK\_BG2 ; INPUT PIN 6 MASK\_BG1 PIN 7 MASK\_BR ; INPUT ; INPUT PIN 8 DBB\_ ; INPUT PIN 9 MASK\_BG3 ; INPUT ;PIN 9 PCI\_GNT\_IN\_ ; INPUT ; ; outputs ; PIN 12 CPU\_A0 COMB ; COMBINATIONAL COMB PIN 13 BR\_OUT\_ ; COMBINATIONAL PCI\_GNT\_OUT\_ COMB ;PIN 17 ; COMBINATIONAL COMB PIN 19 BG\_OUT\_ ; COMBINATIONAL ; ; Internal Registers ; ; PIN 14 PIN 15 DEL\_ABB\_ REG ; REGISTERED ; REGISTERED DEL\_BG\_ PIN 16 REG PIN 18 MASK PCI GNT REG ; REG





```
;----- Boolean Equation Segment -----
;
EQUATIONS
;
   Output enables for Comb logic (Reg OE's controllered by pin 11)
;
;
CPU_A0.TRST = ABB_ * /DEL_ABB_ ;for Errata #6
;
;
   Equations for internal registers
;
DEL_BG_ = BG_IN_
DEL_ABB_ = ABB_
MASK_PCI_GNT = /ABB_ * DEL_ABB_ * CPU_A0 * /DBB_ ;for Errata #11
           + MASK_PCI_GNT * /DBB_
                                           ; Delay granting PCI to
                                          ; the CPU when a CPU to
; PCI_GNT_OUT_ = PCI_GNT_IN_
                                         ; PCI cycle is pipelined
;
            + MASK_PCI_GNT
                                         ; over the data tenure of
                                           ; the previous cycle
BG_OUT_ = BG_IN_
        + MASK_BG1
                             ;for Errata #5
        + MASK_BG2
                              ;for Errata #5
                              ;for Errata #7
        + MASK BG3
CPU_A0 = GND
                              ;for Errata #6
BR_OUT_ = BR_IN_
        + MASK_BR
                             ;for Errata #8
;----- END OF FILE ------
```



13.3.4 HBROOM Reference Design Workaround PAL TITLE HBROOM.pds PATTERN none **REVISION 1.0** COMPANY IBM DATE 08/07/95 CHIP \_HBROOM PALCE16V8 ;----- PIN Declarations -----; Predefined ; ; ;PIN 1 CPU\_CLK ; CLOCK ;PIN 10 GND ; GROUND ;PIN 11 REG\_OE# ; OUTPUT ENABLE FOR REGISTERED OUTPUTS ;PIN 20 VCC ; VCC ; ; Inputs ; ;PIN 2 ; INPUT PIN 3 PCI\_GNT\_IN\_ ; INPUT ABB\_ ; INPUT PIN 4 ;PIN 5 ; INPUT ;PIN 6 ; INPUT PIN 7 DBB ; INPUT ; INPUT PIN 8 TA PIN 9 SRAM\_OE\_ ; INPUT PIN 16 MASK\_PCI\_GNT ; INPUT ; ; Outputs ; PIN 17 PCI\_GNT\_OUT\_ COMB ; COMB ; ; Internal Registers ; ; REG PIN 12 DEL\_ABB\_ REG PIN 13 MASK\_7A REG ; REGISTERED PIN 14 MASK\_7B REG ; REGISTERED PIN 15 MASK\_BG3 REG ; REG PIN 18 TA\_CNT0 REG ; PIN 19 TA\_CNT1 REG ;



#### Errata



;----- Boolean Equation Segment -----Output enables for Comb logic (Reg OE's controllered by pin 11) ; ; Equations for internal registers DEL\_ABB\_ = ABB\_ ; ; Below is fix for Errata #7B, 11, 13, ;  $TA\_CNT0 = /TA\_CNT0 * /TA\_$ + TA\_CNT0 \* /DBB\_ \* TA\_ TA\_CNT1 = TA\_CNT0 \* /TA\_ + TA\_CNT1 \* /DBB\_ MASK\_BG3 = (/TA\_CNT0 + /TA\_CNT1) \* SRAM\_OE\_ \* /DBB\_ ;ERR 13 + /ABB\_ \* /SRAM\_OE\_ \* /DBB\_ ;ERR 7B + PCI\_GNT\_IN\_ \* /DBB\_ ;ERR 11 + MASK\_7A \* /ABB\_ \* DEL\_ABB\_\* /DBB\_ ;ERR 7A + MASK\_7B \* /(/ABB\_ \* DEL\_ABB\_) \* /DBB\_ ;ERR 7A ;ERRATA 7 (fix for Async caches) ;MASK\_7B feeds wires to CPUPAL MASK\_BG3 input to be ; included in BG equation shown below: ; ;BG\_OUT\_ = BG\_IN\_ + MASK\_BG2 ;for Errata #5 ; + MASK\_BG1 ;for Errata #5 ; ;for Errata #7 + ABB\_ \* /DEL\_ABB\_ ; + MASK BG3 \* /DBB ; for Errata #7 (Asych cache fix) MASK\_7A = PCI\_GNT\_IN\_ + MASK\_7A \* /(/ABB\_ \* DEL\_ABB\_) MASK\_7B = MASK\_7A \* /ABB\_ \* DEL\_ABB\_ + MASK\_7B \* /(/ABB\_ \* DEL\_ABB\_) PCI\_GNT\_OUT\_ = PCI\_GNT\_IN\_ + MASK PCI GNT ;----- END OF FILE ------

# 13.4 660 Bridge Revision 1.1 Errata, 8/9/95 Release

This section contains a subset of the 8/9/95 release of the 660 bridge revision 1.1 errata summary. The errata summary contains generic example PALs which are not identical to those used on the reference design. The function of the two sets of PALs is identical; only the parsing of the logic among the devices is different.

Section 13.4.1 describes the invididual 660 bridge errata and their associated workarounds.

Section 13.4.2 contains the logic design files of the PALs chosen to implement the workaround logic.

Section 13.4.3 describes the installation of the PLDs in a generic system.

### 13.4.1 Individual 660 Bridge Errata

The following sections contain a detailed breakdown of individual 660 Bridge Errata. All equations are shown in PALASM<sup>™</sup> format: INVERT is /, OR is +, and AND is \*. The term *performance* refers to the number of clock cycles required to complete an operation.

### Advisory 1 ... NCR 53C810 SCSI Controller

Date ..... 6/21/95

**Functional** ...... On certain PCI configuration writes to the SCSI controller, the 664 will wait several (>3) PCI clocks before asserting IRDY#. Under these conditions the SCSI controller appears to latch in the write data when it asserts TRDY# even if IRDY# is not yet asserted. The manufacturer states that this problem exists on NCR part number 609–0391399, but that it has been corrected on later parts, starting with part number 609–1391635.

Workaround .... Use part number 609–1391635 or later.

Impact ..... None.

#### Errata 1 ..... MIO Test

Date ..... 6/09/95

Functional ..... The 664 MIO test function is incorrect.

Workaround .... None.

Impact ..... None. This errata only affects chip-level testing.

### Errata 2..... PCI Busmaster Timing

**Date** ..... 6/19/95

**Functional** ...... When a PCI busmaster accesses system memory, the 664 CPU bus arbiter samples FRAME#, AD[31:30], and C/BE[3:0] on CPU clock edges rather than on PCI clock edges. If these signals are switching at the time of sampling, then the PCI bus may hang (the 664 may not assert TRDY#).

Workaround ....

**Option 1:** Set the CPU bus frequency below 50Mhz to ensure that the signals are not sampled while switching.





**Option 2:** Separate the FRAME# signal to the 664 from the rest of the PCI bus by a PAL. When a PCI busmaster runs a cycle, hold FRAME# (as an input to the 664) deasserted until the second (low) half of the PCI clock, so that the 664 samples it active on the rising edge of PCI CLK.

Impact ...... Option 1 affects maximum operating frequency. Option 2 has no effect on performance, but may affect the maximum operating frequency of the PCI bus.

#### Errata 3 ...... TA# Not Tristated for CPU Bus Targets

**Date** ..... 6/09/95

- **Functional** ..... The 664 fails to tristate TA# when a cycle is claimed (using CPU\_BUS\_CLAIM#) by a CPU bus target and the CPU bus is not pipelined and the L2 is enabled.
- **Workaround** .... Disable the L2 when using a CPU bus target. Other workarounds TBD.

#### Errata 4 ..... ECIWX, ECOWX and TBST#

- Date ..... 6/09/95
- **Functional** ..... If an ECIWX or ECOWX bus operation is run with TBST# active, then the 664 incorrectly treats the cycle as a burst by providing four TA# assertions. However, when an ECIWX or ECOWX bus operation is run, the TBST# and TSIZE do not actually define the tranfer size, the size is always 4 bytes.
- **Workaround** .... Do not execute ECIWX or ECOWX instructions.
- **Impact** ...... This workaround has no effect on performance or maximum frequency.

#### Errata 5..... PCI Busmaster Disconnect on Refresh

Date ..... 6/19/95

- **Functional** ...... The 664 asserts spurious TA#s when a PCI busmaster read from memory is target–disconnected due to a memory refresh request while a CPU to PCI address tenure is outstanding.
- Workaround .... Separate the BG1# (and BG2# if MP) signal between the 664 and the CPU by a PAL. When a PCI busmaster access to memory is target disconnected, deassert BG1# (and BG2#) for six PCI CLKs.
- Impact .......... This workaround has negligible impact on performance but may affect the maximum operating frequency of the CPU bus.

### Errata 6 ..... PCI Busmaster Hang

| Date 6/1 | 9/95 |
|----------|------|
|----------|------|

- **Functional** ..... PCI to memory reads hang when the PCI busmaster initiates the transaction while a CPU to memory data tenure is outstanding and a CPU to PCI address tenure is outstanding.
- Workaround .... Drive CPU\_ADDR[0] low on the CPU bus clock following the assertion of AACK#.



#### Errata 7 ..... Bus Hang During L2 Read Hit + CPU to Memory + PCI to Memory

Date ..... 7/11/95

- **Functional** ..... If a PCI busmaster begins a system memory access while a CPU to memory address tenure is pending and an L2 read hit data tenure is pending, then the CPU and PCI busses will hang (TA# and TRDY# are never asserted).
- Workaround .... Separate the BG1# (and BG2# if MP) signal between the 664 and the CPU by a PAL. Deassert BG1# (and BG2#) on the clock following the assertion of AACK#. If asynchronous SRAM is used in the L2, then also deassert BG1# (and BG2# if MP) while DBB# is active, from the time PCI\_GNT# goes inactive until ABB# has asserted twice.
- Impact ...... This workaround has negligible impact on performance but may affect the maximum operating frequency of the CPU bus.

#### Errata 8 ..... Back-To-Back PCI Busmaster Write

- **Date** ..... 6/22/95
- **Functional** ...... The CPU and PCI busses hang if a PCI busmaster write to memory begins while the CPU is asserting BR# and the CPU address bus is becoming free from the broadcast snoop caused by a previous PCI busmaster write to memory.

# **Workaround** .... Separate the BR1# (and BR2# if MP) signal from the 664 to the CPU by a PAL. Deassert BR1# (and BR2#) while PCI\_CLK is high and a PCI busmaster is accessing memory.

**Impact** ..... This workaround has negligible impact on performance but may affect the maximum operating frequency of the CPU bus.

#### Errata 9 ..... 603 Snoop on PCI Busmaster Write

- Date ..... 6/27/95
- **Functional** ..... The snoop operation that the 664 broadcasts on the CPU address bus when a PCI busmaster begins a write to memory is Write–with–Kill (00110b). For a 603, the snoop is supposed to be Write–with–Flush (00010b).
- **Workaround** .... In 603/603e designs, cut the TT[2] signal between the 664 and the CPU bus. Pull both both signals (664\_TT[2] and CPU\_TT[2]) down with 500 ohm resistors. This workaround is not required in 604 designs.
- Impact ...... This workaround has no effect on performance or maximum operating frequency.

#### Errata 10 .... CPU to PCI Bus Clocks at 3:1

Date ..... 7/21/95

- **Functional** ..... If the CPU:PCI clocks are running at a frequency ratio of 3:1, and a CPU to memory data tenure is pending, then PCI busmaster to memory accesses hang.
- **Workaround** .... Do not operate the CPU:PCI bus clocks at 3:1.
- **Impact** ..... This workaround has no effect on performance or maximum frequency.





### Errata 11 ..... PCI Bus Hang On Pipelined CPU to PCI Master Abort

- **Date** ..... 8/08/95
- **Functional** ..... Normally, when a CPU initiates a transfer to the PCI bus, and the 660 bridge initiates the PCI transaction before the CPU data tenure begins (the CPU bus is pipelined), the FRAME# is held asserted (more than the usual 2 PCI\_CLKs) until the CPU data tenure begins. However, if the 660 bridge detects a PCI master abort condition (due to no DEV-SEL#) before the CPU data tenure begins, then the 660 bridge will hang the PCI bus. The CPU bus transfer will complete normally.

Note that if the PCI target watchdog timer is enabled then the busses will not hang, since the hung PCI data phase will cause the PCI cycle to terminate after 2000 PCI clocks. However, if the CPU attempts to again access the PCI bus before this point, then the CPU cycle will be lost (terminated on the CPU bus without executing on the PCI bus).

- **Workaround** .... Separate the PCI\_GNT# signal from the PCI arbiter to the 664 by a PAL. Deassert PCI\_GNT# (to the 664) from the time the CPU starts a cycle to the PCI until the CPU is no longer pipelined (DBB# goes inactive).
- Impact ..... This workaround has negligible impact on performance but may affect the maximum operating frequency of the CPU bus.

#### Errata 12 .... 663 Memory Read

Date ..... 7/24/95

- **Functional** ...... Under certain conditions (CPU\_RDL\_OPEN goes low before MEM\_RD\_SMPL goes low) during a CPU to memory read transfer, the 663 may supply corrupted data to the CPU bus on CPU\_DATA[1, 3, 5, ...].
- **Workaround** .... Add a 100 ohm series resister to the CPU\_RDL\_OPEN signal to slow its falling edge. This workaround is still under analysis.
- Impact ...... This workaround has no effect on performance but may affect the maximum operating frequency of the CPU bus.

#### Errata 13 .... Extraneous CPU to PCI Cycle

Date ..... 8/8/95

- **Functional** ..... Normally, if a CPU to PCI memory write is pending, and a PCI busmaster initiates a system memory access, then the CPU cycle is retried. Under certain conditions however, the CPU to PCI transaction is also posted inside the 660, causing the CPU to PCI transaction to be executed once by the 660 and once by the CPU. Additionally, the 660 executes the posted transaction with random levels on the C/BE# lines.
- Workaround .... Separate the BG1# (and BG2# if MP) signal between the 664 and the CPU by a PAL. Deassert BG1# (and BG2#) from the beginning of each CPU bus address tenure until 4 CPU\_CLKs before the associated data tenure ends. This can be done by waiting until the 3rd TA# is received for memory cycles, or until one clock after AACK# on L2 cache hits.
- **Impact** ...... This workaround has a less than 2% impact on performance, and may affect the maximum operating frequency of the CPU bus.

| Errata 14  | TT[0:4] Float to ECIWX/ECOWX                                                                                                                                                                                                                                                                                                                                      |
|------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| Date       | 8/8/95                                                                                                                                                                                                                                                                                                                                                            |
| Functional | If the CPU TT[0:4] lines float to the value 1x10xb while a CPU data tenure is pending, then the 664 will malfunction, usually by exhibiting incorrect behavior on the TA# line.                                                                                                                                                                                   |
| Details    | During a CPU bus transfer, TT[0:4] are driven to a correct value, and then allowed to float for up to 16 CPU clocks in certain situations. The 664 incorrectly samples their value during the above conditions. As long as there are no current sources operating on the TT lines during the float, these lines will maintain their value due to bus capacitance. |
| Workaround | Do not put put pullup or pulldown resistors, TTL–type inputs, or any other current sources on TT[0, 2, 3]. For 603 or 603e designs only, workaround 9 overrides this workaround; pull down TT[2]_664 and TT[2]_CPU as shown in errata 9.                                                                                                                          |
| Impact     | This workaround has no effect on performance or maximum frequency.                                                                                                                                                                                                                                                                                                |

#### Errata 15 .... Spurious Set of the Flash Write Lockout Bit

- **Date** ..... 8/1/95
- **Functional** ...... While the 660 is configured for direct-connect ROM (PCI-based), and a ROM read cycle is pipelined over a single-beat CPU to memory write to an odd memory location, then the flash write lockout bit (located at register address FFFF FFF1h) may be inadvertantly set (without a write to the aforementioned address). Once written, this bit can only be reset via power on reset. If the bit sets the PCI-based flash ROM cannot be updated.

**Workaround** .... A hardware workaround is TBD. A possible software workaround is to prevent the above scenario, possibly by adding sync cycles before the ROM reads.

Impact ...... This workaround has no effect on performance or maximum frequency.

#### Errata 16 .... PCI Lock in 603 1:1 Mode

Date ..... 8/1/95

- **Functional** ...... While the 660 bridge is configured for 603 1:1 mode (which ensures a wait state between TS# and AACK#) the assertion of PCI\_LOCK# may cause a system hang.
- **Details** ..... This bug has only been predicted by system simulation, and has not been observed in the lab.
- **Workaround** .... Do not use PCI\_LOCK# while in 603 1:1 mode.
- Impact ...... This workaround has no effect on performance or maximum frequency.

#### Errata 17 .... 663 Parity Error Detection

**Date** ..... 8/4/95

**Functional** ..... Parity errors on the CPU and memory data busses are only reported by the 663 if there are an odd number of bytes containing parity errors. All single single bit errors (in the number of bytes transferred that beat) are reported, but double bit arrors may not be reported, even if the two errors are in different bytes.

Workaround .... TBD.

Impact ..... This errata has no effect on performance or maximum frequency.



; -;

; ;

;

; PIN

PIN

PIN

PIN

PIN

;PIN 9



#### 13.4.2 PAL Design Files

The following PAL equations describe the 660 team's implementation of the example logic equations contained in the workarounds for the errata. These are PALASM design files. Note that the PAL pinouts may not match the reference design PAL pinouts.

#### **HPP1 Design File** 13.4.2.1 TITLE HPP.pds PATTERN none **REVISION 1.0** COMPANY IBM DATE 06/29/95 CHIP \_FPP PALCE16V8 -----PIN Declarations ------Predefined PCI\_CLK ; CLOCK ;PIN 1 ;PIN 10 GND ; GROUND ;PIN 11 REG OE# ; OUTPUT ENABLE FOR REGISTERED OUTPUTS ;PIN 20 VCC ; VCC Inputs 2 IRDY ; INPUT from PCI bus 3 ; INPUT from PCI bus TRDY\_ ; INPUT 4 PCI\_CLK ; INPUT from PCI bus 5 STOP PCI\_GNT\_ ; INPUT from PCI bus arbiter 6 ;PIN 7 ; INPUT ;PIN 8 ; INPUT

; outputs ; **PIN 12** PCI FRAME b

| PIN 12        | PCI_FRAME_     | COMB | ; CONBINATIONAL goes to/from PCI   |
|---------------|----------------|------|------------------------------------|
| bus           |                |      |                                    |
| PIN 13        | 664_FRAME_     | COMB | ; COMBINATIONAL goes to/from Kauai |
| <b>PIN 19</b> | MASK_BR        | COMB | ; COMBINATIONAL goes to H603C PAL  |
| ;             |                |      |                                    |
| ; Intern      | al Registers   |      |                                    |
| ;             |                |      |                                    |
| PIN 14        | 664_OWN_PCI    | REG  | ; REGISTERED                       |
| PIN 15        | DEL_PCI_FRAME_ | REG  | ; REGISTERED                       |
| PIN 16        | MASK_BG0       | REG  | ; REGISTERED goes to H603C PAL     |
| PIN 17        | MASK_BG2       | REG  | ; REGISTERED goes to H603C PAL     |
| PIN 18        | MASK_BG1       | REG  | ; REGISTERED                       |

; INPUT



```
;----- Boolean Equation Segment -----
;
EQUATIONS
;
   Output enables for Comb logic (Reg OE's controllered by pin 11)
;
;
PCI_FRAME_.TRST = 664_OWN_PCI
664_FRAME_.TRST = /664_OWN_PCI
;
   Combinational and registered equations
;
;
DEL_PCI_FRAME_ = PCI_FRAME_
664_OWN_PCI = /PCI_GNT_ * PCI_FRAME_ * IRDY_
         + 664_OWN_PCI * /(PCI_FRAME_ * IRDY_)
PCI_FRAME_ = 664_FRAME_
                                ; Errata #2
664_FRAME_ = PCI_FRAME_
        + PCI_CLK * DEL_PCI_FRAME_ ; Errata #2
MASK_BG2 = /PCI_FRAME_ * /IRDY_ * /TRDY_ * /STOP_ ; Errata #5
       + MASK_BG2 * MASK_BG1
       + MASK_BG2 * MASK_BG0
MASK_BG1 = /PCI_FRAME_ * /IRDY_ * /TRDY_ * /STOP_ ; Errata #5
       + MASK_BG2 * /MASK_BG1 * /MASK_BG0
       + MASK_BG1 * MASK_BG0
MASK_BG0 = /PCI_FRAME_ * /IRDY_ * /TRDY_ * /STOP_ ; Errata #5
       + MASK_BG2 * /MASK_BG0
       + MASK_BG1 * /MASK_BG0
MASK_BR = /PCI_CLK * /PCI_FRAME_ * /664_OWN_PCI ;for Errata #8
;----- END OF FILE ------
```





| 13.4.2.2<br>TITLE | C3 PAL Design    | File         |                                      |
|-------------------|------------------|--------------|--------------------------------------|
| PATTERN           |                  |              |                                      |
| REVISION          |                  |              |                                      |
| COMPANY           | IBM<br>07/31/95  |              |                                      |
| DALE              | 07/31/95         |              |                                      |
| CHIP _C           | 2 PALCE16V8      |              |                                      |
| ;                 |                  | PIN          | Declarations                         |
| ; Prede:          | fined            |              |                                      |
| ;                 |                  |              |                                      |
|                   | CPU_CLK          |              | ; CLOCK                              |
| ;PIN 10           |                  |              | ; GROUND                             |
|                   | REG_OE#          | ;            | OUTPUT ENABLE FOR REGISTERED OUTPUTS |
| ;PIN 20           | VCC              |              | ; VCC                                |
| ;                 |                  |              |                                      |
| ; Input:          | S                |              |                                      |
| ;                 |                  |              |                                      |
|                   |                  |              |                                      |
| PIN 2             | BG_IN_           |              | ; INPUT                              |
| PIN 3             | ABB_             |              | ; INPUT                              |
|                   | BR_IN_           |              | ; INPUT                              |
|                   | MASK_BG2         |              | ; INPUT                              |
|                   | MASK_BG1         |              | ; INPUT                              |
| PIN 7             | MASK_BR          |              | ; INPUT                              |
| PIN 8             |                  |              | ; INPUT                              |
|                   | PCI_GNT_IN_      |              | ; INPUT                              |
| <b>PIN 17</b>     | MASK_BG3         |              | ; INPUT                              |
|                   |                  |              |                                      |
| ; output          | ts               |              |                                      |
| ;                 |                  | 0010         |                                      |
|                   | CPU_A0<br>BR OUT | COMB         | ; COMBINATIONAL                      |
| PIN 13<br>PIN 18  |                  | COMB         | ; COMBINATIONAL                      |
| PIN 18<br>PIN 19  |                  | COMB<br>COMB | ; COMBINATIONAL<br>; COMBINATIONAL   |
|                   | BG_001_          | COMB         | ; COMBINATIONAL                      |
| ;<br>; Intern     | nal Registers    |              |                                      |
| ;                 | MAL NUYIDUCID    |              |                                      |
| ,<br>PIN 14       | MASK_PCI_GNT     | REG          | ; REG                                |
| PIN 15            |                  | REG          | ; REGISTERED                         |
| PIN 16            |                  | REG          | ; REGISTERED                         |
|                   |                  |              | ,                                    |

```
;-----Soolean Equation Segment -----
;
EQUATIONS
;
; Output enables for Comb logic (Reg OE's controllered by pin 11)
;
CPU_A0.TRST = ABB_ * /DEL_ABB_ ;for Errata #6
;
;
   Equations for internal registers
;
DEL_BG_ = BG_IN_
DEL_ABB_ = ABB_
MASK_PCI_GNT = /ABB_ * DEL_ABB_ * CPU_A0 * /DBB_ ;for Errata #11
          + MASK_PCI_GNT * /DBB_
                                           ; Delay granting PCI to
                                          ; the CPU when a CPU to
PCI_GNT_OUT_ = PCI_GNT_IN_
                                         ; PCI cycle is pipelined
          + MASK_PCI_GNT
                                         ; over the data tenure of
                                            ; the previous cycle
BG_OUT_ = BG_IN_
        + MASK_BG1
                              ;for Errata #5
        + MASK_BG2
                              ;for Errata #5
        + MASK BG3
                              ;for Errata #7
CPU A0 = GND
                              ;for Errata #6
BR_OUT_ = BR_IN_
                              ;for Errata #8
        + MASK_BR
;------ END OF FILE ------
```



| 13.4.2.3 Broom PAL Des | sign File |                                        |
|------------------------|-----------|----------------------------------------|
| TITLE BROOM1.pds       |           |                                        |
| PATTERN none           |           |                                        |
| REVISION 1.0           |           |                                        |
| COMPANY IBM            |           |                                        |
| DATE 08/02/95          |           |                                        |
| CHIP _BROOM1 PALCE16V8 |           |                                        |
| ;                      | PIN       | Declarations                           |
| ;                      |           |                                        |
| ; Predefined           |           |                                        |
| ;                      |           |                                        |
| ; PIN 1 CPU_CLK        |           | ; CLOCK                                |
| ;PIN 10 GND            |           | ; GROUND                               |
| ;PIN 11 REG_OE#        |           | ; OUTPUT ENABLE FOR REGISTERED OUTPUTS |
| ;PIN 20 VCC            |           | ; VCC                                  |
| ;                      |           |                                        |
| ; Inputs               |           |                                        |
| ;                      |           |                                        |
| PIN 2 DBB_             |           | ; INPUT                                |
| PIN 3 PCI_GNT_IN_      |           | ; INPUT                                |
| PIN 4 ABB_             |           | ; INPUT                                |
| PIN 5 TA_              |           | ; INPUT                                |
| PIN 6 SRAM_OE_         |           | ; INPUT                                |
| ;PIN 7                 |           | ; INPUT                                |
| ;PIN 8                 |           | ; INPUT                                |
| ;PIN 9                 |           | ; INPUT                                |
| ;                      |           |                                        |
| ; Outputs              |           |                                        |
| ;                      |           |                                        |
| ;PIN 13                | COMB      | ; COMBINATIONAL                        |
| ;PIN 14                | COMB      | ; COMBINATIONAL                        |
| ;                      |           |                                        |
| ; Internal Registers   |           |                                        |
| ;                      |           |                                        |
| PIN 12 DEL_ABB_        | REG       | ; REG                                  |
| PIN 15 MASK_BG3        | REG       | ; REG                                  |
| PIN 16 MASK_7A         | REG       | ; REGISTERED                           |
| PIN 17 MASK_7B         | REG       | ; REGISTERED                           |
| PIN 18 TA_CNTO         | REG       | ;                                      |
| PIN 19 TA_CNT1         | REG       | ;                                      |

# PowerPC

```
;----- Boolean Equation Segment -----
; Output enables for Comb logic (Reg OE's controllered by pin 11)
   Equations for internal registers
;
DEL_ABB_ = ABB_
;
; Below is fix for Errata #7B, 11, 13,
TA\_CNT0 = /TA\_CNT0 * /TA\_
      + TA_CNT0 * /DBB_ * TA_
TA_CNT1 = TA_CNT0 * /TA_
      + TA_CNT1 * /DBB_
MASK_BG3 = (/TA_CNT0 + /TA_CNT1) * SRAM_OE_ * /DBB_ ;ERR 13
       + /ABB_ * /SRAM_OE_ * /DBB_
                                         ;ERR 7B
       + PCI_GNT_IN_ * /DBB_
                                         ;ERR 11
       + MASK 7A * /ABB * DEL ABB * /DBB
                                        ;ERR 7A
       + MASK_7B * /(/ABB_ * DEL_ABB_) * /DBB_
                                         ;ERR 7A
;ERRATA 7 (fix for Async caches)
;MASK_7B feeds wires to CPUPAL MASK_BG3 input to be included in BG
equation
   shown below:
;
;
;BG_OUT_ = BG_IN_
                         ;for Errata #5
       + MASK BG2
;
       + MASK_BG1
                          ;for Errata #5
;
       + ABB_ * /DEL_ABB_
                          ;for Errata #7
;
       + MASK BG3 * /DBB
                          ; for Errata #7 (Asych cache fix)
MASK_7A = PCI_GNT_IN_
      + MASK_7A * /(/ABB_ * DEL_ABB_)
MASK_7B = MASK_7A * /ABB_ * DEL_ABB_
      + MASK_7B * /(/ABB_ * DEL_ABB_)
;------ END OF FILE ------
```



#### 13.4.3 Workaround PAL Installation

Figure 63 shows a typical installation of the workaround PALs in a generic 603e/604 uniprocessor system.

PAL connections shown without an asterisk do not require any nets to be cut. Merely connect the PAL pin to the an existing net (eg: TA#) or in the case of the clocks, to another clock driver output.

\* Cut these nets between the 664 and everything else. Then connect the PALs to each side of the cut as shown. For example, cut the PCI\_FRAME# net at the 664, connect only the 664 PCI\_FRAME# pin to the 664\_FRAME# pin of the HPP1 PAL, and connect all other devices on the FRAME# net to the PCI\_FRAME# pin of the HPP1 PAL.



Figure 63. Generic Implementation PAL Installation

## Section 14 Bill of Materials

## 14.1 603e/604 Reference Design Bill of Materials

### 14.1.1 603e Bill of Materials

| No | Part Name               | Part<br>Number | Ref Des                  | Qty | Manufac-<br>turer<br>Name | Manufac-<br>turer<br>Part<br>Number | JE-<br>DEC_TYPE  | Part Description              |
|----|-------------------------|----------------|--------------------------|-----|---------------------------|-------------------------------------|------------------|-------------------------------|
| 1  | 10MQ040-SOIC            | 87F4917        | CR1, CR7                 | 2   | SANKEN                    | SFBP-54YL                           | D64              | 40V 1A SCHTK REC              |
| 2  | 29F040ROM_<br>MECH-MECH | 82G6496        | X3                       | 1   | AMP                       | AM29F040-<br>120JC                  | XPLCC32          | 512KX8 FLASH ROM              |
| 3  | 2N7002-SMD              | 31F2311        | Q1                       | 1   | MOTOROLA                  | 2N7002                              | SOT23            | 3 PIN FET TRANSISTOR          |
| 4  | 603–SMD                 | 26H4196        | U32                      | 1   | IBM                       | IBM25-PPC<br>603E-<br>FC-100-X      | QFP240           | 603e 100MHZ                   |
| 5  | 7406–SMD                | 17F7776        | U3, U28                  | 2   | TI                        | 7406                                | 14SO             | HEX INVERTER OC               |
| 6  | 74F08-SMD               | 61X9236        | U1, U29                  | 2   | NATL                      | FO8                                 | 14SO             | QUAD 2 INPUT AND GATE         |
| 7  | 74F11-SMD               | 17F7745        | U13                      | 1   | NATL                      | F11                                 | 14SO             | TRI 3 INPUT AND GATE          |
| 8  | 74F125-SMD              | 68X2888        | U16                      | 1   | NATL                      | 74F125                              | 14SO             | 74F125 BUFFERS 3 STATE        |
| 9  | 74F244-SMD              | 6480438        | U10, U11,U17–U20,<br>U40 | 7   | PHILIPS                   | 74F244                              | SO20W            | OCTAL BUFF/DRIVER             |
| 10 | 74F245-SMD              | 55X8091        | U12                      | 1   | PHILIPS                   | 74F245                              | SO20W            | OCTAL TRANSCEIVER             |
| 11 | 74F74-SMD               | 61X9238        | U21                      | 1   | NATL                      | F74                                 | 14SO             | DUAL"D"FF W/CLEAR & PRESET    |
| 12 | 74HCT14-SMD             | 37F9034        | U2                       | 1   | PHILIPS                   | 74HCT14                             | 14SO             | 74HCT14 SCHMT<br>TRIGGER INV  |
| 13 | 8042H-SMD               | 1054195        | U27                      | 1   | INTEL                     | 8042H                               | PLCC44           | KEYBOARD<br>CONTROLLER        |
| 14 | 8G4756-SMD              | 08G4756        | CR6                      | 1   | MOTOROLA                  | MMBD914L<br>T1                      | SOT23            | 70V 200MA SWC DIODE           |
| 15 | BATTERY_CONN-<br>CONN   | 19G2441        | M5                       | 1   | SONY                      | CR2-032Q                            | CONN_<br>19G2441 | BATTERY HOLDER                |
| 16 | BATTERY_MECH-<br>MECH   | 15F8409        | B1                       | 1   | SONY                      | CR2-032Q                            | PART             | BATTERY 3.0V                  |
| 17 | BERG1X2-DIP             | 6181127        | J1,J8–J11,J35            | 6   | BERG                      | 69190–502                           | BERG1X2          | 1X2 100MIL HEADER<br>VERTICAL |
| 18 | BERG1X4–DIP             | 6359315        | J13                      | 1   | BERG                      | 69190–504                           | BERG1X4          | 1X4 100MIL HEADER<br>VERTICAL |
| 19 | BERG1X5-DIP             | 88G4908        | J12                      | 1   | AMP                       | 104345–3                            | BERG1X5          | BERGSTICK 1X5                 |

#### Table 64. 603e Bill of Materials





| No | Part Name                    | Part<br>Number | Ref Des                                                                                                                                                                                                                                                                                  | Qty | Manufac-<br>turer<br>Name | Manufac-<br>turer<br>Part<br>Number | JE-<br>DEC_TYPE  | Part Description              |
|----|------------------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-------------------------------------|------------------|-------------------------------|
| 20 | CAPACITOR—<br>0.001UF, 20%   | 98F1292        | C23–C26,<br>C96,C97,<br>C129–C148,<br>C202–205                                                                                                                                                                                                                                           | 30  | KYOCERA                   | 08055C102<br>KAT2A                  | SMC0805          | CAPACITOR                     |
| 21 | CAPACITOR—<br>0.01UF, 20%    | 41F0313        | $\begin{array}{c} C3-C6,C8,C9,C12-\\ C15,C18-C21,C28-\\ C31,C33-C37,C39,\\ C40,C42,C46-C55,\\ C57-C65,C67-C75,\\ C77-C82,C84,C86,\\ C93,C95,\\ C117-C120,C157-\\ C164,C167-C169,\\ C172-C174,C208-\\ C215,C217-C220,\\ C227-C231,C233,\\ C235-C243,C245-\\ C248,C251-C279\\ \end{array}$ | 142 | KYOCERA                   | 0805X103M<br>2B05                   | SMC0805          | CAPACITOR                     |
| 22 | CAPACITOR—<br>0.1UF,20%      | 41F0316        | C43,C91,C92,<br>C94,C222                                                                                                                                                                                                                                                                 | 5   | KYOCERA                   | 0805Y104Z<br>1B05                   | SMC0805          | CAPACITOR                     |
| 23 | CAPACITOR—<br>10UF,20%       | 71F7911        | C221                                                                                                                                                                                                                                                                                     | 1   | NEC                       | TES-<br>VEC1C106<br>M12R            | 71F7911          | CAPACITOR                     |
| 24 | CAPACITOR—<br>2200PF, 20%    | 42G3220        | C32,C83,C85,C123,<br>C125                                                                                                                                                                                                                                                                | 5   | MURATA                    | GRM40XTR<br>222J050AD               | SMC0805          | CAPACITOR                     |
| 25 | CAPACITOR—<br>68PF, 20%      | 62G4724        | C87–C90                                                                                                                                                                                                                                                                                  | 4   | KYOCERA                   | 08055A680<br>KAT2                   | SMC0805          | CAPACITOR                     |
| 26 | CAPACITOR-<br>DO_NOT_POP,20% | -NONE-         | C10,C16,C66,C98,<br>C99,C111,C149,150,<br>152–154,C156,<br>C216,C226                                                                                                                                                                                                                     | 14  | NONE                      | NONE                                | SMC0805          | CAPACITOR                     |
| 27 | CHANDRA-SMD                  | -NONE-         | M1                                                                                                                                                                                                                                                                                       | 1   | ALTERA                    | 100 QFP<br>SOCKET                   | 100QFP           | GTP W/128 MACROCELLS          |
| 28 | CONNDIN5-<br>DO_NOT_POP      | -NONE-         | J14A                                                                                                                                                                                                                                                                                     | 1   | NONE                      | NONE                                | CONN_5DIN        | AT KEYBOARD<br>CONNECTOR      |
| 29 | CONNMDIN6<br>-CONNMDIN6      | 15F6890        | J14,J15                                                                                                                                                                                                                                                                                  | 2   | AMP                       | 749180–1                            | CONN_<br>15F6890 | 6 POS CIRCULAR MINI<br>DIN    |
| 30 | CONNPOWER-DIP                | 55X8085        | J4                                                                                                                                                                                                                                                                                       | 1   | MOLEX                     | 15–48–0212                          | CONN_<br>55X8085 | 1X12 0 156 CL FRET LCK<br>HDR |
| 31 | CONNPOWER2-DIP               | -NONE-         | J5                                                                                                                                                                                                                                                                                       | 1   | BURNDY                    | GTC6R–1                             | CONN_1X6         | 1X6 0 156 CL FRET LCK<br>HDR  |
| 32 | CONN_DIMMS-<br>RAM160-DIP    | —              | J3                                                                                                                                                                                                                                                                                       | 1   | BURNDY                    | CELP2X80S<br>C3Z48                  | CONN_<br>DIMMSRA | 160 PIN CELP CONN             |
| 33 | CONN_ISA-DIP                 | 6137473        | J29–J33                                                                                                                                                                                                                                                                                  | 5   | AMP                       | 645169–4                            | ISA2X49          | 2X49 ISA CONNECTOR            |
| 34 | CONN_PCI-DIP                 | 72G0316        | J25–J27                                                                                                                                                                                                                                                                                  | 3   | AMP                       | 646255–1                            | PCI2X605V        | 2X60 32 BIT PCI<br>CONNECTOR  |
| 35 | CONN_SIMM72-<br>DIP          | -NONE-         | J21–J24                                                                                                                                                                                                                                                                                  | 4   | AMP                       | 822032–4                            | SIMM72           | 72 PIN SIMM CONNECTOR         |
| 36 | CRYSTL-<br>32.768KHZ         | 03G9527        | Y3                                                                                                                                                                                                                                                                                       | 1   | EPSON                     | MC405–<br>32.768KHZ–<br>6PF         | XTALSMT1         | CRYSTAL                       |
| 37 | CRYSTL-<br>DO_NOT_POP        | DO_NOT_<br>POP | Y2                                                                                                                                                                                                                                                                                       | 1   | NONE                      | NONE                                | XTALSMT2         | CRYSTAL                       |
| 38 | DO-NOT-POP_14-14             | -NONE-         | S6                                                                                                                                                                                                                                                                                       | 1   | NONE                      | NONE                                | SO14             | DO-NOT-POP                    |
| 39 | DO-NOT-POP_16-16             | -NONE-         | S4                                                                                                                                                                                                                                                                                       | 1   | NONE                      | NONE                                | SO16             | DO-NOT-POP                    |
| 40 | DO-NOT-<br>POP_24W-24W       | -NONE-         | S3                                                                                                                                                                                                                                                                                       | 1   | NONE                      | NONE                                | SO24W            | DO-NOT-POP                    |
| 41 | DO-NOT-POP_<br>PLCC20-PLCC20 | -NONE-         | S1,S5                                                                                                                                                                                                                                                                                    | 2   | NONE                      | NONE                                | PLCC20           | DO-NOT-POP                    |

|    |                              |                |                                                                                                                                                   |     | materiale                 |                                     |                   |                                |  |
|----|------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-------------------------------------|-------------------|--------------------------------|--|
| No | Part Name                    | Part<br>Number | Ref Des                                                                                                                                           | Qty | Manufac-<br>turer<br>Name | Manufac-<br>turer<br>Part<br>Number | JE-<br>DEC_TYPE   | Part Description               |  |
| 42 | DO-NOT-POP_<br>PLCC28-PLCC28 | -NONE-         | S2                                                                                                                                                | 1   | NONE                      | NONE                                | PLCC28            | DO-NOT-POP                     |  |
| 43 | DS1385-SMD                   | 70G6764        | U26                                                                                                                                               | 1   | DALLAS                    | DS1385S                             | SO28W             | RTC+ 4KX8SRAM                  |  |
| 44 | ELCAP–100UF,<br>10%/16V      | 75G8253        | C109,110                                                                                                                                          | 2   | SPRAGUE                   | 293D107X9<br>6 R3D2T                | SMC2816           | CAPACITOR                      |  |
| 45 | ELCAP-33UF,<br>20%/16V       | 57G9281        | C1,C2,C7,C11,C17,<br>C22,C27,C38,C56,<br>C112-C116,C121,<br>C122,C165,C166,<br>C170,C171,C175-<br>C183,C187-C201,<br>C207,C232,C234,<br>C244,C249 | 49  | KEMET                     | T491D336M<br>O16AS                  | CAP33UF3SMT       | CAPACITOR                      |  |
| 46 | EPM5130FP-SMD                | -NONE-         | X2                                                                                                                                                | 1   | ALTERA                    | EPM5130-<br>QC-100-1                | XQFP100           | GTP W/128 MACROCELLS           |  |
| 47 | ESP_CONN-CONN                | 42F6867        | J2                                                                                                                                                | 1   | BERG                      | 79282–516                           | CONN_<br>42F6867  | 2X8 PIN HEADER CONN            |  |
| 48 | FCT162373–<br>FCT162373      | -NONE -        | U14                                                                                                                                               | 1   | IDT                       | 74FC16237<br>3CTPV                  | SSOP48            | 16 BIT TRANS LATCH             |  |
| 49 | F_BEAD-BEAD                  | 26F4865        | FB1,FB2,FB4–FB6                                                                                                                                   | 5   | TDK                       | HF50ACB-3<br>21611T                 | SMC1206           | FERRITE BEAD                   |  |
| 50 | IBM82663-SMD                 | 94G0235        | U5                                                                                                                                                | 1   | IBM                       | IBM27-<br>82663                     | QFP240_5MM        | DATA MAPPING & BUFFER          |  |
| 51 | IBM82664-SMD                 | 94G0176        | U4                                                                                                                                                | 1   | IBM                       | IBM27–<br>82664                     | QFP208_5MM        | SYSTEMS & MEMORY<br>CONTROLLER |  |
| 52 | IDT71216-<br>DO_NOT_POP      | -NONE-         | U38                                                                                                                                               | 1   | IDT                       | IDT71216 S<br>10 PF                 | QFP80_<br>65MM-2M | TAG RAM(IDT71216               |  |
| 53 | IDT71216–<br>IDT71216        | 05H1054        | U37                                                                                                                                               | 1   | IDT                       | IDT71216 S<br>10 PF                 | QFP80_<br>65MM–2M | TAG RAM(IDT71216               |  |
| 54 | IRFZ44-SMD                   | 03G9500        | Q6,Q7(DO NOT<br>POP)                                                                                                                              | 1   | IR                        | IRFZ44                              | TO220X            | TRANSISTOR 50V 35A             |  |
| 55 | LT1431REG                    | 31F2428        | U22                                                                                                                                               | 1   | LINEARTECH                | LT1431CS8                           | SO8               | VOLT REGULATOR                 |  |
| 56 | LT1431REG-<br>DO_NOT_POP     | 31F2428        | U23                                                                                                                                               | 1   | LINEARTECH                | LT1431CS8                           | SO8               | VOLT REGULATOR                 |  |
| 57 | MC88LV970-DIP                | 05H1509        | U6                                                                                                                                                | 1   | MOTOROLA                  | MC88LV970<br>FA                     | QFP52_65MM        | CLOCK CHIP                     |  |
| 58 | MTGHOLE-<br>DO_NOT_POP       | ?              | MH1,MH3–MH5,<br>MH7,MH8                                                                                                                           |     | ?                         | ?                                   | 157TOOLS          | ?                              |  |
| 59 | OSCLR–<br>14.3181MHZ         | 87F5263        | Y1                                                                                                                                                | 1   | EPSON                     | SG-615P-<br>14.31818M<br>C          | OSCSMT4           | OSCLR                          |  |
| 60 | OSCLR-24.0MHZ                | 87F5265        | Y5                                                                                                                                                | 1   | EPSON                     | SG-615P-<br>24.0000MC               | OSCSMT4           | OSCLR                          |  |
| 61 | PALCE16V8_SKT-<br>SKT        | 19G5840        | M6,M7                                                                                                                                             | 2   | AMP                       | 822014–3                            | PLCC20            | 20 PIN PLCC SOCKET             |  |
| 62 | PLCC32SKT-SMD                | 10G7624        | M2                                                                                                                                                | 1   | AMP                       | 821977–1                            | PLCC32SKT         | 32 PIN PLCC SOCKET             |  |
| 63 | POLYSWITCH-SMD               | 34G3113        | F1                                                                                                                                                | 1   | RAYCHEM                   | SMD100                              | POLYSWITCH        | TAPE RESISTOR                  |  |
| 64 | POWER1X3-DIP                 | 65G3724        | J6                                                                                                                                                | 1   | MOLEX                     | 705–43–003<br>7                     | POWER1X3          | AUX POWER<br>CONNECTOR         |  |
| 65 | REGHSINK-DIP                 | NONE           | M4                                                                                                                                                | 1   | AAVID                     | 533402B<br>21552                    | REGHSINK          | HEATSINK VOLTREG               |  |



| No | Part Name             | Part<br>Number | Ref Des                                                                                                                                                                                                                                                                                                                                                       | Qty | Manufac-<br>turer<br>Name | Manufac-<br>turer<br>Part<br>Number | JE-<br>DEC_TYPE | Part Description |
|----|-----------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-------------------------------------|-----------------|------------------|
| 66 | RESISTOR-0,5%         | 98F1665        | R18,R21–R32,R45,<br>R46,R52–60,R171,<br>R207,R438,R439,<br>R444–R446,R448,<br>R449,R463,R465,<br>R474, R476,<br>R482–R484                                                                                                                                                                                                                                     | 40  | PANASONIC                 | ERJ8GVJ0<br>R                       | SMC0805         | RESISTOR         |
| 67 | RESISTOR-<br>1.5K,5%  | 98F1741        | R436                                                                                                                                                                                                                                                                                                                                                          | 1   | ROHM                      | MCR10EZH<br>LJW152                  | SMC0805         | RESISTOR         |
| 68 | RESISTOR-10,5%        | 58F1831        | R82,R85,R87,R89,<br>R96,R97,R429                                                                                                                                                                                                                                                                                                                              | 7   | PANASONIC                 | ERJ6GVYJ1<br>00S                    | SMC0805         | RESISTOR         |
| 69 | RESISTOR-<br>100,5%   | 41F0328        | R176,R238,R240,<br>R472                                                                                                                                                                                                                                                                                                                                       | 10  | PANASONIC                 | ERJ6VJ101<br>S                      | SMC0805         | RESISTOR         |
| 70 | RESISTOR-<br>10K,5%   | 41F0337        | R1,R2,R4,R7,R19,<br>R47-R50,R61,R80,<br>R81,R90-R93,R95,<br>R102,R107,R108,<br>R119,R138-R145,<br>R147,R148,R155-<br>R166,R174,R237,<br>R253-R255,R257-<br>R260,R287-R351,<br>R364,R368-R376,<br>R378-R381,R384,<br>R387-R392,R394-<br>R397,R399-R401,<br>R403-R416,R423,<br>R424,R430-R434,<br>R452,R461,R468,<br>R471,R473,R475,<br>R488-R495,R497,<br>R510 | 182 | PANASONIC                 | ERJ6GVJ10<br>3S                     | SMC0805         | RESISTOR         |
| 71 | RESISTOR-<br>12.7K,1% | 40G7066        | R65                                                                                                                                                                                                                                                                                                                                                           | 1   | PANASONIC                 | ERJ–6VNF<br>1272S                   | SMC0805         | RESISTOR         |
| 72 | RESISTOR-<br>150,5%   | 98F1671        | R123                                                                                                                                                                                                                                                                                                                                                          | 1   | ROHM                      | MCR10EZH<br>MJW151                  | SMC0805         | RESISTOR         |
| 73 | RESISTOR-1K,5%        | 41F0333        | R20,R51,R62,R100,<br>R173,R230,R239,<br>R280,R386,R393,<br>R418,R425,R426,<br>R435,R451,R464,<br>R470,R479,R505                                                                                                                                                                                                                                               | 19  | PANASONIC                 | ERJ6GVY<br>272S                     | SMC0805         | RESISTOR         |
| 74 | RESISTOR-<br>2.7K,5%  | 09G9748        | R3,R261-R272                                                                                                                                                                                                                                                                                                                                                  | 13  | PANASONIC                 | ERJ–6GVYJ<br>272S                   | SMC0805         | RESISTOR         |
| 75 | RESISTOR-<br>200,1%   | 40G6920        | R459                                                                                                                                                                                                                                                                                                                                                          | 1   | PANASONIC                 | ERJ–6VNF<br>2000S                   | SMC0805         | RESISTOR         |
| 76 | RESISTOR-22,5%        | 98F1736        | R5,R6,R8,R10-R17,<br>R33-R44,R88,R101,<br>R109,R111–R113,R<br>175,R177,R178,R19<br>5–R197,R208,R511                                                                                                                                                                                                                                                           | 37  | PANASONIC                 | ERJ6GVYJ2<br>20S                    | SMC0805         | RESISTOR         |
| 77 | RESISTOR–<br>220K,5%  | 61F2952        | R122                                                                                                                                                                                                                                                                                                                                                          | 1   | PANASONIC                 | ERJ6GVJ22<br>4S                     | SMC0805         | RESISTOR         |
| 78 | RESISTOR-<br>249,1%   | 40G7233        | R437                                                                                                                                                                                                                                                                                                                                                          | 1   | PANASONIC                 | ERJ6VNF24<br>90S                    | SMC0805         | RESISTOR         |
| 79 | RESISTOR-<br>3.9K,5%  | 42G3067        | R120                                                                                                                                                                                                                                                                                                                                                          | 1   | PANASONIC                 | ERJ6GVYJ3<br>92S                    | SMC0805         | RESISTOR         |
| 80 | RESISTOR-<br>300,5%   | 98F1674        | R103,R106,R180,<br>R181,R183,R225,<br>R236,R241,R251,<br>R281-R286                                                                                                                                                                                                                                                                                            | 15  | ROHM                      | MCR10EZH<br>MJW301                  | SMC0805         | RESISTOR         |

| Part Name                   | Part<br>Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | Ref Des                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | Qty                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | Manufac-<br>turer<br>Name | Manufac-<br>turer<br>Part<br>Number                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | JE-<br>DEC_TYPE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | Part Description                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
|-----------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|
| RESISTOR-33,5%              | 41F0327                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R83,R84,R86,R104,<br>R105,R114,R226-<br>R229,R243,R250                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 12                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PANASONIC                 | ERJ6GVYJ3<br>30S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SMC0805                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RESISTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RESISTOR-33,603             | 09G9165                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R187,R188                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PANASONIC                 | ERJ-3VKF<br>54R9S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SMT0603                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RESISTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RESISTOR-<br>4.7K,5%        | 41F0336                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R231-R235,R273-<br>R279,R460,R462,<br>R469                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 15                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PANASONIC                 | ERJ–6GVJ<br>472S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SMC0805                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RESISTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RESISTOR-<br>4.99K,1%       | 40G7034                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R64                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PANASONIC                 | ERJ6VNF<br>4991S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SMC0805                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RESISTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RESISTOR–<br>470K,5%        | 03G9709                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R124                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ROHM                      | MCR10<br>EZHLJW47<br>4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | SMC0805                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RESISTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RESISTOR-<br>5.6K,5%        | 98F1737                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R352-R358                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PANASONIC                 | ERJ6GVJ<br>562S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SMC0805                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RESISTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RESISTOR-<br>510,5%         | 41F0331                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R118,R245                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PANASONIC                 | ERJ6GVYJ<br>511S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | SMC0805                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RESISTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RESISTOR-<br>54.9,1%        | 09G9165                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R66-R78,R244                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 14                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | PANASONIC                 | ERJ–3VKF<br>54R9S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SMC0603                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RESISTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RESISTOR-<br>620,5%         | 61F2960                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R63                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PANASONIC                 | ERJ6GVJ<br>621S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SMC0805                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RESISTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RESISTOR-75,5%              | 61F2961                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R79,R359-R361                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | 4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PANASONIC                 | ERJ6GVJ<br>750S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | SMC0805                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RESISTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RESISTOR-<br>80.6,1%        | 40G6887                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | R9                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | PANASONIC                 | ERJ–6VNF<br>80R6S                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | SMC0805                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RESISTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RESISTOR-<br>DO_NOT_ POP,5% | -NONE-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | R121,R146,R149-<br>R152,R168-R170,<br>R172,R179,R185,<br>R186,R189,R191,<br>R193,R198,R382,<br>R383,R385,R417,<br>R419-R422,R427,<br>R428,R440,R441,<br>R443,R447,R466,<br>R467,R477,R478                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | 35                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | NONE                      | NONE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | SMC0805                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | RESISTOR                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| RLS4148-SOIC                | 87F4920                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | CR2                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ROHM                      | RLS4148                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                       | MELF                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | 40V 1A SCHTK REC                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| RPAC24_1-33,5%              | NONE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    | RP1-RP3,RP7,RP9,<br>RP10                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | CMD                       | PRN 110<br>2433 ROJ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | QSOP24                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | RESISTOR R-PACK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
| S82378ZB-SMD                | 82G6542                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | U7                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | INTEL                     | S82378ZB                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      | QFP208_5MM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | PCI TO ISA BRIDGE CONT                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                      |  |
| XTAL-16.50MHZ               | 89G3833                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | Y2A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | ECLIPTEK                  | ECX-2900-<br>16.500MHZ                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | CLP_XTAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 16.5 MHZ CRYSTAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |  |
| XTAL-DO_NOT_POP             | -NONE-                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | Y3A                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | NONE                      | NONE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | CLP_XTAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | NONE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        |  |
| X_PART-CPUHSINK             | 6567199                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | X6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | THERMAL-<br>LOY           | 2330B                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | XLOOSE                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | CPU HEAT SINK                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               |  |
| X_PART-H604C                | 8185187                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | X1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | AMD                       | PALCE16V8<br>H-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | XPLCC20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PROGRAMMED PAL<br>PLCC20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| X_PART-HPP                  | 8185187                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | X4                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | AMD                       | PALCE16V8<br>H-5                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                              | XPLCC20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                           | PROGRAMMED PAL<br>PLCC20                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |  |
| THERMOSTRATE                |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | X6                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 1                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             | POWER<br>DEVICES          | AL-079-079                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                   | HEAT SINK INTERFACE<br>MATERIAL                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                             |  |
|                             | RESISTOR-33,5%<br>RESISTOR-33,603<br>RESISTOR-<br>4.7K,5%<br>RESISTOR-<br>4.99K,1%<br>RESISTOR-<br>470K,5%<br>RESISTOR-<br>5.6K,5%<br>RESISTOR-<br>5.6K,5%<br>RESISTOR-<br>50,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>620,5%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6,1%<br>RESISTOR-<br>80.6, | Number           RESISTOR-33,5%         41F0327           RESISTOR-33,603         09G9165           RESISTOR-33,603         09G9165           RESISTOR-4.7K,5%         41F0336           RESISTOR-4.7K,5%         40G7034           RESISTOR-4.7%,5%         03G9709           RESISTOR-5%         03G9709           RESISTOR-6         03G9709           470K,5%         03G9709           RESISTOR-5%         09G9165           RESISTOR-5%         61F2960           RESISTOR-600         61F2961           RESISTOR-75,5%         61F2961           RESISTOR-80,61%         80G6887           80,61%         800,61%           RESISTOR-90,5%         NONE-700           RESISTOR-90,5%         82G6542           XTAL-16.50MHZ         89G3833           XTAL-16.50MHZ | Number         Number           RESISTOR-33,5%         41F0327         R83,R84,R86,R104,R14,R226,R229,R243,R250           RESISTOR-33,603         09G9165         R187,R188           RESISTOR-33,603         09G9165         R187,R188           RESISTOR-4,7K,5%         41F0336         R231-R235,R273-R279,R460,R462,R469           A.7K,5%         41F0336         R231-R235,R273-R279,R460,R462           RESISTOR-4,7K,5%         40G7034         R64           RESISTOR-5,5%         03G9709         R124           RESISTOR-5,6K,5%         98F1737         R352-R358           RESISTOR-5,6K,5%         98F1737         R352-R358           RESISTOR-5,5%         91F12961         R18,R245           RESISTOR-50,5%         61F2960         R63           RESISTOR-75,5%         61F2961         R79,R359-R361           RESISTOR-70,5%         61F2961         R79,R359-R361           RESISTOR-70,5%         61F2961         R121,R146,R149-R12,R179,R185,R189,R191,R193,R198,R32,R383,R38,R191,R193,R198,R32,R383,R38,R191,R193,R198,R32,R383,R38,R40,R411,R443,R447,R466,R467,R477,R478           RLS4148-SOIC         87F4920         CR2           RPAC24_1-33,5%         NONE         RP1-RP3,RP7,RP9,R10           S82378ZB-SMD         82G6542         U7 | NumberNumber              | Number         Lurer<br>Name           RESISTOR-33,5%         41F0327         R83,R84,R86,R104,<br>R105,R114,R226-<br>R229,R243,R250         12         PANASONIC           RESISTOR-33,603         09G9165         R187,R188         2         PANASONIC           RESISTOR-4,7K,5%         41F0336         R231-R235,R273-<br>R279,R460,R462,<br>R469         15         PANASONIC           RESISTOR-<br>4,7K,5%         40G7034         R64         1         PANASONIC           RESISTOR-<br>4,99K,1%         03G9709         R124         1         ROHM           RESISTOR-<br>470K,5%         03G9709         R124         1         ROHM           RESISTOR-<br>5,06,5%         98F1737         R352-R358         7         PANASONIC           RESISTOR-<br>5,06,5%         98F1737         R352-R358         7         PANASONIC           RESISTOR-<br>5,06,5%         09G9165         R66-R78,R244         14         PANASONIC           RESISTOR-<br>5,05%         61F2960         R63         1         PANASONIC           RESISTOR-<br>50,6,1%         61F2961         R79,R359-R361         4         PANASONIC           RESISTOR-<br>50,6,1%         61F2960         R63         1         PANASONIC           RESISTOR-<br>50,6,1%         61F2960         R64,R19,R191,<br>R12,R146,R149-<br>R152,R16 | Number         Lurer<br>Name         turer<br>Part<br>Number           RESISTOR-33.5%         11F0327         R83,R84,R86,R104,<br>R105,R114,R226-<br>R279,R400,R462,<br>4.7K,5%         12         PANASONIC         ERJ6GVYJ3<br>30S           RESISTOR-33.603         09G9165         R187,R188         2         PANASONIC         ERJ-67VJ<br>54R9S           RESISTOR-<br>4.7K,5%         41F0336         R231-R235,R273-<br>R279,R460,R462,<br>R469         15         PANASONIC         ERJ-67VJ<br>472S           RESISTOR-<br>4.9K,1%         40G7034         R64         1         PANASONIC         ERJ-67VJ<br>472S           RESISTOR-<br>4.9K,1%         03G9709         R124         1         ROHM         MCR10<br>272S           RESISTOR-<br>5.6K,5%         98F1737         R352-R358         7         PANASONIC         ERJ60/J<br>562S           RESISTOR-<br>5.0L,5%         61F2960         R66-R78,R244         14         PANASONIC         ERJ60/J<br>541S           RESISTOR-<br>64.1%         61F2960         R63         1         PANASONIC         ERJ60/J<br>541S           RESISTOR-<br>60.1%         61F2960         R63         1         PANASONIC         ERJ60/J<br>541S           RESISTOR-<br>60.5.1%         61F2961         R79,R359-R361         4         PANASONIC         ERJ60/J<br>5621S           RESISTOR-<br>60.5.1%         61F2960 <td>Number         Number         Lurer<br/>Name         turer<br/>Name         Urer<br/>Par<br/>Number         DEC_TYPE           RESISTOR-33.5%         41F0327         R83,R84,R86,R164,R104,<br/>R165,R114,R226,<br/>R229,R243,R250         12         PANASONIC         ERJGVYJ3         SMC0805           RESISTOR-33.603         03G9165         R187,R188         2         PANASONIC         ERJ-3VKF         SMT0603           RESISTOR-<br/>4.7K,5%         41F0336         R231-R235,R273-<br/>R278,R460,R462,<br/>R469         15         PANASONIC         ERJ-6QVJ<br/>4725         SMC0805           RESISTOR-<br/>4.99K,1%         4067034         R64         1         PANASONIC         ERJWH<br/>4991S         SMC0805           RESISTOR-<br/>5.6K,5%         03G9709         R124         1         ROHM         MCR10<br/>E21JJW47         SMC0805           RESISTOR-<br/>5.6K,5%         98F1737         R352-R358         7         PANASONIC         ERJGVJ         SMC0805           RESISTOR-<br/>5.6K,5%         98F1737         R352-R358         7         PANASONIC         ERJGVJ         SMC0805           RESISTOR-<br/>5.06,5%         98F1737         R352-R358         7         PANASONIC         ERJGVJ         SMC0805           RESISTOR-<br/>6.0,5%         09G9165         R66-R78,R244         14         PANASONIC         ERJGVJ</td> | Number         Number         Lurer<br>Name         turer<br>Name         Urer<br>Par<br>Number         DEC_TYPE           RESISTOR-33.5%         41F0327         R83,R84,R86,R164,R104,<br>R165,R114,R226,<br>R229,R243,R250         12         PANASONIC         ERJGVYJ3         SMC0805           RESISTOR-33.603         03G9165         R187,R188         2         PANASONIC         ERJ-3VKF         SMT0603           RESISTOR-<br>4.7K,5%         41F0336         R231-R235,R273-<br>R278,R460,R462,<br>R469         15         PANASONIC         ERJ-6QVJ<br>4725         SMC0805           RESISTOR-<br>4.99K,1%         4067034         R64         1         PANASONIC         ERJWH<br>4991S         SMC0805           RESISTOR-<br>5.6K,5%         03G9709         R124         1         ROHM         MCR10<br>E21JJW47         SMC0805           RESISTOR-<br>5.6K,5%         98F1737         R352-R358         7         PANASONIC         ERJGVJ         SMC0805           RESISTOR-<br>5.6K,5%         98F1737         R352-R358         7         PANASONIC         ERJGVJ         SMC0805           RESISTOR-<br>5.06,5%         98F1737         R352-R358         7         PANASONIC         ERJGVJ         SMC0805           RESISTOR-<br>6.0,5%         09G9165         R66-R78,R244         14         PANASONIC         ERJGVJ |  |



#### 14.1.2 604 Bill of Materials

| No | Part Name                  | Part<br>Number | Ref Des                                                                                                                                                                                                                                                                  | Qty | Manufac-<br>turer<br>Name | Manufac-<br>turer<br>Part<br>Number | JE-<br>DEC_TYPE  | Part Description              |
|----|----------------------------|----------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-------------------------------------|------------------|-------------------------------|
| 1  | 10MQ040-SOIC               | 87F4917        | CR1, CR7                                                                                                                                                                                                                                                                 | 2   | SANKEN                    | SFBP-54YL                           | D64              | 40V 1A SCHTK REC              |
| 2  | 29F040ROM_<br>MECH-MECH    | 82G6496        | Х3                                                                                                                                                                                                                                                                       | 1   | AMD                       | AM29F040-<br>120JC                  | XPLCC32          | 512KX8 FLASH ROM              |
| 3  | 2N7002-SMD                 | 31F2311        | Q1                                                                                                                                                                                                                                                                       | 1   | MOTOROLA                  | 2N7002                              | SOT23            | 3 PIN FET TRANSISTOR          |
| 4  | 604FP-SMD                  | 50H5239        | U33                                                                                                                                                                                                                                                                      | 1   | IBM                       | IBM25-PPC<br>604-F-X-133<br>-X      | QFP304_5MM       | 604 132MHZ IN QFP             |
| 5  | 7406-SMD                   | 17F7776        | U3, U28                                                                                                                                                                                                                                                                  | 2   | ТΙ                        | 7406                                | 14SO             | HEX INVERTER OC               |
| 6  | 74F08–SMD                  | 61X9236        | U1, U29                                                                                                                                                                                                                                                                  | 2   | NATL                      | FO8                                 | 14SO             | QUAD 2 INPUT AND GATE         |
| 7  | 74F11-SMD                  | 17F7745        | U13                                                                                                                                                                                                                                                                      | 1   | NATL                      | F11                                 | 14SO             | TRI 3 INPUT AND GATE          |
| 8  | 74F125-SMD                 | 68X2888        | U16                                                                                                                                                                                                                                                                      | 1   | NATL                      | 74F125                              | 14SO             | 74F125 BUFFERS 3 STATE        |
| 9  | 74F244-SMD                 | 6480438        | U10, U11,U17–U20,<br>U40                                                                                                                                                                                                                                                 | 7   | PHILIPS                   | 74F244                              | SO20W            | OCTAL BUFF/DRIVER             |
| 10 | 74F245-SMD                 | 55X8091        | U12                                                                                                                                                                                                                                                                      | 1   | PHILIPS                   | 74F245                              | SO20W            | OCTAL TRANSCEIVER             |
| 11 | 74F74-SMD                  | 61X9238        | U21                                                                                                                                                                                                                                                                      | 1   | NATL                      | F74                                 | 14SO             | DUAL"D"FF W/CLEAR & PRESET    |
| 12 | 74HCT14-SMD                | 37F9034        | U2                                                                                                                                                                                                                                                                       | 1   | PHILIPS                   | 74HCT14                             | 14SO             | 74HCT14 SCHMT<br>TRIGGER INV  |
| 13 | 8042H–SMD                  | 1054195        | U27                                                                                                                                                                                                                                                                      | 1   | INTEL                     | 8042H                               | PLCC44           | KEYBOARD<br>CONTROLLER        |
| 14 | 8G4756-SMD                 | 08G4756        | CR6                                                                                                                                                                                                                                                                      | 1   | MOTOROLA                  | MMBD914<br>LT1                      | SOT23            | 70V 200MA SWC DIODE           |
| 15 | BATTERY_CONN-<br>CONN      | 19G2441        | M5                                                                                                                                                                                                                                                                       | 1   | SONY                      | CR2–032Q<br>834                     | CONN_<br>19G2441 | BATTERY HOLDER                |
| 16 | BATTERY_MECH-<br>MECH      | 15F8409        | B1                                                                                                                                                                                                                                                                       | 1   | SONY                      | CR2032                              | PART             | BATTERY 3.3V                  |
| 17 | BERG1X2–DIP                | 6181127        | J1,J8–J11,J35                                                                                                                                                                                                                                                            | 6   | BERG                      | 69190–502                           | BERG1X2          | 1X2 100MIL HEADER<br>VERTICAL |
| 18 | BERG1X4–DIP                | 6359315        | J13                                                                                                                                                                                                                                                                      | 1   | BERG                      | 69190–504                           | BERG1X4          | 1X4 100MIL HEADER<br>VERTICAL |
| 19 | BERG1X5–DIP                | 88G4908        | J12                                                                                                                                                                                                                                                                      | 1   | AMP                       | 104345–3                            | BERG1X5          | BERGSTICK 1X5                 |
| 20 | CAPACITOR—<br>0.001UF, 20% | 98F1292        | C23–C26,C96,C97,<br>C129–C148,<br>C202–C205                                                                                                                                                                                                                              | 30  | KYOCERA                   | 08055C102<br>KAT2A                  | SMC0805          | CAPACITOR                     |
| 21 | CAPACITOR—<br>0.01UF, 20%  | 41F0313        | C3-C6,C8,C9,C12-<br>C15,C18-C21,C28-<br>C31,C33-C37,C39,<br>C40,C42,C46-C55,<br>C57-C65,C67-C75,<br>C77-C82,C84,C86,<br>C93,<br>C95,C117-<br>C120,C157-C164,<br>C167-C169,C172-<br>C174,C208-C215,<br>C217-C220,C227-<br>C231,C233,C235-<br>C243,C245-C248,<br>C251-C279 | 142 | KYOCERA                   | 0805X103M<br>2B05                   | SMC0805          | CAPACITOR                     |
| 22 | CAPACITOR—<br>0.1UF,20%    | 41F0316        | C43,C91,C92,<br>C94,C100,C222                                                                                                                                                                                                                                            | 6   | KYOCERA                   | 0805Y104Z<br>1B05                   | SMC0805          | CAPACITOR                     |
| 23 | CAPACITOR—<br>10UF,20%     | 71F7911        | C221                                                                                                                                                                                                                                                                     | 1   | NEC                       | TESVEC1C<br>106M12R                 | 71F7911          | CAPACITOR                     |
| 24 | CAPACITOR—<br>2200PF, 20%  | 42G3220        | C32,C83,C85,C123,<br>C125                                                                                                                                                                                                                                                | 5   | MURATA                    | GRM40XTR<br>222J050AD               | SMC0805          | CAPACITOR                     |

Table 65. 604 Bill of Materials

| No | Part Name                     | Part<br>Number | Ref Des                                                                                                                                           | Qty | Manufac-<br>turer<br>Name | Manufac-<br>turer<br>Part<br>Number | JE-<br>DEC_TYPE  | Part Description              |
|----|-------------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-------------------------------------|------------------|-------------------------------|
| 25 | CAPACITOR—<br>68PF,20%        | 62G4724        | C87–C90                                                                                                                                           | 4   | KYOCERA                   | 08055A680<br>KAT2                   | SMC0805          | CAPACITOR                     |
| 26 | CAPACITOR-<br>DO_NOT_ POP,20% | -NONE-         | C10,C16,C66,C98,<br>C99,C111,C149,<br>C150,C152–C154,<br>C156,C216,C226                                                                           | 16  | NONE                      | NONE                                | SMC0805          | CAPACITOR                     |
| 27 | CHANDRA-SMD                   | -NONE-         | M1                                                                                                                                                | 1   | ALTERA                    | 100 QFP<br>SOCKET                   | 100QFP           | GTP W/128 MACROCELLS          |
| 28 | CONNDIN5-<br>DO_NOT_POP       | -NONE-         | J14A                                                                                                                                              | 1   | NONE                      | NONE                                | CONN_5DIN        | AT KEYBOARD<br>CONNECTOR      |
| 29 | CONNMDIN6<br>-CONNMDIN6       | 15F6890        | J14,J15                                                                                                                                           | 2   | AMP                       | 749180–1                            | CONN_<br>15F6890 | 6 POS CIRCULAR MINI<br>DIN    |
| 30 | CONNPOWER-DIP                 | 55X8085        | J4                                                                                                                                                | 1   | MOLEX                     | 15-48-0212                          | CONN_<br>55X8085 | 1X12 0 156 CL FRET LCK<br>HDR |
| 31 | CONNPOWER2-DIP                | -NONE-         | J5                                                                                                                                                | 1   | BURNDY                    | GTC6R-1                             | CONN_1X6         | 1X6 0 156 CL FRET LCK<br>HDR  |
| 32 | CONN_DIMMS-<br>RAM160-DIP     | _              | J3                                                                                                                                                | 1   | BURNDY                    | CELP2X80S<br>C3Z48                  | CONN_<br>DIMMSRA | 160 PIN CELP CONN             |
| 33 | CONN_ISA-DIP                  | 6137473        | J29–J33                                                                                                                                           | 5   | AMP                       | 645169–4                            | ISA2X49          | 2X49 ISA CONNECTOR            |
| 34 | CONN_PCI-DIP                  | 72G0316        | J25–J27                                                                                                                                           | 3   | AMP                       | 646255–1                            | PCI2X605V        | 2X60 32 BIT PCI<br>CONNECTOR  |
| 35 | CONN_SIMM72-<br>DIP           | -NONE-         | J21–J24                                                                                                                                           | 4   | AMP                       | 822032–4                            | SIMM72           | 72 PIN SIMM CONNECTOR         |
| 36 | CRYSTL-<br>32.768KHZ          | 03G9527        | Y3                                                                                                                                                | 1   | EPSON                     | MC405–<br>32.768KHZ–<br>6PF         | XTALSMT1         | CRYSTAL                       |
| 37 | CRYSTL-<br>DO_NOT_POP         | DO_NOT_<br>POP | Y2                                                                                                                                                | 1   | NONE                      | NONE                                | XTALSMT2         | CRYSTAL                       |
| 38 | DO-NOT-POP_14-14              | -NONE-         | S6                                                                                                                                                | 1   | NONE                      | NONE                                | SO14             | DO-NOT-POP                    |
| 39 | DO-NOT-POP_16-16              | -NONE-         | S4                                                                                                                                                | 1   | NONE                      | NONE                                | SO16             | DO-NOT-POP                    |
| 40 | DO-NOT-<br>POP_24W-24W        | -NONE-         | S3                                                                                                                                                | 1   | NONE                      | NONE                                | SO24W            | DO-NOT-POP                    |
| 41 | DO-NOT-POP_<br>PLCC20-PLCC20  | -NONE-         | S1,S5                                                                                                                                             | 2   | NONE                      | NONE                                | PLCC20           | DO-NOT-POP                    |
| 42 | DO-NOT-POP_<br>PLCC28-PLCC28  | -NONE-         | S2                                                                                                                                                | 1   | NONE                      | NONE                                | PLCC28           | DO-NOT-POP                    |
| 43 | DS1385-SMD                    | 70G6764        | U26                                                                                                                                               | 1   | DALLAS                    | DS1385S                             | SO28W            | RTC+ 4KX8SRAM                 |
| 44 | ELCAP-<br>100UF,10%/16V       | 75G8253        | C109,110                                                                                                                                          | 2   | SPRAGUE                   | 293D107X<br>96R3D2T                 | SMC2816          | CAPACITOR                     |
| 45 | ELCAP-33UF,<br>20%/16V        | 57G9281        | C1,C2,C7,C11,C17,<br>C22,C27,C38,C56,<br>C112–C116,C121,<br>C122,C165,C166,<br>C170,C171,C175-<br>C183,C187-C201,<br>C207,C232,C234,<br>C244,C249 | 49  | KEMET                     | T491D336M<br>O16AS                  | CAP33UF3SMT      | CAPACITOR                     |
| 46 | EPM5130FP-SMD                 | -NONE-         | X2                                                                                                                                                | 1   | ALTERA                    | EPM5130-<br>QC-100-1                | XQFP100          | GTP W/128 MACROCELLS          |
| 47 | ESP_CONN-CONN                 | 42F6867        | J2                                                                                                                                                | 1   | BERG                      | 79282–516                           | CONN_<br>42F6867 | 2X8 PIN HEADER CONN           |
| 48 | FCT162373-<br>FCT162373       | -NONE -        | U14                                                                                                                                               | 1   | IDT                       | 74FC16237<br>3CTPV                  | SSOP48           | 16 BIT TRANS LATCH            |
| 49 | F_BEAD-BEAD                   | 26F4865        | FB1,FB2,FB4–FB6                                                                                                                                   | 5   | TDK                       | HF50ACB-<br>321611T                 | SMC1206          | FERRITE BEAD                  |





| No | Part Name                | Part<br>Number | Ref Des                                                                                                                                                         | Qty | Manufac-<br>turer<br>Name | Manufac-<br>turer<br>Part<br>Number | JE-<br>DEC_TYPE   | Part Description               |
|----|--------------------------|----------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-------------------------------------|-------------------|--------------------------------|
| 50 | IBM82663-SMD             | 94G0235        | U5                                                                                                                                                              | 1   | IBM                       | IBM27–<br>82663                     | QFP240_5MM        | DATA MAPPING & BUFFER          |
| 51 | IBM82664-SMD             | 94G0232        | U4                                                                                                                                                              | 1   | IBM                       | IBM27–<br>82664                     | QFP208_5MM        | SYSTEMS & MEMORY<br>CONTROLLER |
| 52 | IDT71216-<br>DO_NOT_POP  | -NONE-         | U38                                                                                                                                                             | 1   | IDT                       | IDT71216<br>S 10 PF                 | QFP80_<br>65MM-2M | TAG RAM(IDT71216               |
| 53 | IDT71216–<br>IDT71216    | 05H1054        | U37                                                                                                                                                             | 1   | IDT                       | IDT71216<br>S 10 PF                 | QFP80_<br>65MM-2M | TAG RAM(IDT71216               |
| 54 | IRFZ44–SMD               | 03G9500        | Q6,Q7                                                                                                                                                           | 2   | IR                        | IRFZ44                              | TO220X            | TRANSISTOR 50V 35A             |
| 55 | LT1431REG                | 31F2428        | U22                                                                                                                                                             | 1   | LINEARTECH                | LT1431CS8                           | SO8               | VOLT REGULATOR                 |
| 56 | LT1431REG-<br>DO_NOT_POP | 31F2428        | U23                                                                                                                                                             | 1   | LINEARTECH                | LT1431CS8                           | SO8               | VOLT REGULATOR                 |
| 57 | MC88LV970-DIP            | 05H1509        | U6                                                                                                                                                              | 1   | MOTOROLA                  | MC88LV<br>970FA                     | QFP52_65MM        | CLOCK CHIP                     |
| 58 | MTGHOLE-<br>DO_NOT_POP   | ?              | MH1,MH3–MH5,MH<br>7,MH8                                                                                                                                         | 6   | ?                         | ?                                   | 157TOOLS          | ?                              |
| 59 | OSCLR-<br>14.3181MHZ     | 87F5263        | Y1                                                                                                                                                              | 1   | EPSON                     | SG-615P-<br>14.31818<br>MC          | OSCSMT4           | OSCLR                          |
| 60 | OSCLR-24.0MHZ            | 87F5265        | Y5                                                                                                                                                              | 1   | EPSON                     | SG-615P-<br>24.0000MC               | OSCSMT4           | OSCLR                          |
| 61 | PALCE16V8_SKT-<br>SKT    | 19G5840        | M6,M7                                                                                                                                                           | 2   | AMP                       | 822014–3                            | PLCC20            | 20 PIN PLCC SOCKET             |
| 62 | PLCC32SKT-SMD            | 10G7624        | M2                                                                                                                                                              | 1   | AMP                       | 821977–1                            | PLCC32SKT         | 32 PIN PLCC SOCKET             |
| 63 | POLYSWITCH-SMD           | 34G3113        | F1                                                                                                                                                              | 1   | RAYCHEM                   | SMD100                              | POLYSWITCH        | TAPE RESISTOR                  |
| 64 | POWER1X3-DIP             | 65G3724        | Je                                                                                                                                                              | 1   | MOLEX                     | 705–43–<br>0037                     | POWER1X3          | AUX POWER<br>CONNECTOR         |
| 65 | REGHSINK-DIP             | NONE           | M4                                                                                                                                                              | 1   | AAVID                     | 533402<br>B22552                    | REGHSINK          | HEATSINK VOLTREG               |
| 66 | RESISTOR-0,5%            | 98F1665        | R18,R21–R32,R45,<br>R46,R52–R60,R110,<br>R125,R171,R207,<br>R377,R438,R439,<br>R444–R446,R448,<br>R449,R463,R465,<br>R474,R465,R465,<br>R474,R476,R482–<br>R484 | 43  | PANASONIC                 | ERJ8GV<br>J0R                       | SMC0805           | RESISTOR                       |
| 67 | RESISTOR-<br>1.5K,5%     | 98F1741        | R436                                                                                                                                                            | 1   | ROHM                      | MCR10EZH<br>LJW152                  | SMC0805           | RESISTOR                       |
| 68 | RESISTOR-10,5%           | 58F1831        | R82,R85,R87,R89,<br>R96,R97,R429                                                                                                                                | 7   | PANASONIC                 | ERJ6GVYJ1<br>00S                    | SMC0805           | RESISTOR                       |
| 69 | RESISTOR-<br>100,5%      | 41F0328        | R153,R154,R176,<br>R190,R192,R194,<br>R238,R240,R472,<br>R485                                                                                                   | 10  | PANASONIC                 | ERJ6VJ<br>101S                      | SMC0805           | RESISTOR                       |

|    |                       |                |                                                                                                                                                                                                                                                                                                                                                      |     |                           | •                                   | ,               |                  |
|----|-----------------------|----------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-------------------------------------|-----------------|------------------|
| No | Part Name             | Part<br>Number | Ref Des                                                                                                                                                                                                                                                                                                                                              | Qty | Manufac-<br>turer<br>Name | Manufac-<br>turer<br>Part<br>Number | JE-<br>DEC_TYPE | Part Description |
| 70 | RESISTOR-<br>10K,5%   | 41F0337        | R1,R2,R4,R7,R19,<br>R47–R50,R61,R80,<br>R81,R90-R93,R95,<br>R102,R107,R108,<br>R119,R138-R145,<br>R147,R148,R155-<br>R166,R174,R237,<br>R253-R255,R257-<br>R260,R287-R351,<br>R364,R368-R376,<br>R378-R381,R384,<br>R387-R392,R394-<br>R397,R399-R401,<br>R403-R416,R423,<br>R430-R434,R452,<br>R461,R468,R471,<br>R473,R475,R488-<br>R495,R497,R510 | 181 | PANASONIC                 | ERJ6GVJ10<br>3S                     | SMC0805         | RESISTOR         |
| 71 | RESISTOR-<br>12.7K,1% | 40G7066        | R65                                                                                                                                                                                                                                                                                                                                                  | 1   | PANASONIC                 | ERJ–6VNF<br>1272S                   | SMC0805         | RESISTOR         |
| 72 | RESISTOR-<br>150,5%   | 98F1671        | R123                                                                                                                                                                                                                                                                                                                                                 | 1   | ROHM                      | MCR10EZH<br>MJW151                  | SMC0805         | RESISTOR         |
| 73 | RESISTOR-1K,5%        | 41F0333        | R20,R51,R62,R100,<br>R173,R230,R239,<br>R280,R386,R393,<br>R418,R425,R426,<br>R428,R435,R451,<br>R464,R470,R479,<br>R505                                                                                                                                                                                                                             | 20  | PANASONIC                 | ERJ6GVJ<br>102S                     | SMC0805         | RESISTOR         |
| 74 | RESISTOR-<br>2.7K,5%  | 09G9748        | R3,R261-R272                                                                                                                                                                                                                                                                                                                                         | 13  | PANASONIC                 | ERJ–6GVYJ<br>272S                   | SMC0805         | RESISTOR         |
| 75 | RESISTOR-<br>200,1%   | 40G6920        | R459                                                                                                                                                                                                                                                                                                                                                 | 1   | PANASONIC                 | ERJ–6VNF<br>2000S                   | SMC0805         | RESISTOR         |
| 76 | RESISTOR-22,5%        | 98F1736        | R5,R6,R8,R10-R17,<br>R33-R44,R88,R101,<br>R109,R111–R113,<br>R175,R177,R178,<br>R195–R197,R208,<br>R511                                                                                                                                                                                                                                              | 38  | PANASONIC                 | ERJ6GVYJ<br>220S                    | SMC0805         | RESISTOR         |
| 77 | RESISTOR-<br>220K,5%  | 61F2952        | R122                                                                                                                                                                                                                                                                                                                                                 | 1   | PANASONIC                 | ERJ6GVJ<br>224S                     | SMC0805         | RESISTOR         |
| 78 | RESISTOR-<br>249,1%   | 40G7233        | R437                                                                                                                                                                                                                                                                                                                                                 | 1   | PANASONIC                 | ERJ6VNF<br>2490S                    | SMC0805         | RESISTOR         |
| 79 | RESISTOR-<br>3.9K,5%  | 42G3067        | R120                                                                                                                                                                                                                                                                                                                                                 | 1   | PANASONIC                 | ERJ6GVYJ<br>392S                    | SMC0805         | RESISTOR         |
| 80 | RESISTOR-<br>300,5%   | 98F1674        | R103,R106,R180,<br>R181,R183,R225,<br>R236,R241,R251,<br>R281-R286                                                                                                                                                                                                                                                                                   | 15  | ROHM                      |                                     | SMC0805         | RESISTOR         |
| 81 | RESISTOR-33,5%        | 41F0327        | R83,R84,R86,R104,<br>R105,R114,R226-<br>R229,R243,R250                                                                                                                                                                                                                                                                                               | 12  | PANASONIC                 | ERJ6GVYJ<br>330S                    | SMC0805         | RESISTOR         |
| 82 | RESISTOR-33,603       | 09G9165        | R187,R188                                                                                                                                                                                                                                                                                                                                            | 2   | PANASONIC                 | ERJ-3VKF<br>54R9S                   | SMT0603         | RESISTOR         |
| 83 | RESISTOR–<br>4.7K,5%  | 41F0336        | R231-R235,R273-<br>R279,R460,R462,<br>R469                                                                                                                                                                                                                                                                                                           | 15  | PANASONIC                 | ERJ–6GVJ<br>472S                    | SMC0805         | RESISTOR         |
| 84 | RESISTOR-<br>4.99K,1% | 40G7034        | R64                                                                                                                                                                                                                                                                                                                                                  | 1   | PANASONIC                 | ERJ6VNF<br>4991S                    | SMC0805         | RESISTOR         |
| 85 | RESISTOR-<br>470K,5%  | 03G9709        | R124                                                                                                                                                                                                                                                                                                                                                 | 1   | ROHM                      | MCR10<br>EZH<br>LJW474              | SMC0805         | RESISTOR         |



| No  | Part Name                   | Part<br>Number | Ref Des                                                                                                                                                                                                 | Qty | Manufac-<br>turer<br>Name | Manufac-<br>turer<br>Part<br>Number | JE-<br>DEC_TYPE | Part Description                |
|-----|-----------------------------|----------------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-----|---------------------------|-------------------------------------|-----------------|---------------------------------|
| 86  | RESISTOR-<br>5.6K,5%        | 98F1737        | R352-R358                                                                                                                                                                                               | 7   | PANASONIC                 | ERJ6GVJ<br>562S                     | SMC0805         | RESISTOR                        |
| 87  | RESISTOR-<br>510,5%         | 41F0331        | R118,R245                                                                                                                                                                                               | 2   | PANASONIC                 | ERJ6GVYJ<br>511S                    | SMC0805         | RESISTOR                        |
| 88  | RESISTOR-<br>54.9,1%        | 09G9165        | R66-R78,R244                                                                                                                                                                                            | 14  | PANASONIC                 | ERJ–3VKF<br>54R9S                   | SMC0603         | RESISTOR                        |
| 89  | RESISTOR-<br>620,5%         | 61F2960        | R63                                                                                                                                                                                                     | 1   | PANASONIC                 | ERJ6GVJ<br>621S                     | SMC0805         | RESISTOR                        |
| 90  | RESISTOR-75,5%              | 61F2961        | R79,R359-R361                                                                                                                                                                                           | 4   | PANASONIC                 | ERJ6GVJ<br>750S                     | SMC0805         | RESISTOR                        |
| 91  | RESISTOR-<br>80.6,1%        | 40G6887        | R9                                                                                                                                                                                                      | 1   | PANASONIC                 | ERJ–6VNF<br>80R6S                   | SMC0805         | RESISTOR                        |
| 92  | RESISTOR-<br>DO_NOT_ POP,5% | -NONE-         | R116,R117,R121,<br>R146,R149-R152,<br>R168-R170,R172,<br>R179,R185,R186,<br>R189,R191,R193,<br>R198,R382,R383,<br>R385,R417,R419-<br>R422,R424,R427,<br>R440,R441,R443,<br>R447,R466,R467,<br>R477,R478 | 34  | NONE                      | NONE                                | SMC0805         | RESISTOR                        |
| 93  | RLS4148-SOIC                | 87F4920        | CR2                                                                                                                                                                                                     | 1   | ROHM                      | RLS4148                             | MELF            | 40V 1A SCHTK REC                |
| 94  | RPAC24_1-33,5%              | NONE           | RP1-RP3,RP7,RP9,<br>RP10                                                                                                                                                                                | 6   | CMD                       | PRN 110<br>2433 ROJ                 | QSOP24          | RESISTOR R-PACK                 |
| 95  | S82378ZB-SMD                | 82G6542        | U7                                                                                                                                                                                                      | 1   | INTEL                     | S82378ZB                            | QFP208_5MM      | PCI TO ISA BRIDGE CONT          |
| 96  | XTAL-16.50MHZ               | 89G3833        | Y2A                                                                                                                                                                                                     | 1   | ECLIPTEK                  | ECX-2900-<br>16.500MHZ              | CLP_XTAL        | 16.5 MHZ CRYSTAL                |
| 97  | XTAL-DO_NOT_POP             | -NONE-         | Y3A                                                                                                                                                                                                     | 1   | NONE                      | NONE                                | CLP_XTAL        | NONE                            |
| 98  | X_PART-CPUHSINK             | 11H6666        | X6                                                                                                                                                                                                      | 1   | SANYO                     | REMP5412<br>H2026                   | XLOOSE          | FAN                             |
| 99  | X_PART-H604C                | 8185187        | X1                                                                                                                                                                                                      | 1   | AMD                       | PALCE16V8<br>H-5                    | XPLCC20         | PROGRAMMED PAL<br>PLCC20        |
| 100 | X_PART-HPP                  | 8185187        | X4                                                                                                                                                                                                      | 1   | AMD                       | PALCE16V8<br>H-5                    | XPLCC20         | PROGRAMMED PAL<br>PLCC20        |
| 101 | THERMOSTRATE                |                | X6                                                                                                                                                                                                      | 1   | POWER<br>DEVICES          | AL-079-079                          |                 | HEAT SINK INTERFACE<br>MATERIAL |

## Section 15 Schematics

This section contains the schematics of the reference design and a component placement drawing of the reference board.

The schematics are numbered separately from the rest of the reference design technical specification.





