### DESIGN AND IMPLEMENTATION OF A VOLTAGE SOURCE CONVERTER BASED STATCOM FOR REACTIVE POWER COMPENSATION AND HARMONIC FILTERING

### A THESIS SUBMITTED TO THE GRADUATE SCHOOL OF NATURAL AND APPLIED SCIENCES OF MIDDLE EAST TECHNICAL UNIVERSITY

BY

### ALPER ÇETİN

### IN PARTIAL FULFILLMENT OF THE REQUIREMENTS FOR THE DEGREE OF DOCTOR OF PHILOSOPHY IN THE DEPARTMENT OF ELECTRICAL AND ELECTRONICS ENGINEERING

APRIL 2007

Approval of the Graduate School of Natural and Applied Sciences

Prof. Dr. Canan ÖZGEN Director

I certify that this thesis satisfies all the requirements as a thesis for the degree of Doctor of Philosophy.

Prof.Dr. İsmet ERKMEN Head of Department

This is to certify that we have read this thesis and that in our opinion it is fully adequate, in scope and quality, as a thesis for the degree of Doctor of Philosophy.

Prof. Dr. Muammer ERMİŞ Supervisor

### **Examining Committee Members**

| Prof. Dr. Yıldırım ÜÇTUĞ     | (METU,EE)           |  |
|------------------------------|---------------------|--|
| Prof. Dr. Muammer ERMİŞ      | (METU,EE)           |  |
| Prof. Dr. Nevzat ÖZAY        | (METU,EE)           |  |
| Prof. Dr. Işık ÇADIRCI       | (Hacettepe Unv.,EE) |  |
| Assist. Prof. Dr. Timur AYDE | MİR (Gazi Unv., EE) |  |

I hereby declare that all information in this document has been obtained and presented in accordance with academic rules and ethical conduct. I also declare that, as required by these rules and conduct, I have fully cited and referenced all material and results that are not original to this work.

Name, Last name : Alper ÇETİN

Signature :

### ABSTRACT

# DESIGN AND IMPLEMENTATION OF A VOLTAGE SOURCE CONVERTER BASED STATCOM FOR REACTIVE POWER COMPENSATION AND HARMONIC FILTERING

Çetin, Alper

## Ph.D., Department of Electrical and Electronics Engineering Supervisor: Prof. Dr. Muammer ERMİŞ

#### **April 2007, 222 pages**

In this thesis, design and implementation of a distribution-type, voltage source converter (VSC) based static synchronous compensator (D-STATCOM) having the simplest converter and coupling transformer topologies have been carried out. The VSC STATCOM is composed of a +/- 750 kVAr full-bridge VSC employing selective harmonic elimination technique, a low-pass input filter, and a  $\Delta$ /Y connected coupling transformer for connection to medium voltage bus. The power stage of VSC based STATCOM is composed of water-cooled high voltage IGBT modules switched at 850 Hz for the elimination of 5<sup>th</sup>, 7<sup>th</sup>, 11<sup>th</sup>, 13<sup>th</sup>, 17<sup>th</sup>, 19<sup>th</sup>, 23<sup>rd</sup>, and 25<sup>th</sup> voltage harmonics. Special care has been taken in the laminated busbar design to minimize stray inductances between power semiconductors and dc link capacitor. Reactive power control is achieved by applying the phase angle control technique. The effect of input filter on total demand distortion has been investigated theoretically by mathematical derivations.

The proposed VSC STATCOM has been implemented for reactive power compensation of Coal Preparation System in Kemerköy Thermal Power Plant. The

field test results have shown the success of the implemented system in view of fast response in reactive power compensation, and minimum input current harmonic content, and compliance with the IEEE Std. 519-1992 even for the weakest power systems. The application of selective harmonic elimination technique and phase angle control to VSC STATCOM has led to optimum switching frequency and device utilization for high voltage IGBTs at the expense of slower response as compared to other PWM techniques.

**Keywords:** Distribution Static Synchronous Compensator (D-STATCOM), Flexible AC Transmission Systems (FACTS), Power Quality, Reactive Power Control, Voltage Source Converter (VSC)

# REAKTİF GÜÇ KOMPANZASYONU VE HARMONİK FİLTRELEME AMACIYLA KULLANILACAK GERİLİM KAYNAKLI ÇEVİRGECE DAYALI STATKOMUN TASARIMI VE GERÇEKLENMESİ

Çetin, Alper

## Doktora, Elektrik ve Elektronik Mühendisliği Bölümü Tez Yöneticisi: Prof. Dr. Muammer ERMİŞ

#### Nisan 2007, 222 sayfa

Bu tez çalışmasında, en basit çevirgeç ve kuplaj trafosu topolojisine sahip dağıtım tipi ve gerilim kaynaklı çevirgece (GKÇ) dayanan statik senkron kompanzatör (D-STATKOM) tasarlanmış ve gerçekleştirilmiştir. GKÇ STATKOM seçici harmonik eliminasyonuna dayalı +/- 750 kVAr tam köprü GKÇ, alçak geçirgen giriş filtresi ve orta gerilim baraya bağlantıda kullanılan Δ/Y bağlı kuplaj trafosundan oluşmaktadır. GKÇ'e dayalı STATKOM'un güç katı 5., 7., 11., 13., 17., 19., 23. ve 25. gerilim harmoniklerinin eliminasyonu için 850Hz'de anahtarlanan su soğutmalı yüksek gerilim IGBT modüllerinden oluşmaktadır. Güç yarıiletkenleri ile da bağ kondansatörler arasındaki parazitik endüktans değerini azaltmak için lamine bara tasarımına özel önem gösterilmiştir. Reaktif güç kontrolü faz açısı kontrolü tekniğini uygulayarak sağlanmıştır. Alçak geçirgen giriş filtresinin Toplam Talep Bozulumu üzerindeki etkisi matematiksel çıkartımlarla incelenmiştir.

Önerilen GKÇ STATKOM Kemerköy Elektrik Üretim A.Ş.'nde kullanılan Kömür Hazırlama Sistemi'nin reaktif güç kompanzasyonu için uygulanmıştır. Sahada alınan kayıtlar reaktif güç ihtiyacına hızlı tepki, sistem akımlarının harmonik dağılımı, IEEE Std. 519-1992 standartlarının zayıf şebekeler için geçerli olan değerleri açısından incelenmiş ve kayıt sonuçları GKÇ'e dayalı STATKOM'un başarısını göstermiştir. Seçici harmonik eliminasyonu ve faz açısı kontrolü tekniklerinin GKÇ STATKOM'a uygulanması PWM tekniklerine göre daha yavaş bir reaktif güç tepkisi vermesine rağmen yüksek gerilim IGBT'ler için optimum anahtarlama frekansı elde edilmiş ve yüksek gerilim IGBT modülleri gerilim ve akım değerleri açısından güvenli bir bölgede kullanılmıştır.

Anahtar Kelimeler: Dağıtım Tipi Statik Senkron Kompanzatör (D-STATKOM), Esnek AA İletim Sistemleri (FACTS), Güç Kalitesi, Reaktif Güç Kontrolü, Gerilim Kaynaklı Çevirgeç (GKÇ)

## ACKNOWLEDGEMENTS

I would like to express my deepest gratitude to my supervisor Prof. Dr. Muammer Ermiş not only for his guidance, criticism, encouragements and insight throughout this research but also for his continuous confidence in me, and his unforgettable and valuable contributions to my career.

I would like to show my gratitude also to Prof. Dr. Işık Çadırcı for her guidance, criticism, encouragements and insight throughout this research.

I would like to thank Assist. Prof. Dr. Timur Aydemir for his suggestions and comments in my thesis progress committee.

I wish to express my special thanks to Faruk Bilgin and Adnan Açık for their companionship and cooperation throughout my Ph.D. study.

I would like to acknowledge TÜBİTAK UZAY for allowing this research work. The prototype system developed within the scope of this research work is a part of the turn-key technology development project (Project No: 7050506) carried out by TÜBİTAK UZAY for Kemerköy Thermal Power Plant.

I would like to thank Kemerköy Thermal Power Plant for their courage to give us a chance to apply this novel technology with full financial support.

The assistance of the valuable staff in Power Electronics Group of TÜBİTAK UZAY is gratefully acknowledged. I am especially thankful to Cahit Zeren, Mustafa Kılınç and İsmail Ünal for their substantial technical assistance and companionship during development and field tests of prototype system.

I would like to acknowledge my colleagues for their crucial contributions to this research work: Adnan Açık for his contribution to the design of laminated busbar and overload protection circuit, Nadir Köse for his contribution to the design and the development of power stage, Bilge Mutluer for his contribution to the discussions about SVC, Turan Demirci for his contribution to the design of user-interface system, Burhan Gültekin for his contribution to the discussions about Active Filters, Seda Karatekin for her contribution to the pcb design, protype test and continous support for the illustrations used in the thesis, and Mehmet Arslan for his contribution to the protype testing.

I would like to thank also the team of National Power Quality Project of TURKEY (Project No : 105G129) for the measurement facilities provided during the field tests. This research work provides a basis for the Transmission STATCOM subproject carried out within the scope of National Power Quality Project of TURKEY in view of the extensive industrial experience gained during the design and implementation phases of the VSC D-STATCOM.

I would like to thank to Bill McGhie from Dynex for his valuable efforts in the production of laminated busbar.

I would like to thank to Marco Honsberg from Mitsubishi for his technical discussions about HV IGBT modules.

I gratefully thank Prof. Dr. Yıldırım ÜÇTUĞ and Prof. Dr. Nevzat ÖZAY for the reason that they have participated in my thesis defense committee, expressed their suggestions, and made necessary corrections in this thesis.

I would like to express my deepest gratitude to my family, Necla, İlhan and Koray Çetin, for their patience, sacrifice, encouragement and continuous morale support.

I would like to express my deepest gratitude to Yıldız Sönmez for her presence, patience, sacrifice, endless support and encouragement.

## **TABLE OF CONTENTS**

| PLAGIARISMiii                                      |
|----------------------------------------------------|
| ABSTRACTiv                                         |
| ÖZvii                                              |
| ACKNOWLEDGMENTSviii                                |
| LIST OF TABLES xiv                                 |
| LIST OF FIGURES xvi                                |
| NOMENCLATURE                                       |
| ABBREVIATIONS                                      |
| CHAPTER                                            |
| 1. INTRODUCTION1                                   |
| 1.1 Static Shunt Compensators1                     |
| 1.2 Scope of the Thesis                            |
| 2. OPERATING PRINCIPLES OF VOLTAGE SOURCE          |
| CONVERTER BASED STATCOM14                          |
| 2.1 Basic Circuit Configuration14                  |
| 2.2 Principles of Reactive Power Control           |
| 2.2.1 Phase Angle Control                          |
| 2.2.2 Constant DC Link Voltage Scheme              |
| 2.2.3 Direct Current Control with pq Theory        |
| 2.2.4 Indirect Current Control with pq Theory      |
| 2.3 PWM Techniques Employed in STATCOM Application |

| 2.3.1 Sinusoidal Pulse Width Modulation Technique         | 33  |
|-----------------------------------------------------------|-----|
| 2.3.2 Selective Harmonic Elimination Modulation Technique |     |
| 2.3.2.1 TLN1 Technique                                    | 40  |
| 2.3.2.2 TLN2 Technique                                    | 42  |
| 2.3.2.3 TLL Technique                                     | 43  |
| 2.3.2.4 Optimization of Number of Harmonics to be         |     |
| Eliminated in the Application of TLN1 and                 |     |
| TLN2 Techniques                                           | 45  |
| 2.3.2.4.1 Minimum Pulse Width Constraint                  | 46  |
| 2.3.2.4.2 7-Angle SHEM Technique                          | 48  |
| 2.3.2.4.3 9-Angle SHEM Technique                          | 51  |
| 2.3.2.4.4 11-Angle SHEM Technique                         | 53  |
| 2.3.3 Selection of the Optimum Modulation Technique       | 59  |
| 2.4 Reactive Power Measurement                            | 59  |
| 2.4.1 Average Basis Concept                               | 60  |
| 2.4.2 Instantaneous pq Theory                             | 61  |
| 3. DESIGN OF VOLTAGE SOURCE CONVERTER BASED               |     |
| STATCOM                                                   | 64  |
| 3.1 Design Specifications                                 | 64  |
| 3.2 Selection of Power Semiconductor Switches             | 74  |
| 3.3 Design of Power Stage Layout                          | 86  |
| 3.3.1 Laminated Busbar Design                             | 90  |
| 3.3.2 Heatsink Design                                     |     |
| 3.3.3 Optimum Utilization of HV IGBT Modules              | 112 |

| 114 |
|-----|
| 115 |
| 117 |
| 126 |
| 135 |
| 148 |
| 148 |
| 154 |
| 157 |
| 160 |
| 162 |
| 162 |
| 163 |
|     |
| 168 |
|     |
| 178 |
|     |
| 181 |
|     |
| 185 |
|     |
| 185 |
|     |
|     |

| 4.2.7       | Reactive Power Compensation Performance                    |     |
|-------------|------------------------------------------------------------|-----|
| 4.2.8       | Waveforms at PCC                                           |     |
|             | $(V_{6.3kV} \text{ and } I_{6.3kV} \text{ in Fig. 4.2})$   |     |
| 4.2.9       | Waveforms at PCC                                           |     |
|             | $(V_{31.5kV} \text{ and } I_{31.5kV} \text{ in Fig. 4.2})$ |     |
| 4.2.10      | ) Energy Meter Results                                     |     |
| 5. CONCLUS  | SIONS                                                      | 201 |
| REFERENCI   | ES                                                         | 207 |
| APPENDICE   | S                                                          |     |
| A. P,Q FLOV | <b>W BETWEEN SOURCE AND STATCOM</b>                        | 213 |
| B. PSCAD/EN | MTDC MODEL FOR VSC BASED STATCOM                           | 216 |
| C. MEASURI  | EMENT APPARATUS                                            | 220 |
| CURRICULI   | J <b>M VITAE</b>                                           | 221 |

## LIST OF TABLES

| 2.1                                                                                                                                                           | Modulation Techniques used in STATCOM Control Algorithms                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 32                                                                      |
|---------------------------------------------------------------------------------------------------------------------------------------------------------------|-----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|-------------------------------------------------------------------------|
| 2.2                                                                                                                                                           | The duration of independent pulses in switching patterns with                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                         |
|                                                                                                                                                               | respect to p.u. modulation index (N = 7)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 50                                                                      |
| 2.3                                                                                                                                                           | The duration of independent pulses in switching patterns with                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                         |
|                                                                                                                                                               | respect to p.u. modulation index (N = 9)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                          | 52                                                                      |
| 2.4                                                                                                                                                           | The duration of independent pulses in switching patterns with                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                         |
|                                                                                                                                                               | respect to p.u. modulation index (N = 11)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                         | 54                                                                      |
| 2.5                                                                                                                                                           | Chopping Angles for 8-Angle SHEM Technique                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                        | 56                                                                      |
| 3.1                                                                                                                                                           | Reactive Energy Penalty Limits Recently Imposed by the                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            |                                                                         |
|                                                                                                                                                               | Energy Market Regulatory Authority of Turkey (In 2007)                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                            | 66                                                                      |
| 32                                                                                                                                                            | IFFF Std 519-1992 Recommendations for Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                     |                                                                         |
| 5.2                                                                                                                                                           | TELE Std. 517 1772 Recommendations for Current                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                    |                                                                         |
| 0.2                                                                                                                                                           | Harmonic Distortion                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                               | 72                                                                      |
| 3.3                                                                                                                                                           | Harmonic Distortion<br>Design Specifications of VSC Based STATCOM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                 | 72<br>73                                                                |
| 3.3<br>3.4                                                                                                                                                    | Harmonic Distortion<br>Design Specifications of VSC Based STATCOM<br>Reactive Power Generation Limits of STATCOM                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 72<br>73<br>73                                                          |
| <ul><li>3.3</li><li>3.4</li><li>3.5</li></ul>                                                                                                                 | Harmonic Distortion<br>Design Specifications of VSC Based STATCOM<br>Reactive Power Generation Limits of STATCOM<br>OAV5 and Coupling Transformer Specifications                                                                                                                                                                                                                                                                                                                                                                                                                                                                  | 72<br>73<br>73<br>75                                                    |
| <ul><li>3.3</li><li>3.4</li><li>3.5</li><li>3.6</li></ul>                                                                                                     | Harmonic Distortion<br>Design Specifications of VSC Based STATCOM<br>Reactive Power Generation Limits of STATCOM<br>OAV5 and Coupling Transformer Specifications<br>Calculation of L <sub>t</sub> at 31.5kV and 1kV Voltage Level                                                                                                                                                                                                                                                                                                                                                                                                 | 72<br>73<br>73<br>75<br>75                                              |
| <ul> <li>3.3</li> <li>3.4</li> <li>3.5</li> <li>3.6</li> <li>3.7</li> </ul>                                                                                   | Harmonic Distortion<br>Design Specifications of VSC Based STATCOM<br>Reactive Power Generation Limits of STATCOM<br>OAV5 and Coupling Transformer Specifications<br>Calculation of L <sub>t</sub> at 31.5kV and 1kV Voltage Level<br>Simulation Results for Steady-State Analysis of STATCOM                                                                                                                                                                                                                                                                                                                                      | 72<br>73<br>73<br>75<br>75<br>75                                        |
| <ul> <li>3.3</li> <li>3.4</li> <li>3.5</li> <li>3.6</li> <li>3.7</li> <li>3.8</li> </ul>                                                                      | Harmonic Distortion         Design Specifications of VSC Based STATCOM         Reactive Power Generation Limits of STATCOM         OAV5 and Coupling Transformer Specifications         Calculation of Lt at 31.5kV and 1kV Voltage Level         Simulation Results for Steady-State Analysis of STATCOM         Ratings of Power Semiconductors in STATCOM                                                                                                                                                                                                                                                                      | 72<br>73<br>73<br>75<br>75<br>77<br>79                                  |
| <ul> <li>3.3</li> <li>3.4</li> <li>3.5</li> <li>3.6</li> <li>3.7</li> <li>3.8</li> <li>3.9</li> </ul>                                                         | Harmonic Distortion         Design Specifications of VSC Based STATCOM         Reactive Power Generation Limits of STATCOM         OAV5 and Coupling Transformer Specifications         Calculation of Lt at 31.5kV and 1kV Voltage Level         Simulation Results for Steady-State Analysis of STATCOM         Ratings of Power Semiconductors in STATCOM         Comparison of HV Power Semiconductors                                                                                                                                                                                                                        | 72<br>73<br>73<br>75<br>75<br>77<br>79<br>80                            |
| <ul> <li>3.3</li> <li>3.4</li> <li>3.5</li> <li>3.6</li> <li>3.7</li> <li>3.8</li> <li>3.9</li> <li>3.10</li> </ul>                                           | Harmonic Distortion         Design Specifications of VSC Based STATCOM         Reactive Power Generation Limits of STATCOM         OAV5 and Coupling Transformer Specifications         Calculation of Lt at 31.5kV and 1kV Voltage Level         Simulation Results for Steady-State Analysis of STATCOM         Ratings of Power Semiconductors in STATCOM         Comparison of HV Power Semiconductors         Basic Specifications of CM1200HC-66H                                                                                                                                                                           | 72<br>73<br>75<br>75<br>75<br>77<br>79<br>80<br>85                      |
| <ul> <li>3.3</li> <li>3.4</li> <li>3.5</li> <li>3.6</li> <li>3.7</li> <li>3.8</li> <li>3.9</li> <li>3.10</li> <li>3.11</li> </ul>                             | Harmonic Distortion         Design Specifications of VSC Based STATCOM         Reactive Power Generation Limits of STATCOM         OAV5 and Coupling Transformer Specifications         Calculation of Lt at 31.5kV and 1kV Voltage Level         Simulation Results for Steady-State Analysis of STATCOM         Ratings of Power Semiconductors in STATCOM         Comparison of HV Power Semiconductors         Basic Specifications of CM1200HC-66H         Technical Specifications of VSC STATCOM                                                                                                                           | 72<br>73<br>75<br>75<br>75<br>77<br>79<br>80<br>85<br>100               |
| <ul> <li>3.3</li> <li>3.4</li> <li>3.5</li> <li>3.6</li> <li>3.7</li> <li>3.8</li> <li>3.9</li> <li>3.10</li> <li>3.11</li> <li>3.12</li> </ul>               | Harmonic Distortion         Design Specifications of VSC Based STATCOM         Reactive Power Generation Limits of STATCOM         OAV5 and Coupling Transformer Specifications         Calculation of Lt at 31.5kV and 1kV Voltage Level         Simulation Results for Steady-State Analysis of STATCOM         Ratings of Power Semiconductors in STATCOM         Comparison of HV Power Semiconductors         Basic Specifications of CM1200HC-66H         Technical Specifications of VSC STATCOM         Theoretical Calculation of Effective DC Link Inductance                                                           | 72<br>73<br>75<br>75<br>75<br>77<br>79<br>80<br>85<br>100<br>108        |
| <ul> <li>3.3</li> <li>3.4</li> <li>3.5</li> <li>3.6</li> <li>3.7</li> <li>3.8</li> <li>3.9</li> <li>3.10</li> <li>3.11</li> <li>3.12</li> <li>3.13</li> </ul> | Harmonic Distortion         Design Specifications of VSC Based STATCOM         Reactive Power Generation Limits of STATCOM         OAV5 and Coupling Transformer Specifications         Calculation of Lt at 31.5kV and 1kV Voltage Level         Simulation Results for Steady-State Analysis of STATCOM         Ratings of Power Semiconductors in STATCOM         Comparison of HV Power Semiconductors         Basic Specifications of CM1200HC-66H         Technical Specifications of VSC STATCOM         Theoretical Calculation of Effective DC Link Inductance         Active Power Losses of HV IGBT Modules in STATCOM | 72<br>73<br>75<br>75<br>75<br>77<br>79<br>80<br>85<br>100<br>108<br>110 |

| 3.15 | Peak HV IGBT Voltage and Current Values for 2 MVAr VSC              | 113 |
|------|---------------------------------------------------------------------|-----|
| 3.16 | Current TDD and Voltage THD for Different L Input Filter Parameters | 117 |
| 3.17 | Current TDD and Voltage THD for Different Lowpass                   |     |
|      | LC Input Filter Parameters $(Q_f = 750 kVAr)$                       | 119 |
| 3.18 | Harmonic Spectrum of Filter Inductance Current                      | 121 |
| 3.19 | Voltage and Current Ratings of Filter Capacitor                     | 122 |
| 3.20 | Filter Capacitor Specifications                                     | 123 |
| 3.21 | Source Impedance for 5 <sup>th</sup> and 7 <sup>th</sup> Harmonics  | 125 |
| 3.22 | Percentage Peak-to-Peak Ripple Voltage of the DC Link Capacitor     | 129 |
| 3.23 | Electrical Characteristics of the DC Link Capacitor                 | 132 |
| 3.24 | Technical Specifications of the DC Link Capacitor                   | 133 |
| 4.1  | STATCOM One Week Field Test Energy Meter Results                    | 200 |
| 5.1  | Effect of Main System Parameters On Cost and Performance            | 204 |

## LIST OF FIGURES

| 1.1  | SVC Examples                                                    | 3  |
|------|-----------------------------------------------------------------|----|
| 1.2  | V-I Characteristics of SVCs                                     | 4  |
| 1.3  | SVC-Thyristor Controlled Reactor                                | 5  |
| 1.4  | Armature Current versus Field Current for Synchronous Condenser | 5  |
| 1.5  | V-I Characteristics of STATCOM                                  | 6  |
| 1.6  | Voltage Source Converter Based STATCOM                          | 8  |
| 2.1  | Connection of STATCOM to AC Busbar                              | 14 |
| 2.2  | 2 Level, 3 Leg Voltage Source Converter                         | 16 |
| 2.3  | Simplified Model of STATCOM                                     | 17 |
| 2.4  | Phasor Diagrams for Lossy System (Not-to-scale,                 |    |
|      | phase angles are exaggerated)                                   | 18 |
| 2.5  | Phasor Diagrams for Lossless System                             | 19 |
| 2.6  | Inductive and Capacitive Modes of STATCOM                       |    |
|      | (modulation index = 1.16)                                       | 20 |
| 2.7  | Phasor Diagrams for R< <x< th=""><th>21</th></x<>               | 21 |
| 2.8  | Phasor Diagrams In Transient State (Not-to-scale,               |    |
|      | phase angles are exaggerated)                                   | 25 |
| 2.9  | Phase Angle Control                                             | 26 |
| 2.10 | Constant DC Link Voltage Scheme                                 | 27 |
| 2.11 | Direct Current Control with pq Theory                           | 28 |
| 2.12 | Indirect Current Control with pq Theory                         | 30 |
| 2.13 | 2 Level, 3 Leg Voltage Source Converter                         | 33 |
| 2.14 | Sinusoidal Pulse Width Modulation Technique                     | 35 |
| 2.15 | Fundamental Component of Line-to-Line Converter Voltage         |    |
|      | versus Modulation Index in SPWM                                 | 37 |
| 2.16 | Converter Voltage Harmonics as a Percentage of Fundamental      |    |
|      | Component (SPWM with $m_a = 0.9$ and $m_f = 33$ )               | 38 |
| 2.17 | SHEM Techniques for Three Phase Converters                      | 39 |

| 2.18 | Line-to-Neutral Converter Voltage for TLN1 Technique                           | 41 |
|------|--------------------------------------------------------------------------------|----|
| 2.19 | Line-to-Neutral Converter Voltage for TLN2 Technique                           | 42 |
| 2.20 | Line-to-Line Converter Voltage for TLL Technique                               | 43 |
| 2.21 | Design Flowchart for the Solutions of SHEM Equations                           | 46 |
| 2.22 | One-Leg Converter                                                              | 47 |
| 2.23 | S <sub>A+</sub> and S <sub>A-</sub> Switch Waveforms for Positive Load Current | 47 |
| 2.24 | S <sub>A+</sub> and S <sub>A-</sub> Switch Waveforms for Negative Load Current | 48 |
| 2.25 | Independent Chopping Angles versus. p.u. Modulation Index (N=7)                | 49 |
| 2.26 | Line-to-Line Converter Voltage Harmonics as a Percentage                       |    |
|      | of Fundamental Component (N=7)                                                 | 50 |
| 2.27 | Independent Chopping Angles versus. p.u. Modulation Index (N=9)                | 51 |
| 2.28 | Line-to-Line Converter Voltage Harmonics as a Percentage                       |    |
|      | of Fundamental Component (N=9)                                                 | 52 |
| 2.29 | Independent Chopping Angles versus. p.u. Modulation Index (N=11)               | 53 |
| 2.30 | Line-to-Line Converter Voltage Harmonics as a Percentage                       |    |
|      | of Fundamental Component (N=11)                                                | 54 |
| 2.31 | STATCOM Line Current TDD for different SHEM Techniques                         | 56 |
| 2.32 | Line-to-Line Converter Voltage Harmonics as a Percentage                       |    |
|      | of Fundamental Component (N=8)                                                 | 57 |
| 2.33 | Converter Voltages for 8-Angle SHEM                                            | 58 |
| 3.1  | Layout of Conveyor Belts                                                       | 65 |
| 3.2  | General View of Conveyor Belts                                                 | 65 |
| 3.3  | Single Line Diagram of KEAS Coal Preparation System                            | 67 |
| 3.4  | Belt Conveyor Motors with Excessive Coal Dust                                  | 68 |
| 3.5  | KEAS OAH2 Feeder Current Harmonic Spectrum                                     | 68 |
| 3.6  | KEAS OAH1 Feeder                                                               | 69 |
| 3.7  | KEAS OAH2 Feeder                                                               | 70 |
| 3.8  | Current-Voltage Characteristic of STATCOM                                      | 71 |
| 3.9  | Single Line Diagram of STATCOM System                                          | 74 |
| 3.10 | Switching Waveforms of Power Semiconductor                                     | 78 |
| 3.11 | Maximum Turn-Off Current of 5SHY 35L4510                                       | 80 |

| 3.12 | Dependence between LTDS Failure Rates and Supply (DC Link)      |     |
|------|-----------------------------------------------------------------|-----|
|      | Voltage for CM1200HB-66H HV IGBT Module                         | 82  |
| 3.13 | Switching Test Circuitry                                        | 84  |
| 3.14 | Turn-Off Switching Waveform                                     | 84  |
| 3.15 | Schematic Diagram of the Implemented VSC STATCOM                | 86  |
| 3.16 | Footprint of VSC STATCOM                                        | 87  |
| 3.17 | 6.3kV Switchgear Cubicles                                       | 88  |
| 3.18 | STATCOM LV Container                                            | 89  |
| 3.19 | HX Unit and Coupling Transformer                                | 89  |
| 3.20 | Turn-Off Switching Waveforms                                    | 91  |
| 3.21 | Definitions of Switching Time and Energy for IGBT part          | 92  |
| 3.22 | Definitions of Switching Time, Charge and Energy for Diode part | 92  |
| 3.23 | Inductances of Different Lines                                  | 93  |
| 3.24 | Physical Representation of Laminated Busbar                     | 94  |
| 3.25 | Equivalent Circuit Model of Laminated Busbar                    | 95  |
| 3.26 | Internal Inductance for 1 mm copper plate (width=10cm)          | 96  |
| 3.27 | Mounting of DC Link Capacitors on the Laminated Busbar          | 97  |
| 3.28 | A Converter with Standard Electrolytic Capacitors               | 98  |
| 3.29 | Converter Layout and Placement of DC Link Capacitors            | 101 |
| 3.30 | Designed Laminated Busbar Layers                                | 102 |
| 3.31 | Implemented Laminated Busbar Layers                             | 103 |
| 3.32 | Test Circuitry For Measuring Effective DC Link Inductance       | 104 |
| 3.33 | Switching Test Circuitry For Measuring DC Link Inductance       | 105 |
| 3.34 | Turn-Off Switching Waveform of CM1200HC-66H at 1200A            | 106 |
| 3.35 | Turn-On Switching Waveform of CM1200HC-66H at 1200A             | 107 |
| 3.36 | A Typical HV IGBT Module Current                                | 109 |
| 3.37 | Heatsink Models                                                 | 111 |
| 3.38 | KSK200-320 R <sub>th</sub> versus Water Flow Relation           | 112 |
| 3.39 | Single Line Model for Voltage Harmonics with L Filter           | 115 |
| 3.40 | Single Line Model for Voltage Harmonics with Lowpass LC Filter  | 117 |
| 3.41 | Filter Inductance                                               | 121 |

| 3.42 | Filter Capacitance                                                 |     |
|------|--------------------------------------------------------------------|-----|
| 3.43 | AC Analysis of STATCOM for Converter Current Harmonics             |     |
| 3.44 | AC Analysis of STATCOM for AC Grid Harmonics                       |     |
|      | when VSC is disconnected from the 1kV bus                          |     |
| 3.45 | AC Analysis of STATCOM for AC Grid Harmonics                       |     |
|      | when VSC is connected to the 1kV bus                               |     |
| 3.46 | DC Link Capacitor Current Waveform                                 |     |
| 3.47 | Effect of DC Link Capacitor on the Root Locus of                   |     |
|      | Open Loop Transfer Function of STATCOM                             | 131 |
| 3.48 | DC Link Capacitor Placament in VSC                                 |     |
| 3.49 | Reactive Power Measurement Card                                    |     |
| 3.50 | Control Card                                                       |     |
| 3.51 | Control System of VSC STATCOM                                      |     |
| 3.52 | Open Loop Model of STATCOM (MATLAB)                                | 141 |
| 3.53 | Open Loop Response of STATCOM (MATLAB)                             | 141 |
| 3.54 | Open Loop Response of STATCOM (PSCAD)                              | 142 |
| 3.55 | Closed Loop Model of STATCOM (MATLAB)                              | 144 |
| 3.56 | Closed Loop Response of STATCOM (MATLAB)                           | 145 |
| 3.57 | Closed Loop Response of STATCOM (MATLAB)                           | 145 |
| 3.58 | Closed Loop Response of STATCOM (PSCAD)                            | 146 |
| 3.59 | Block Diagram of Control System                                    | 147 |
| 3.60 | Control System Hardware                                            |     |
| 3.61 | One-Leg                                                            | 149 |
| 3.62 | Ideal and Practical Switching Patterns for $S_{A^+}$ and $S_{A^-}$ |     |
| 3.63 | Practical Waveforms With Dead Time                                 | 151 |
| 3.64 | Phasor Diagrams Illustrating The Effect of Dead Time               |     |
| 3.65 | Firing Card                                                        |     |
| 3.66 | HV IGBT Module Current Sensing                                     |     |
| 3.67 | CT1 and CT2 Current Transformers                                   |     |
| 3.68 | HV IGBT Module Turn-On Currents                                    |     |
| 3.69 | Control System Output with Improper Shielding                      |     |

| 3.70 | Alternatives of Charging and Discharging Circuits         | 158 |
|------|-----------------------------------------------------------|-----|
| 3.71 | Implemented Charging and Discharging Circuit              | 159 |
| 3.72 | Normal Opeation and Trip Range of DC Link Voltage         | 160 |
| 3.73 | Interface and Protection Card                             | 161 |
| 4.1  | VSC D-STATCOM (On The Left)                               | 162 |
| 4.2  | Measurement Points On the STATCOM System                  | 163 |
| 4.3  | Schematic Diagram of VSC                                  | 164 |
| 4.4  | Implemented Power Stage of VSC                            | 164 |
| 4.5  | Measurement Points (V <sub>ce</sub> )                     | 165 |
| 4.6  | Measurement Points (I <sub>swt</sub> )                    | 166 |
| 4.7  | One-Leg Implementation of VSC                             | 166 |
| 4.8  | Measurement Points (V <sub>d</sub> , I <sub>d</sub> )     | 167 |
| 4.9  | Measurement Points (I <sub>1kV</sub> , I <sub>VSC</sub> ) | 168 |
| 4.10 | HV IGBT Module Waveforms in Capacitive Operation Mode     | 169 |
| 4.11 | Gate-Emitter and Collector-Emitter Voltages in One-Leg    | 170 |
| 4.12 | HV IGBT Module Turn-Off Switching Waveforms               |     |
|      | in Capacitive Operation Mode                              | 172 |
| 4.13 | HV IGBT Module Turn-On Switching Waveforms                |     |
|      | in Capacitive Operation Mode                              | 173 |
| 4.14 | HV IGBT Module Waveforms in Inductive Operation Mode      | 175 |
| 4.15 | HV IGBT Module Turn-Off Switching Waveforms               |     |
|      | in Inductive Operation Mode                               | 176 |
| 4.16 | HV IGBT Module Turn-On Switching Waveforms                |     |
|      | in Inductive Operation Mode                               | 177 |
| 4.17 | DC Link Voltage and Current Waveforms                     |     |
|      | in Capacitive Operation Mode                              | 179 |
| 4.18 | DC Link Voltage and Current Waveforms                     |     |
|      | in Inductive Operation Mode                               |     |
| 4.19 | VSC Waveforms in Capacitive Operation Mode                |     |
| 4.20 | VSC Waveforms in Inductive Operation Mode                 |     |
| 4.21 | VSC Line-to-Line Voltage Harmonics (% V <sub>fund</sub> ) | 184 |

| 4.22       | Input Filter Capacitor Line Current                         | 186 |
|------------|-------------------------------------------------------------|-----|
| 4.23       | 1kV Waveforms in Capacitive Operation Mode                  | 187 |
| 4.24       | 1kV Waveforms in Inductive Operation Mode                   | 188 |
| 4.25       | 1kV Waveforms Harmonic Spectra in Capacitive Operation Mode | 189 |
| 4.26       | 1kV Line Current when VSC is disconnected from 1kV bus      | 190 |
| 4.27       | 1kV Line Current THD (Experimental)                         | 191 |
| 4.28       | Total Active Power Loss of STATCOM System with respect to   |     |
|            | Generated Capacitive Reactive Power                         | 192 |
| 4.29       | Transient Response                                          | 194 |
| 4.30       | STATCOM Voltages and Currents at 6.3 kV                     | 196 |
| 4.31       | Measured Reactive Powers                                    | 197 |
| 4.32       | Load and STATCOM Reactive Power (Zoomed-In)                 | 198 |
| 4.33       | Line-to-Line Voltage and Line Current Before Compensation   | 198 |
| 4.34       | Line-to-Line Voltage and Line Current After Compensation    | 199 |
| A.1        | Single Line Diagram of STATCOM                              | 213 |
| A.2        | Phasor Diagram                                              | 214 |
| <b>B.1</b> | 6.3 kV Feeder Model                                         | 216 |
| <b>B.2</b> | Coupling Transformer Model                                  | 217 |
| <b>B.3</b> | Input Filter Inductance Model                               | 217 |
| <b>B.4</b> | Input Filter Capacitance Model                              | 218 |
| <b>B.5</b> | Converter Model                                             | 218 |
| <b>B.6</b> | Precharging and Discharging Circuit Model                   | 219 |

# NOMENCLATURE

| C <sub>b</sub>      | Busbar Capacitance                                                                                                                    |
|---------------------|---------------------------------------------------------------------------------------------------------------------------------------|
| C <sub>d</sub>      | DC Link Capacitance                                                                                                                   |
| $C_{f}$             | STATCOM Input Filter Capacitance                                                                                                      |
| E <sub>off</sub>    | Turn-Off Energy of HV IGBT Module                                                                                                     |
| Eon                 | Turn-On Energy of HV IGBT Module                                                                                                      |
| E <sub>rec</sub>    | Reverse Recovery Energy of HV IGBT Module                                                                                             |
| G <sub>b</sub>      | Busbar Conductance                                                                                                                    |
| Ic                  | VSC Current                                                                                                                           |
| I <sub>d</sub>      | DC Link Current                                                                                                                       |
| I <sub>f</sub>      | Input Filter Capacitor Line Current                                                                                                   |
| IL                  | Load Current                                                                                                                          |
| Is                  | Source Current                                                                                                                        |
| I <sub>VSC</sub>    | VSC Line Current                                                                                                                      |
| I <sub>swt</sub>    | HV IGBT Module Switch Current                                                                                                         |
| I <sub>1kV</sub>    | 1kV Line Current                                                                                                                      |
| I <sub>6.3kV</sub>  | 6.3 kV Line Current                                                                                                                   |
| I <sub>31.5kV</sub> | 31.5 kV Line Current                                                                                                                  |
| L                   | Total referred inductance to 1 kV bus including source inductance, transformer leakage inductance and STATCOM input filter inductance |
| L <sub>i</sub>      | Internal Inductance of Laminated Busbar                                                                                               |
| $L_{e1}, L_{e2}$    | External Inductance of Laminated Busbar                                                                                               |
| L <sub>eff</sub>    | Effective DC Link Inductance                                                                                                          |
| Ls                  | STATCOM Input Filter Inductance                                                                                                       |

| Lt                 | Total referred inductance to 1 kV bus including source inductance and transformer leakage inductance |
|--------------------|------------------------------------------------------------------------------------------------------|
| m <sub>a</sub>     | Amplitude Modulation                                                                                 |
| m <sub>f</sub>     | Frequency Modulation                                                                                 |
| P <sub>con</sub>   | Conduction Losses of HV IGBT Module                                                                  |
| P <sub>swt</sub>   | Switching Losses of HV IGBT Module                                                                   |
| R                  | Equivalent Resistance representing the Active Power Losses of STATCOM                                |
| R <sub>ac</sub>    | AC Resistance of Laminated Busbar                                                                    |
| R <sub>d</sub>     | Permanent Dc Link Resistance                                                                         |
| R <sub>dc</sub>    | DC Resistance of Laminated Busbar                                                                    |
| R <sub>dr</sub>    | Discharging Resistance of Precharging Circuit                                                        |
| R <sub>g</sub>     | Gate Resistance of HV IGBT Module                                                                    |
| R <sub>ha</sub>    | Heatsink-to-Ambient Thermal Impedance                                                                |
| R <sub>pr</sub>    | Charging Resistace of Precharging Circuit                                                            |
| Qc                 | VSC Reactive Power                                                                                   |
| $Q_L$              | Load Reactive Power                                                                                  |
| Qs                 | Source Reactive Power                                                                                |
| V <sub>A0</sub>    | Line-to-Neutral VSC Voltage                                                                          |
| Vc                 | Fundamental Line-to-Neutral VSC Voltage                                                              |
| V <sub>ce</sub>    | HV IGBT Module Collector-Emitter Voltage                                                             |
| V <sub>d</sub>     | DC Link Voltage                                                                                      |
| $V_{ge}$           | HV IGBT Module Gate-Emitter Voltage                                                                  |
| V <sub>n</sub>     | Line-to-Neutral VSC Voltage Harmonics                                                                |
| Vs                 | Fundamental Line-to-Neutral Source Voltage                                                           |
| V <sub>VSC</sub>   | Line-to-Line VSC Voltage                                                                             |
| $V_{1kV}$          | Line-to-Line 1kV Voltage                                                                             |
| V <sub>6.3kV</sub> | Line-to-Line 6.3 kV Voltage                                                                          |

| V <sub>31.5kV</sub> | Line-to-Neutral 31.5 kV Voltage                     |
|---------------------|-----------------------------------------------------|
| δ                   | Phase Angle between AC Grid Voltage and VSC Voltage |
| $\delta_s$          | Skin depth                                          |
| θ                   | Load Angle                                          |

## **ABBREVIATIONS**

| CSC       | Current Source Converter                        |
|-----------|-------------------------------------------------|
| D-STATCOM | Distribution Static Synchronous Compensator     |
| EMI       | Electromagnetic Interference                    |
| ESL       | Equivalent Series Inductance                    |
| ESR       | Equivalent Series Resistance                    |
| FACTS     | Flexible AC Transmission Systems                |
| FFM       | Fundamental Frequency Modulation                |
| FIT       | Failure in Time                                 |
| FWD       | Freewheeling Diode of IGBT Module               |
| GRP       | Glass Reinforced Polyester                      |
| GTO       | Gate Turn-Off Thyristor                         |
| HV IGBT   | High Voltage Integrated Gate Bipolar Transistor |
| IGCT      | Integrated Gate Commutated Thyristor            |
| IPM       | Intelligent Power Module                        |
| LTDS      | Long Term DC Stability                          |
| LV        | Low Voltage                                     |
| MKK       | Metallized Polypropylene Film                   |
| MV        | Medium Voltage                                  |
| NPC       | Neutral Point Clamped                           |
| PAM       | Pulse Amplitude Modulation                      |
| PCC       | Common Coupling Point                           |
| PLL       | Phase Locked Loop                               |
| PWM       | Pulse Width Modulation                          |
| RBSOA     | Reverse Biase Safe Operating Area               |

| RRSOA   | Reverse Recovery Safe Operating Area      |
|---------|-------------------------------------------|
| SCSOA   | Short Circuit Safe Operating Area         |
| SHEM    | Selective Harmonic Elimination Modulation |
| SPWM    | Sinusoidal Pulse Width Modulation         |
| SSG     | Static Synchronous Generator              |
| STATCOM | Static Synchronous Compensator            |
| SVC     | Static VAR Compensator                    |
| TCR     | Thyristor Controlled Reactor              |
| TDD     | Total Demand Distortion                   |
| THD     | Total Harmonic Distortion                 |
| TSC     | Thyristor Switched Capacitor              |
| VSC     | Voltage Source Converter                  |

## **CHAPTER 1**

## INTRODUCTION

#### **1.1 Static Shunt Compensators**

Today's critical manufacturing processes require a stable flow of electricity. Sags, swells, harmonics and flickers are the main power quality problems. Although static shunt compensators in both transmission systems and distribution systems have the same structure, their objectives are different due to their concerns on the power quality issues.

The objectives of shunt compensators in a transmission system are as given below in order to increase the transmitted power in the transmission lines.

- Midpoint voltage regulation for line segmentation in order to increase transmittable power in the transmission system.
- End of line voltage support requires the compensation of loads having poor power factor. This increases the maximum power transmission capability of the transmission line while improving the voltage instability limits.
- Improvement of transient stability margin by increasing the maximum transmittable power in the transmission line.

The primary objectives of a shunt compensator in a distribution system are given below:

- Compensation of loads with poor power factor in order to obtain nearly unity power factor
- Voltage regulation for the loads that cause fluctuations in the supply voltage
- Load balancing by cancelling the effect of unbalanced loads
- Filtering out the load harmonic currents in order to form a nearly sinusoidal supply current
- Power oscillation damping by exchanging active (real) power with power system

Shunt Connected Reactive Power Compensators can be analyzed in two parts according to IEEE definitions. The first part is Static VAR Compensators (SVC) and the second part is Static Synchronous Generators (SVG).

IEEE defines Static VAR Compensator as a shunt connected static var generator or absorber whose output is adjusted to exchange capacitive or inductive power in order to control reactive power flow [1]. Static VAR compensators were first developed in the late 1960s for the compensation of large fluctuating loads such as electric arc furnaces [2]. SVC based systems use Thyristor Switched Capacitors (TSC) or Thyristor Controlled Reactors (TCR) with fixed filters employing capacitive/inductive reactive power and harmonic filtering. SVC systems cause harmonic current problems while they solve reactive power problems. This requires constant shunt filters or special transformer connections for these systems. Different types of Static VAR Compensators are shown in Fig.1.1.



**Figure 1.1 SVC Examples** 

A capacitor is connected in series with two back-to-back connected thyristors in TSC systems. The control of TSC is obtained by cycle selection principle such that capacitor is totally connected to line by firing thyristors or disconnected by blocking thyristors.

A reactor is connected in series with back-to-back connected thyristors in TCR systems. The delay angle is defined as the angle between the zero-crossing of line-to-line voltage and firing signal of thyristors. Reactive power of the reactors is controlled by holding the delay angle between 90° and 180°. Furthermore, each phase can be compensated independently by TCR systems .

Starting from late 1970s, dynamic compensation of electric power systems have been achieved by using TSC and TCR combinations with permanent capacitive filters connected to the secondary of a coupling transformer.

V-I characteristics of SVCs is shown in Fig. 1.2 [3]. As seen from Fig. 1.2, reactive power capability of SVCs is directly related to the source voltage and any decrease in the source voltage reduces the reactive power compensation capability of SVCs.



Figure 1.2 V-I Characteristic of SVCs

An example of SVC system consisting of Thyristor Controlled Reactors with fixed capacitors is shown in Fig. 1.3 [4].

IEEE defines Static Synchronous Generators as self-commutated switching power converters supplied from an appropriate electric energy source and operated to produce a set of adjustable multiphase voltages, which may be coupled to an ac power system for the purpose of exchanging independently controllable real and reactive power [1].

The possibility of generating controllable reactive power directly, without the use of ac capacitors or reactors by various switching power converters was disclosed by Gyugi in 1976 [5]. From the standpoint of reactive power generation, their operation is similar to that of a synchronous condenser. Synchronous condenser is an ideal synchronous machine connected to utility voltage and working in no load condition. Reactive power is varied by changing field current. Armature current versus field current relation of synchronous condenser is given in Fig. 1.4. However, reactive power can not be controlled fast enough for rapid load changes by using synchronous condenser. Switching power converters can also exchange real power with the ac system if supplied from an appropriate, usually dc energy source. Because of these similarities with a rotating synchronous generator, they are termed as Static Synchronous Generator (SSG). When the active energy source is replaced by a DC capacitor or DC reactor which can not absorb or deliver real power except for short durations, SSG becomes a Static Synchronous Compensator (STATCOM) [1].



Figure 1.3 SVC-Thyristor Controlled Reactor



Figure 1.4 Armature Current versus Field Current for Synchronous Condenser

STATCOM produces controllable generating or absorbing reactive power by using power electronic switching converters. These converters do not use any capacitor or reactor banks to produce reactive power. However, they need low pass input filters, formed as LC generally, to suppress the switching frequency harmonics of the converter. They perform reactive power compensation by forming magnitude and phase controlled three phase sinusoidal voltages at the supply terminals.

V-I characteristic of STATCOM is shown in Fig. 1.5 [3]. The advantage of STATCOM over SVCs can be seen if the V-I caharacteristics are compared. In SVCs, reactors or capacitors directly determine the reactive power ratings of the SVC system. However, in STATCOM systems, the reactive power is determined by the switching converter part and reactive power can be kept constant irrespective of the supply voltage fluctuations.

STATCOM systems are used in distribution and transmission systems for different purposes. STATCOMs are used in transmission systems to control reactive power and to supply voltage support to buses. Transmission STATCOMs are high power systems (20MVAr-100MVAr). Switching frequencies are kept low because of high voltages and currents in the converters. Integrated Gate Commutated Thyristor (IGCT), Gate Turn-Off Thyrsitor (GTO) and High Voltage (HV) IGBT are the candidate power semiconductors for Transmission STATCOMs.



Figure 1.5 V-I Characteristic of STATCOM

STATCOM is installed in distribution systems or near the loads to improve power factor and voltage regulation. This type of STATCOM is called D-STATCOM. D-STATCOMs are medium power systems (up to 5MVAr). D-STATCOMs have faster response when compared with Static VAR Compensators and Transmission STATCOMs. D-STATCOMs can use high switching frequencies and IGBT, HV IGBT and IGCT are the candidate power semiconductors for D-STATCOMs.

The first installation of STATCOM is a  $\pm 100$  MVAr Static Condenser (STATCON, now renamed as STATCOM) at the TVA Sullivan substation commissioned in 1995 [2,6]. Leading or lagging reactive current is drawn from the AC system to regulate the bus voltage.

This was followed by the American Electric Power (AEP) Unified Power Flow Controller (UPFC) project at the Inez Kentucky station which has two  $\pm 160$  MVA inverters. During Phase I of the project, the first inverter was connected in shunt [7]. In Phase II, the second inverter was installed in series with the Big Sandy to Inez transmission line to allow the installation to operate as a UPFC [8].

EPRI and Westinghouse have developed a  $\pm 2$  MVAr D-STATCOM for BC-Hydro Company in 1997 which is connected to 25 kV busbar [9]. This D-STATCOM is employed to mitigate sawmill generated voltage flicker polluting a 25kV feeder.

Henan Electric Power Company and Tsinghua University have jointly developed a 20 MVA STATCOM in 1999 which is connected to 220 kV [10]. This STATCOM system is used to improve the stability of power transmission system.

As a result of the faced power quality problems in some parts of UK, STATCOM is viewed as an important step towards long-term objectives intended to encourage new technologies with the potential of improving the efficiency and security of the system. Hence, Areva has developed a  $\pm 75$  MVAr STATCOM for UK National Grid which is connected to 275 kV /400 kV [11].

Toshiba and Mitsubishi Transmission and Distribution (TM T&D) has developed a  $\pm 2$  MVAr D-STATCOM System for Seattle Iron&Metals Corp to 4.16 kV in 2000

[12]. D-STATCOM system is employed in voltage flicker compensation of a 4.000 Hp shredder motor. TM T&D has also developed Transmission STATCOMs having reactive powers of 100-200 MVAr [13]-[14].

Fuji Electric has developed a 60 MVAr STATCOM for Central Japan Railway Company in 2003 which is connected to 77 kV [15]. STATCOM is used to compensate negative-phase sequence power of Japanese bullet trains.

TUBITAK-UZAY developed the first Current Source Converter (CSC) based STATCOM for Turkey Coal Enterprises in 2004 [16]. CSC STATCOM is used to solve the reactive power compensation problem of coal mining excavators.

An example of VSC based STATCOM is shown in Fig. 1.6.

A majority part of the implemented systems are transmission STATCOMs and a few implementations of D-STATCOMs exist in the literature.



Figure 1.6 Voltage Source Converter Based STATCOM

The literature survey of STATCOMs can be grouped as follows :

- Analysis and design of STATCOM [17-20]
- Modeling and control of STATCOM [21-25]
- Frequency domain model and harmonic analysis of STATCOM [26-28]
- STATCOM operation with unbalanced voltages and currents [29-31]
- Linear and nonlinear models as an alternative of PI Controllers in STATCOM [32-35]

Analysis and design of a three-phase synchronous solid-state var compensator is discussed in [17]. Control circuit description, Selective Harmonic Elimination Modulation (SHEM) technique application, passive components selection are given and the theory is tested on a 1kVA prototype.

Theory, modeling and applications of STATCOM are discussed in [18]. Theory is discussed based on single line diagram, and simulation results are given for 12 pulse and 24 pulse converters.

Models using phasor algebra can not accurately describe the STATCOM behaviour during compensation of subcycle transients in the PCC voltage. The small-signal model of STATCOM system is derived in [19] to find a valid mathematical model of the system and STATCOM behaviour during subcycle transients in the PCC voltage are accurately found. Simulation results are given to support the model.

Steady-state and transient models of STATCOM are derived in [21] by transforming abc axis voltage equations into synchronously rotating reference frame (d-q axis) equations. Models are given in s-domain. The results are verified by simulations.

A per unit STATCOM model is proposed in [22] and open loop response time constant is defined in terms of system parameters. The results are given by simulation results. Average circuit model of angle-controlled STATCOM is discussed in [23]. An average operator is defined and applied to the state equation to get an averaged mathematical model. The results are verified for a 75kVAr STATCOM.

Control system design for a Pulse Width Modulation (PWM) based STATCOM is discussed in [24] by using decoupled pq theory. Control of capacitor voltage is discussed and the results are given for a 15kVAr laboratory setup.

Analytical expressions for the admittances and impedances of STATCOM are presented in [26] as a function of frequency and thereby steady state frequency response is obtained. Simulation results are given to verify the theoretical work.

Harmonic resonance phenomena caused by source voltage harmonics and system parameters are discussed in [27] by using the per unit model found in [22]. The results are given for a 10kVAr laboratory setup.

Unbalance compensation with D-STATCOM is given in [29]. Dynamic characteristics of Sinusoidal Pulse Width Modulation (SPWM) VSC based D-STATCOM are given and adjustment of PWM pulse width for unbalanced load compensation is described. Transition times from full inductive mode to full capacitive mode is found as 40ms in the experimental tests.

A pole placement controller for D-STATCOM is given in mitigation of three phase fault in [32]. Pole placement controller is one of the alternative methods of PI controller when linear controllers are considered. Pole placement controller is simulated with D-STATCOM in MATLAB and the results are given.

Different non-linear control methods are recommended in the literature. However, they are generally supported only by the simulations. Linear controllers have satisfactory performance around the linearized operating point. However, performance of linear controllers get worse at different operating points, different loads and in case of parameter changes. Nonlinear control methods such as sliding mode controller [33], artificial neural networks [34] and fuzzy control [35] are studied in order to eliminate the disadvantages of linear controllers.
#### **1.2 Scope of the Thesis**

Within the scope of this thesis, VSC based D-STATCOMs employing Selective Harmonic Elimination Modulation (SHEM) technique, having simplest converter topology with HV IGBT modules are investigated. Different reactive power control techniques are studied and phase angle control is selected among them as the reactive power control technique. Modulation techniques are investigated to approximate the input voltage and current waveforms to pure sine wave and SHEM technique eliminating 5<sup>th</sup>, 7<sup>th</sup>, 11<sup>th</sup>, 13<sup>nd</sup>, 17<sup>th</sup>, 19<sup>th</sup>, 23<sup>rd</sup>, 25<sup>th</sup> voltage harmonics is decided to be the most appropriate technique for the studied D-STATCOM. A prototype D-STATCOM system is designed to be used in medium voltage applications by using the theoretical work. The designed system is implemented in Kemerköy Thermal Power Plant to solve the reactive power compensation problem of coal conveyor belts. Theoretical work is verified by laboratory and field tests.

This research work has made the following original contributions to the area of STATCOM systems:

- SHEM technique is applied to medium power Voltage Source Converter (VSC) based Distribution STATCOMs for the first time [36].
- Reactive power compensation problem of belt conveyors in Coal Transportation Systems is solved by VSC based D-STATCOM for the first time [37].
- Investigation of the effect of input filter size on the Total Demand Distortion (TDD) of VSC based D-STATCOM.
- Optimization of the number of harmonics to be eliminated in the line-to-line converter voltage waveform of VSC based D-STATCOM in view of switching capability of HV IGBT modules.

The outline of the thesis is given below :

In Chapter 2, system description is given and and harmonic reduction techniques for transmission and distribution STATCOMs are discussed. Operating principles of D-STATCOM are discussed in detail for the lossless and lossy systems. After discussing the different control methods that can be applied to D-STATCOMs,

Pulse Width Modulation (PWM) techniques are studied for 2 level, 3 leg Voltage Source Converters. Principles of Sinusoidal PWM and SHEM techniques are given. Optimization of the number of harmonics to be eliminated by SHEM technique is discussed for 7-Angle, 9-Angle and 11-Angle SHEM and the optimum solution for HV IGBT modules is given. Reactive power measurement methods are discussed briefly at the end of Chapter 2.

In Chapter 3, design principles of VSC based D-STATCOM are given and design specifications of VSC based D-STATCOM are stated. Selection of the appropriate power semiconductor among the available power semiconductors and the effect of modulation index on the device specifications are discussed. Design of power stage layout are stated including the details of laminated busbar design. Theoretical calculation and experimental verification of the effective DC link inductance are given. Design criteria of input filter and DC link capacitor are given with the theoretical calculations including the STATCOM line current TDD, line-to-line voltage THD and DC link capacitor current. Design of control system, typical open and closed loop responses found in MATLAB and PSCAD programs are discussed. Protection circuits designed, implemented and integrated into resulting VSC based D-STATCOM are given at the end of Chapter 3.

In Chapter 4, field results obtained from the application of developed system for group compensation of coal conveyor belts are presented. Field results include technical performance indices such as converter waveforms, input filter waveforms, harmonic spectra of the converter voltages and line currents, LV/MV voltage and current waveforms and active power losses of the VSC based D-STATCOM system. The results of the field tests have also shown that the prototype D-STATCOM successfully compensates the reactive power demand of coal conveyor belts driven by MV and LV induction motor and comply with the reactive energy penalty limits that will have been imposed by the end of 2007.

General conclusions are given in Chapter 5. Suggestions for a further study are also proposed.

In Appendix A, active and reactive power flow calculations between source and STATCOM are presented.

In Appendix B, simulation model of VSC based STATCOM in PSCAD/EMTDC is presented.

In Appendix C, measurement apparatus used in the laboratory and field tests are presented.

## **CHAPTER 2**

# OPERATING PRINCIPLES OF VOLTAGE SOURCE CONVERTER BASED STATCOM

#### 2.1 Basic Circuit Configuration

STATCOM is a shunt connected Flexible AC Transmission System (FACTS) device which generates a set of three phase sinusoidal voltages at fundamental frequency with controlled amplitude and phase angle. STATCOM consists of the coupling transformer, input filter, Voltage Source Converter and a controller. The connection of STATCOM to AC bus is shown in Fig. 2.1.



Figure 2.1 Connection of STATCOM to AC Busbar

When two AC sources of same frequency are connected through a series inductance, active power flows from leading source to lagging source and reactive power flows from higher voltage magnitude AC source to lower voltage magnitude AC source. Active power flow is determined by the phase angle difference between the sources and the reactive power flow is determined by the voltage magnitude difference between the sources [1]. Hence, STATCOM can control reactive power

flow by changing the fundamental component of the converter voltage with respect to the AC busbar voltage both phasewise and magnitudewise.

Power stage selection of Voltage Source Converter depends on the harmonic reduction technique, load characteristics and control method preferred in the design. Harmonic reduction techniques can be classified in two groups which can be named as 'Fundamental Frequency Modulation (FFM)' techniques and 'SPWM/ SHEM' techniques [38].

Each power semiconductor is switched on and off only one time over a fundamental period in FFM techniques. Basic FFM schemes can be described as follows :

- Multi-pulse converters in which multiple 6 pulse converters are connected parallel on the dc side and with phase shifting transformers on the ac side [38]. Selected harmonics are eliminated with transformer connections and complicated transformer connections are required for lower harmonic spectra.
- A multi-level converter is used in which the dc link capacitor is divided into the converters. AC side is connected to the selected converter by switching control and staircase waveforms are obtained with reduced harmonics. This topology allows the use of simpler transformer connections at the expense of complicated control systems to maintain capacitor voltage equalization.

SPWM and SHEM techniques have become more popular when compared to FFM techniques with the advances in power semiconductor technologies. Each power semiconductor is switched at higher frequencies (250Hz-5kHz) to offer minimum harmonic spectra.

A two level, 3 leg or a 3 level neutral point clamped (NPC) converter is used with SPWM technique. This method offers small quantities of harmonics since the switching is done in the kHz range at the expense of higher switching losses. A two level, 3 leg converter is used with SHEM technique. This method offers small quantities of harmonics with optimised switching frequency.

The choice of the power stage depends on the system voltage, power ratings of required STATCOM. The scope of this thesis is based on the 2 level, 3 leg Voltage Source Converter topology which is shown in Fig. 2.2.



Figure 2.2 2 Level, 3 Leg Voltage Source Converter

Input filter is used to filter out the switching harmonics of the converter. It can be designed as an inductance only filter or a low pass LC filter depending on the reactive power generation limits of the system and IEEE 519-1992 standard.

## 2.2 Principles of Reactive Power Control

Simplified single phase Y equivalent model of STATCOM is given in Fig. 2.3.



Figure 2.3 Simplified Model of STATCOM

- $V_{s}^{'}$  : RMS line-to-neutral AC grid voltage with a phase angle of 0 referred to STATCOM side.
- Vc : RMS line-to-neutral STATCOM fundamental voltage
- $I_s$  : RMS source current
- I<sub>L</sub> : RMS load current
- I<sub>c</sub> : RMS STATCOM current
- $Q_s$ : Source reactive power
- $Q_L$ : Load reactive power
- $Q_c$ : STATCOM reactive power
- $\delta$  : Phase angle between fundamental voltage of STATCOM and AC grid
- R : Y equivalent total loss resistance including coupling transformer losses, series inductor losses and converter losses
- L : Y equivalent total inductance including source inductance, leakage inductance of coupling transformer and input filter inductance.

The phasor diagram for Fig. 2.4 is given below :



Figure 2.4 Phasor Diagrams for Lossy Systems (Not-to-scale, phase angles are exaggerated)

Kirchoffs voltage equations for the circuit in Fig.2.3 can be written as follows by using the phasor diagrams in Fig. 2.4.

$$\overline{\mathbf{V}}_{\mathrm{s}}^{'} = \overline{\mathbf{V}}_{\mathrm{c}} + \overline{\mathbf{V}}_{\mathrm{R}} + \overline{\mathbf{V}}_{\mathrm{X}}$$
(2.1)

where 
$$X = 2\pi fL$$
,  $V_R = RI_c$  and  $V_X = jXI_c$ 

By resolving  $\overline{V}_R$  and  $\overline{V}_X$  along Re and Im axes in Fig 2.4, (2.2) and (2.3) can be obtained.

$$V'_{s} - V_{c}\cos\delta = (R\cos\theta + X\sin\theta)I_{c}$$
(2.2)

$$V_{c}\sin\delta = (X\cos\theta - R\sin\theta)I_{c}$$
(2.3)

On the other hand, active and reactive power consumed by the STATCOM from the supply can be expressed as in (2.4) and (2.5)

$$P_{c} = V'_{s} I_{c} \cos\theta \qquad (2.4)$$

$$Q_{c} = V_{s}^{'} I_{c} \sin \theta \tag{2.5}$$

Power sink convension has been used in the formulations given above. This convention associates a positive sign with the reactive power flowing into an

inductive reactance. It occurs when STATCOM input current  $\overline{I}_c$  lags behind supply voltage  $\overline{V}_s$ ' by  $\theta$  as defined in Fig. 2.4.

Active and reactive power inputs ( $P_c$  and  $Q_c$ ) to the STATCOM can also be expressed in terms of line-to-neutral voltages  $V_s$  and  $V_c$ , system parameters R and X and angles  $\theta$  and  $\delta$  as derived in Appendix A and given in (2.6) and (2.7).

$$P_{c} = \frac{V_{s}'}{X} \left[ \frac{RV_{s}'\sin\theta + XV_{c}\sin\theta\sin\delta - RV_{c}\sin\theta\cos\delta + RV_{c}\cos\theta\sin\delta}{R\cos\theta + X\sin\theta} \right]$$
(2.6)  
$$Q_{c} = V_{s}' \frac{V_{s}' - V_{c}\cos\delta}{R\cos\theta + X\sin\theta}\sin\theta$$
(2.7)

There is no power dissipation for an ideal STATCOM. It means that R in Fig. 2.3 and  $P_c$  in (2.6) should be set to zero. Equating  $P_c$  to zero implies that sin  $\delta$  and hence  $\delta$  should be zero. Therefore, phasor diagrams given in Fig. 2.4 turn out to be those in Fig. 2.5 for a lossless STATCOM. Also (2.7) simplifies to (2.8)

$$Q_c \cong V_s \frac{V_s - V_c}{X}$$
(2.8)

Phasor diagrams for the ideal condition (R = 0) is given in Fig. 2.5.



**Figure 2.5 Phasor Diagrams for Lossless System** 

In the lossless system, STATCOM voltage is in phase with the AC line voltage and line current is purely reactive.

If  $V_c$  is equal to  $V_s$ , reactive power generation is zero.

If  $V_c < V_{s,}$  a current is induced which lags  $V_X$ . This current also lags  $V_s$  since  $V_X$  is in phase with  $V_s$ . Therefore, AC grid sees this current as inductive and STATCOM is said to be operating in inductive mode.

If  $V_c > V_{s,}$  a current is induced which lags  $V_X$ . However, this current leads  $V_s$  since  $V_X$  is in opposite direction with  $V_s$ . Therefore, AC grid sees this current as capacitive and STATCOM is said to be in operating capacitive mode.

Voltage and current waveforms of AC grid and STATCOM is shown in Fig. 2.6 for the ideal case.



Figure 2.6 Inductive and Capacitive Modes of STATCOM (modulation index = 1.16)

During operation of STATCOM in transient state, the DC link capacitor is to be charged and discharged periodically or aperiodically. Active power will flow from the supply to the DC link or vice versa through the converter. This condition makes necessary a finite load angle  $\delta$  between  $\overline{V}'_s$  and  $\overline{V}c$  although its value is small. Furthermore, input filter and VSC have their own losses which necessiates the flow from the supply for operation even in the steady-state (DC link voltage is constant).

Therefore, one can conclude that the ideal STATCOM model in Fig. 2.5 is not an adequate model in describing the operation of a STATCOM especially in transient state.

On the other hand, the model can be simplified by making for R<<X while preserving the active power flow equation in an approximate manner. Phasor diagrams Fig. 2.4 can be simplified as in Fig. 2.7 under this assumption.



Figure 2.7 Phasor Diagrams for R<<X

In addition to this assumption for the prototype system developed in this thesis, following inequalities hold over the entire operating range (from full inductive to full capacitive).

 $\left. \begin{array}{l} 0 \le \delta \le 2.5^{\circ} \\ 89 \le \theta \le 90^{\circ} \end{array} \right\} \text{ in the steady state }$ 

 $-5 \le \delta \le 5^{\circ}$  in the transient state

Therefore in the steady-state following approximations can be made whereever needed.

 $\sin \delta \cong \delta$  where  $\delta$  is expressed in radians  $\sin \theta \cong 1$  and  $\cos \theta \cong 0$  These approximations yield alternative equation sets given below:

$$P_{c} \cong \frac{V_{s}V_{c}}{X}\sin\delta$$
(2.9)

$$Q_c \cong V_s \frac{V_s - V_c \cos \delta}{X}$$
(2.10)

or

$$P_{c} \cong \frac{V_{s}V_{c}}{X}\delta$$
(2.11)

$$Q_{c} \cong V_{s} \frac{V_{s} - V_{c}}{X}$$
(2.12)

It can be deduced from (2.9) and (2.10) that STATCOM absorbs active power even at zero reactive power because of converter losses.

Let us assume the relationship betwee  $V_c$  and dc link voltage  $V_d$  is given in terms of a constant k.

$$V_{c} = kV_{d}$$
(2.13)

By subtituting (2.13) in (2.9) and (2.10), (2.14) and (2.15) are obtained.

$$P_{c} \cong \frac{V'_{s}}{X} k V_{d} \sin \delta$$
(2.14)

$$Q_{c} \cong \frac{V'_{s}}{X} (V'_{s} - kV_{d} \cos \delta)$$
(2.15)

In order to approximate input voltage of VSC to a pure sinewave at fundamental frequency, Pulse Width Modulation (PWM) or Pulse Amplitude Modulation (PAM) technique can be applied.

For this case, peak value of fundamental component of VSC input voltage (line-toneutral,  $\hat{V}_c$ ) can be related to dc link voltage in terms of modulation index  $m_a$  as given in (2.16) by assuming a two-level line-to-neutral ac voltage.

$$\hat{\mathbf{V}}_{c} = \mathbf{m}_{a} \, \frac{\mathbf{V}_{d}}{2} \tag{2.16}$$

By using (2.13) and (2.16) one obtains

$$k = \frac{m_a}{2\sqrt{2}} \cong 0.35m_a \tag{2.17}$$

$$V_{c} \cong 0.35 m_{a} V_{d} \tag{2.18}$$

Substituting of (2.17) in (2.14) and (2.15) yields

$$P_{c} \cong \frac{0.35 V_{s}'}{X} m_{a} V_{d} \sin \delta$$
(2.19)

$$Q_{c} \cong \frac{V'_{s}}{X} (V'_{s} - 0.35m_{a}V_{d}\cos\delta)$$
 (2.20)

Two different operation modes arise from (2.20).

- 1) If  $0.35m_aV_d \cos\delta$  can be made smaller than  $V_s$ , then  $Q_c$  becomes positive and hence VSC absorbs reactive power (inductive operation mode).
- 2) If  $0.35m_aV_d \cos\delta$  can be made larger than  $V_s$ , then  $Q_c$  becomes negative and hence VSC delivers reactive power to the supply (capacitive operation mode).

Therefore, different control techniques can be applied in order to change  $0.35m_aV_d\cos\delta$  term. Since  $\delta$  is smaller than  $2.5^\circ$  in the normal working range of STATCOM,  $\cos\delta \cong 1$  can be assumed.

This assumption simplifies the term which is going to be controlled to  $0.35m_aV_d$ . It can therefore be concluded that reactive power absorbed or delivered by STATCOM can be controlled by one of the following techniques.

- i) varying modulation index m while keeping DC link voltage V<sub>d</sub> constant
- ii) varying V<sub>d</sub> while keeping m constant, or
- iii) a combination of (i) and (ii)

Various control strategies have been exercised in the control of two-level STATCOM and Active Power Filter Converters as reported in the literature.

- Modulation index is kept constant and reactive power is controlled by changing the DC link voltage. This is called '<u>Phase Angle Control</u>' in the literature [38].
- DC link voltage is kept constant and reactive power is controlled by changing the modulation index of PWM waveforms. This technique is called '<u>Constant</u> <u>DC Link Voltage Scheme</u>' by some authors in the literature [1].
- DC link voltage is kept constant and a current reference is formed according to active/reactive power set by using Instantaneous pq theory. STATCOM line current is directly controlled. It is known as '<u>Direct Current Control with</u> <u>Instantenous pq Theory</u>' in the literature [39].
- DC link voltage is kept constant and a voltage reference is formed according to active/reactive power set by using Instantaneous pq theory. STATCOM line current is indirectly controlled. It is known as <u>Indirect Current Control with</u> <u>Instantaneous pq Theory</u> in the literature [25].

## 2.2.1 Phase Angle Control

Modulation index is kept constant and DC link voltage is allowed to change to control the fundamental voltage component of STATCOM. The control variable is the phase angle  $\delta$ .

In order to increase reactive power delivered or to decrease reactive power absorbed by STATCOM, DC link voltage should be increased by charging further the DC link capacitor. On the other hand, if DC link voltage reduces by discharging the capacitor, then reactive power delivered decreases in capacitive operation mode or reactive power absorbed by STATCOM increases in the inductive operation mode.

STATCOM voltage lags behind AC line voltage ( $\delta > 0$ ) for both capacitive and inductive operation modes in the steady-state (Fig. 2.4).

Power can be extracted from DC link by making phase angle  $\delta$  in (2.19) negative. If the extracted power is made greater than STATCOM losses, P<sub>c</sub> in (2.19) becomes

negative and STATCOM starts to deliver active power to the source. During this operation in transient state,  $V_d$  gradually decreases. On the other hand, if  $\delta$  is momentarily made greater than steady-state value  $\delta_{ss}$ , the active power absorbed by STATCOM in excess of STATCOM losses will then be stored in the DC link capacitor, thus resulting in a gradual rise in  $V_d$ .

Exaggerated phasor diagrams which illustrate power flow between the ac supply and the DC link in transient state are as shown in Fig. 2.8.



Figure 2.8 Phasor Diagrams In Transient State (Not-to-scale, phase angles are exaggerated)

The open loop response time of the system involving phase angle control is determined by the input filter inductance and DC link capacitor. Input filter inductance is employed to filter out converter harmonics and the use of higher values for this inductance minimizes STATCOM current harmonics.

However, a large filter inductance than usual will cause a greater voltage regulation value in the DC link as well as at the input of the converter from full inductive mode to full capacitive mode of STATCOM operation (2.20).

Therefore, the selection of passive elements must be done carefully for satisfactory responses in both steady-state and transient state. Block diagram of phase angle control is given in Fig. 2.9.

Reactive power on the supply should be measured in a time period less than 10 ms in order to obtain a fast transient response. Reactive power can be measured by using Average Basis Concept or Instantaneous pq theory which are described at the end of this chapter.



**Figure 2.9 Phase Angle Control** 

Measured reactive power (Q) is compared with reactive power reference ( $Q_{ref}$ ) which is formed by another control block in real applications. Reactive power error is processed in PI controller and output of PI controller determines the phase angle of STATCOM fundamental voltage with respect to source voltage. The step response of the control loop to reactive power changes can be kept in between 2-5 a.c. cycles by suitable controllers and passive components [1].

## 2.2.2 Constant DC Link Voltage Scheme

DC Link voltage is kept constant by phase angle control and reactive power input to STATCOM is varied by controlling the modulation index in SPWM STATCOM. There are two seperate control loops which interact with each other. However, it is possible to minimize the interaction between the loops by separating reaction time of dynamics.

Fundamental component of converter voltage is varied by controlling the modulation index. Hence, this control is preferred mainly in STATCOMs with Sinusoidal Pulse Width Modulation (SPWM). Block diagram of SPWM STATCOM with Constant DC Link Voltage is given in Fig. 2.10 [1].

PLL & counter generates a fixed amplitude sine wave. Modulation signal is obtained by changing the phase angle and amplitude of this fixed amplitude sine wave.



Figure 2.10 Constant DC Link Voltage Scheme

DC link voltage is kept constant by controlling the active power flowing to/from the converter. DC link voltage is compared with the DC link voltage reference and DC link voltage error is processed in PI Controller 1. Output of PI Controller 1 is used to reset the counter in phase locked sine generator. Therefore, PI Controller 1 determines the phase angle of the converter voltage with respect to source voltage.

Reactive power in the line is measured and measured reactive power (Q) is compared with the reactive power set ( $Q_{ref}$ ). Reactive power error is processed in PI Controller 2 and output of PI Controller 2 is used to scale up/down the amplitude of the sine wave.

DC link voltage can be kept constant by slow changes in the phase angle. Hence, DC link voltage control loop (PI Controller 1) has slow response. Reactive power loop should be fast in order to have rapid reactive power control. (< 2 cycle).

## 2.2.3 Direct Current Control with pq Theory

STATCOM line current is regulated according to active/reactive power set by using Instantenous pq theory [39]. The block diagram for this case is given in Fig. 2.11.



Figure 2.11 Direct Current Control with pq Theory

Positive sequence detector is used to obtain the positive voltage sequence frequency, phase and amplitude signals and to send them to reactive power control block. Reactive power block uses Instantaneous pq theory (pq theory). Reactive power and active power sets are the input references of this block. The line voltages are transformed to  $V_{\alpha}$  and  $V_{\beta}$  in the  $\alpha\beta0$  frame as given in (2.21).

$$\begin{bmatrix} V_{o}(t) \\ V_{\alpha}(t) \\ V_{\beta}(t) \end{bmatrix} = \sqrt{\frac{2}{3}} \begin{bmatrix} \frac{1}{\sqrt{2}} & \frac{1}{\sqrt{2}} & \frac{1}{\sqrt{2}} \\ 1 & -\frac{1}{2} & -\frac{1}{2} \\ 0 & \frac{\sqrt{3}}{2} & -\frac{\sqrt{3}}{2} \end{bmatrix} \begin{bmatrix} V_{a}(t) \\ V_{b}(t) \\ V_{c}(t) \end{bmatrix}$$
(2.21)

Current reference signals can be calculated as shown below.

$$i_{c\alpha} = \frac{1}{\Delta} (V_{\alpha} P_{c} + V_{\beta} Q_{c})$$
(2.22)

$$i_{c\beta} = \frac{1}{\Delta} (V_{\beta} P_c - V_{\alpha} Q_c)$$
(2.23)

$$\Delta = V_{\alpha}^2 + V_{\beta}^2 \tag{2.24}$$

The current references calculated in the  $\alpha\beta$  frame are transformed back to ABC coordinates and processed in the current control block. P<sub>c</sub> represents the amount of active power in/from the converter and DC link voltage is kept constant by controlling P<sub>c</sub>.

## **2.2.4 Indirect Current Control with pq Theory**

Converter voltage is regulated according to active/reactive power set by using Instantenous pq theory [25]. The real power (p) and the reactive power (q) injected into the system can be expressed in the dq reference frame by using Instantaneous pq theory [40].

$$\mathbf{p} = \mathbf{v}_{\mathbf{d}} \mathbf{i}_{\mathbf{d}} + \mathbf{v}_{\mathbf{q}} \mathbf{i}_{\mathbf{q}} \tag{2.25}$$

$$q = v_q i_d - v_d i_q \tag{2.26}$$

The quadrature component of the voltage is always zero for a balanced three-phase three-wire system. Hence  $i_d$  completely describes the instantaneous value of real power and  $i_q$  completely describes the instantaneous value of reactive power when the system voltage remains constant. The block diagram for this case is given in Fig. 2.12.



**Figure 2.12 Indirect Current Control with pq Theory** 

Three phase instantaneous currents are transformed using abc to dq0 transformation. The d-axis component  $i_d$  and q-axis component  $i_q$  are regulated by two separate PI loops.  $I_d$  reference is calculated from the control of DC link voltage and  $I_q$  reference is calculated from the control of reactive power. Therefore, instantaneous current tracking control is achieved by using four PI loops. Dq0 to abc transformation and a Phase Locked Loop (PLL) is used to find the voltage reference for the switching patterns.

Different control techniques are discussed for the control of reactive power in STATCOM. The step response of each technique depends on the passive parameters such as input filter reactor / DC link capacitor and the reactive power measurement technique used. Phase Angle Control employs SHEM/PAM technique and other control algorithms employ PWM technique.

Phase Angle Control is the only algorithm in which DC link voltage is allowed to vary according to reactive power reference. DC link voltage is kept constant in other algorithms. This situation deterioriates the step response of Phase Angle Control since the DC link voltage is charged or discharged through the input filter inductance and DC link capacitor. Reactive power measurement by Average Basis Concept is used generally in Phase Angle Control. However, Instantaneous pq theory can be used to fasten the step response of Phase Angle Control.

Constant DC link voltage scheme has a faster step response when compared to Phase Angle Control. Reactive power changes are done only by changing the modulation index of the converter voltage. The delay coming from the charging or discharging of DC link capacitor through the input filter inductance is eliminated in this algorithm. Input filter inductance can be choosen smaller to fasten the step response. However, this necessiates the use of higher switching frequencies for the same Total Demand Distortion (TDD) which increases the switching losses of power semiconductors. Reactive power measurement by Average Basis Concept or Instantenous pq theory can be used according to the aimed step response of STATCOM.

Direct Current Control Algorithm regulates STATCOM line current by using Instantaneous pq theory and a hysteresis band controller. Hysteresis band is made narrower by using higher frequencies. Hence, hysteresis band of the line current is a compromise between tracking error and switching losses. Direct Current Control has a faster response than Indirect Control Control since there is only one PI loop in this algorithm.

Indirect Current Control has a much faster response than Phase Angle Control and slower response than Direct Current Control. Indirect current control regulates the converter output voltage by using four PI loops and this is the main disadvantage of this technique.

Efficient control algorithm for STATCOM is chosen by considering the reactive power rating of the converter and the step response needed for the reactive power compensation of the load. Constant DC Link Voltage Scheme and Direct/Indirect Current Control algorithms propose faster responses at the expense of higher switching frequency in the converter. High power STATCOMs use HV (High Voltage) IGBT Modules, IGCT or GTO as the power semiconductor. Well known STATCOM applications with these power semiconductors use switching frequencies between 50 Hz-2 kHz because of higher switching losses of the power semiconductors [15,41]. Hence, PWM algorithms are better suited for low power/low voltage applications.

## 2.3 PWM Techniques Employed in STATCOM Application

The ultimate purpose in the design of a STATCOM for medium voltage (MV) applications is to generate fully controllable sinusoidal line currents on the MV side of STATCOM system. Line current waveforms of STATCOM can be approximated to a sine wave which should comply with IEEE 519-1992 primarily by the use of a proper PWM technique and secondly by carefully designing the input filter of STATCOM. In the case where reactive power control is based on the variation of modulation index m<sub>a</sub>, PWM becomes an indispensable part of the reactive power control algorithm.

This subsection will therefore be devoted to the evaluation of some PWM techniques in conjunction with the reactive power control algorithms described in subsection 2.2.

| <b>Control Algorithm</b>        | <b>Modulation Technique</b>    |
|---------------------------------|--------------------------------|
| Phase Angle Control             | Selective Harmonic Elimination |
|                                 | Modulation (SHEM)              |
| Constant DC Link Voltage Scheme | Sinusoidal Pulse Width         |
|                                 | Modulation (SPWM)              |
| Direct Current Control          | On/off control is excluded in  |
|                                 | PWM techniques                 |
| Indirect Current Control        | Sinusoidal Pulse Width         |
|                                 | Modulation (SPWM)              |

| Table 2.1 Modulation Techniques Used in STATCOM Control Algorith | ms |
|------------------------------------------------------------------|----|
|------------------------------------------------------------------|----|

The circuit diagram of the two level, three leg Voltage Source Converter is given in Fig. 2.13.



Figure 2.13 2 Level, 3 Leg Voltage Source Converter

## 2.3.1 Sinusoidal Pulse Width Modulation Technique

Sinusoidal Pulse Width Modulation (SPWM) technique is used to control the fundamental component of the line-to-line converter voltage. Three-phase converter voltages are obtained by comparing the same triangular voltage with three sinusoidal control voltages as shown in Fig. 2.14 [42].

The frequency of the triangular voltage ( $f_s$ , carrier frequency) determines the converter switching frequency and the frequency of the control voltages determine the fundamental frequency of the converter voltage ( $f_1$ ,modulating frequency). Hence, modulating frequency is equal to supply frequency in STATCOM.

Amplitude modulation ratio m<sub>a</sub> is defined as :

$$m_{a} = \frac{\hat{V}_{control}}{\hat{V}_{tri}}$$
(2.27)

where  $\stackrel{\wedge}{V}_{control}$  is the peak amplitude of the control voltage and  $\stackrel{\wedge}{V}_{tri}$  is the peak amplitude of the triangular voltage. The magnitude of the triangular voltage is kept constant and the amplitude of the control voltage is allowed to vary.

Linear range of SPWM is defined for  $0 \le m_a \le 1$  and overmodulation is defined for  $m_a > 1$ .

Frequency modulation ratio  $m_{\rm f}\,$  is defined as :

$$m_f = \frac{f_s}{f_1} \tag{2.28}$$

 $m_f$  must be choosen as an odd integer to form an odd and half wave symmetric converter line-to-neutral voltage (V<sub>A0</sub>). Therefore, even harmonics are eliminated from the V<sub>A0</sub> waveform. Moreover,  $m_f$  is choosen as a multiple of 3 in order to eliminate the harmonics at  $m_f$  and odd multiples of  $m_f$  in the converter line-to-line voltages.

Harmonics in the converter voltages appear as sidebands, centered around the switching frequency and its multiples. This is true for all values of  $m_a$  in the linear range.

The frequencies of converter output voltage harmonics can be expressed as :

$$\mathbf{f}_{\mathbf{h}} = (\mathbf{j}\mathbf{m}_{\mathbf{f}} \pm \mathbf{k})\mathbf{f}_{\mathbf{l}} \tag{2.29}$$

The fundamental component of the converter line-to-neutral voltage varies linearly with the amplitude modulation ratio  $m_a$  irrespective of the the frequency modulation ratio  $m_f$  as shown in (2.30). Fundamental component of the converter line-to-line voltage is also expressed in (2.31).



Figure 2.14 Sinusoidal Pulse Width Modulation Technique

$$\left(\hat{\mathbf{V}}_{A0}\right)_{1} = \mathbf{m}_{a} \frac{\mathbf{V}_{d}}{2} ; \quad \mathbf{m}_{a} \le 1$$
(2.30)

$$V_{LL1} = \frac{\sqrt{3}}{2\sqrt{2}} m_a V_d = 0.612 m_a V_d \quad ; \quad m_a \le 1$$
 (2.31)

In SPWM, switching harmonics occur in high-frequency range around the switching frequency and its multiples in the linear range. Maximum available amplitude of the fundamental frequency component is  $0.612m_aV_d$ . However, amplitude of fundamental frequency component is  $0.78V_d$  for square wave operation. Therefore, maximum amplitude of fundamental frequency component is reduced in linear range. This problem can be solved by entering into overmodulation region. Overmodulation causes the converter voltage to contain many more harmonics in the side-bands as compared with the linear range. The harmonics with dominant amplitudes in the linear range may not be dominant during overmodulation. However, the amplitude of fundamental frequency component of converter voltage changes nonlinearly with amplitude modulation ratio,  $m_a$  and is also dependent on the frequency modulation ratio  $m_f$  in overmodulation as given in Fig. 2.15. The relation between fundamental component of line-to-line converter voltage and modulation index for  $m_f = 15$  is given in Fig. 2.15 [42].

Linear range can be extended beyond  $0 \le m_a \le 1$  by including a third harmonic term into the control signals  $V_A$ ,  $V_B$  and  $V_C$ . Third harmonic component does not affect line-to-line fundamental converter voltage but it reduces the peak of the control voltages and control voltage are kept lower than triangular reference. Therefore, linear range can be increased to  $0 \le m_a \le 1.15$  by third-harmonic reference injection [43].



Figure 2.15 Fundamental Component of Line-to-Line Converter Output Voltage versus Modulation Index in SPWM

STATCOM with Constant DC Link Voltage Scheme regulates the DC link voltage to a fixed value in all modes of operation. The constant value of DC link voltage is determined according to highest STATCOM fundamental voltage in the operation range from full inductive to full capacitive mode at minimum and maximum supply voltages.

Therefore, for  $0 \le m_a \le 1$ ;

$$V_{d} \rangle \frac{V_{LL1}, \max}{0.612}$$
(2.32)

STATCOM fundamental voltage is changed by controlling the amplitude modulation ratio in the linear range.

Line-to-line converter voltage harmonics are shown in Fig. 2.16 as a percentage of fundamental voltage.

Amplitude modulation ratio is taken as 0.9 and frequency modulation ratio is taken as 33. Harmonics at  $m_f$  and odd multiples are eliminated since  $m_f$  is choosen odd and a multiple of 3. Amplitude and frequency modulation ratios are chosen in order to make a comparison between SPWM and 8-Angle SHEM technique which is described in the next subsection (Fig. 2.32).



Figure 2.16 Converter Output Voltage Harmonics as a Percentage of Fundamental Component (SPWM with m<sub>a</sub>=0.9 and m<sub>f</sub>=33)

Voltage harmonics are seen in the sidebands of  $m_f$  and multiples of  $m_f$  as seen from Fig. 2.16. Switching frequency is found to be 1650 Hz from (2.28). It can be seen from (2.29) that first voltage harmonic is seen at 1550 Hz. Therefore, SPWM technique requires switching frequencies higher than the frequency of first expected dominant voltage harmonic of the line-to-line converter voltage.

#### 2.3.2 Selective Harmonic Elimination Modulation Technique

Selective Harmonic Elimination Modulation (SHEM) technique is based on the elimination of predetermined harmonics and the control of the modulaton index. Available harmonic elimination patterns applicable to three phase inverters are shown in Fig. 2.17 [44].



**Figure 2.17 SHEM Techniques for Three Phase Converters** 

TLN1 and TLN2 techniques are based on the elimination of harmonics in line-toneutral converter output voltages. TLN1 and TLN2 differ only in the odd/even nature of the total number of harmonics to be eliminated. TLL technique is based on the elimination of harmonics directly in the line-to-line converter voltages. The Fourier expansion of converter voltage is as given below :

$$v(t) = a_{v} + \sum_{n=1}^{\infty} a_{n} \cos(nw_{o}t) + b_{n} \sin(nw_{o}t)$$
(2.33)

where

$$a_{v} = \frac{1}{T} \int_{t_{o}}^{t_{o}+T} v(t) dt$$
 (2.34)

$$a_{k} = \frac{2}{T} \int_{t_{o}}^{t_{o}+T} v(t) \cos(kw_{o}t) dt$$
(2.35)

$$b_{k} = \frac{2}{T} \int_{t_{o}}^{t_{o}+T} v(t) \sin(kw_{o}t) dt$$
(2.36)

TLN1 and TLN2 are used in line-to-neutral SHEM techniques. If fundamental component is also controlled in SHEM, N denotes the sum of the number of harmonics to be eliminated and the fundamental component. TLN1 technique is used if N is odd and TLN2 technique is used if N is even. All triplen harmonics are absent in a three-phase three-wire system and need not be eliminated by SHEM techniques [44].

Fourier coefficients of a quarter-wave and odd symmetric function are as follows :

$$a_{\rm v} = 0$$
 (2.37)

$$a_k = 0$$
 (2.38)

$$\mathbf{b}_{\mathbf{k}} = 0 \quad \text{for } \mathbf{k} \text{ even} \tag{2.39}$$

$$b_{k} = \frac{8}{T} \int_{0}^{\frac{T}{4}} v(t) \sin(kw_{o}t) dt \quad \text{if } k \text{ is odd}$$
(2.40)

## 2.3.2.1 TLN1 Technique

Line-to-neutral converter voltage  $(V_{A0})$  is shown in Fig. 2.18 for TLN1 technique. This voltage has quarter-wave and odd symmetry.



Figure 2.18 Line-to-Neutral Converter Voltage for TLN1 Technique

 $b_n$  is found for odd harmonics by using Fig. 2.18 and (2.40).

$$b_{n} = \frac{4}{n\pi} \left[ -1 - 2\sum_{k=1}^{N} (-1)^{k} \cos(n\alpha_{k}) \right]$$
(2.41)

(2.41) has N variables ( $\alpha_1$ ,  $\alpha_2$ ,  $\alpha_3$ ,...  $\alpha_N$ ) and solutions can be found when (N-1) harmonics are set to zero and fundamental component is set to a predetermined value.

$$\begin{bmatrix} 2\cos\alpha_{1} & -2\cos\alpha_{2} & 2(-1)^{N+1}\cos\alpha_{N} \\ 2\cos5\alpha_{1} & -2\cos5\alpha_{2} & 2(-1)^{N+1}\cos5\alpha_{N} \\ \vdots & \vdots & \ddots & \vdots \\ \vdots & \vdots & \ddots & \vdots \\ 2\cos(x_{1})\alpha_{1} & -2\cos(x_{1})\alpha_{2} & 2(-1)^{N+1}\cos(x_{1})\alpha_{N} \end{bmatrix} = \begin{bmatrix} 1+\frac{\pi b_{1}}{4} \\ 1 \\ \vdots \\ \vdots \\ \vdots \\ 1 \end{bmatrix}$$

$$(2.42)$$

where  $x_1 = 3N - 2$ 

$$\alpha_1 < \alpha_2 < \alpha_3 < \dots \alpha_N < \frac{\pi}{2}$$
(2.43)

Converter switching frequency,  $f_{c}\ \ \text{can be expressed as}$ 

$$f_c = (2N+1)f_1 \tag{2.44}$$

where  $f_1$  is the frequency of fundamental component (supply frequency).

Maximum obtainable fundamental converter voltage is 1 p.u. peak for 1 p.u. DC link voltage.

Most significant harmonic voltages in the converter output voltage occur at the frequencies (3N+2) and (3N+4).

N equations found from (2.42) have to be solved simultaneously to obtain the solution. The difficulty is that N equations are nonlinear and can be solved only by iterative methods. Multiple solutions can be found satisfying (2.42) and (2.43).

#### 2.3.2.2 TLN2 Technique

Line-to-neutral converter voltage is shown in Fig. 2.19 for TLN2 technique. This voltage has quarter-wave and odd symmetry.



Figure 2.19 Line-to-Neutral Converter Voltage for TLN2 Technique

 $b_n$  is found for odd harmonics by using Fig. 2.19 and (2.40).

$$b_{n} = \frac{4}{n\pi} \left[ 1 + 2\sum_{k=1}^{N} (-1)^{k} \cos(n\alpha_{k}) \right]$$
(2.45)

where  $x_1 = 3N - 1$ 

$$\alpha_1 < \alpha_2 < \alpha_3 < \dots \alpha_N < \frac{\pi}{3} \tag{2.47}$$

Maximum obtainable fundamental converter voltage is 1 p.u. peak for 1 p.u. DC link voltage.

Most significant harmonic voltages in the converter voltage occur at the frequencies (3N+1) and (3N+3).

# 2.3.2.3 TLL Technique

Line-to-line converter voltage is shown in Fig. 2.20 for TLL technique. This voltage has quarter-wave and odd symmetry.



Figure 2.20 Line-to-Line Converter Voltage for TLL Technique

 $b_n$  is found for odd harmonics by using Fig. 2.20 and (2.40).

where  $x_1 = 3N - 1$ 

$$\alpha_1 < \alpha_2 < \alpha_3 < \dots \alpha_N < \frac{\pi}{3} \tag{2.50}$$

The first 60° interval of the switching pattern is found by solving (2.49) and (2.50). The last 60° interval of the half cycle is the same as the first 60° interval. The 60° to 120° interval is obtained by folding the first and last 60° intervals around the 60° to 120° points.  $\alpha_{N+1}$  to  $\alpha_{2N}$  are obtained by folding symmetry [44].

Maximum obtainable fundamental converter voltage is 0.85 p.u. peak for 1 p.u. DC link voltage. The reduction in fundamental converter voltage is a disadvantage of VLL technique.

Most significant harmonic voltages in the converter voltage occur at the frequencies (3N+1), (3N+5) and (3N+7).

Lower modulation index in TLL technique causes 18 % increase in DC link voltages in STATCOM operation with phase angle control. Hence, TLN1 and TLN2 techniques are preferred in the optimization of SHEM techniques.

# 2.3.2.4 Optimization of Number of Harmonics to be Eliminated in the Application Of TLN1 and TLN2 Techniques

Maximum switching frequency of HV IPM IGBT modules is limited at 2 kHz [45] by some power semiconductor manufacturers. This limitation is a result of the optimization between the gate drive circuitry and heat dissipation capability with single side cooling. 1 % converter loss is achieved with the switching frequencies around 1kHz [46]. Therefore, well known applications of HV IGBT modules uses switching frequencies in the range of 800 Hz-2 kHz [15, 41]. Hence, 7 degree SHEM, 9 degree SHEM and 11 degree SHEM are compared to find the optimum switching pattern for HV IGBT modules.

SHEM equations given in (2.42) or (2.46) are to be solved for each case.  $\alpha_1...\alpha_N$  are broadly found by a hybrid optimization method that uses genetic algorithm as the first phase of the solution and then Matlab's gradient based constraint optimization method is used for fine tuning. Gradient based methods converge fast, however, it can easily be trapped at the local minima. Choosing correct initial conditions is important to reach global minima. Genetic algorithm is a well known optimization method that always converges to global minima as it can escape from local minima because of its stochastic nature. The problem here is that genetic algorithm is developed that uses genetic algorithm to find a good initial condition and gradient based method is used with this condition point to reach the minima faster.

The following equations are used in the optimization process.

$$\left|\mathbf{b}_{1}-\mathbf{m}_{a}\right| \le \operatorname{err}_{1} \tag{2.51}$$

$$|\mathbf{b}_{\mathbf{n}}| \le \operatorname{err}_{2} \quad \mathbf{n} \ge 5 \tag{2.52}$$

where n denotes the number of harmonics to be eliminated.

The design flowchart for the solution of SHEM equations is given in Fig. 2.21.



Figure 2.21 Design Flowchart for the Solutions of SHEM Equations

 $err_1$  and  $err_2$  are set to  $10^{-3}$  in the calculations. However,  $err_1$  and  $err_2$  are increased if no solutions exist.

Line-to-neutral converter peak fundamental voltage is found as follows :

$$\hat{\mathbf{V}}_{\mathrm{AN}} = \mathbf{b}_1 \frac{\mathbf{V}_{\mathrm{d}}}{2} \tag{2.53}$$

It is seen from (2.16) and (2.53) that  $b_1$  stands for the modulation index (m<sub>a</sub>) of the SHEM technique. The value of the modulation index is 1.273 (4/ $\pi$ ) for square wave operation. There is a maximum modulation index that can be obtained by each SHEM technique and this value is always smaller than 1.273. This is a natural result of the notches in the line-to-line converter voltage.

#### 2.3.2.4.1 Minimum Pulse Width Constraint

2 level, 3 leg Voltage Source Converter can be thought as 3 'One Leg Converter' connected to each phase. 'One Leg Converter' is shown in Fig. 2.22.


Figure 2.22 One-Leg Converter

When the load current is positive, if  $S_{A^+}$  is switched on, IGBT part of  $S_{A^+}$  carries the load current. If  $S_{A^+}$  is switched off and  $S_{A^-}$  is switched on, load current diverges to the FWD of  $S_{A^-}$ . Therefore, if the load current is positive, FWD of  $S_{A^-}$  carries the load current during on the period of  $S_{A^-}$  switching pulse.



Figure 2.23 S<sub>A+</sub> and S<sub>A-</sub> Switch Waveforms for Positive Load Current

When the load current is negative, if  $S_{A-}$  is switched on, IGBT part of  $S_{A-}$  carries the load current. If  $S_{A-}$  is switched off and  $S_{A+}$  is switched on, load current diverges to the FWD of  $S_{A+}$ . Therefore, if the load current is negative, FWD of  $S_{A+}$  carries the load current during on the period of  $S_{A+}$  switching pulse.



Figure 2.24 S<sub>A+</sub> and S<sub>A-</sub> Switch Waveforms for Negative Load Current

As seen from Fig. 2.23 and Fig. 2.24, the minimum on-time of the FWD part of HV IGBT module is equal to the minimum on-time of IGBT part.

The minimum on-time of the FWD part of the HV IGBT module is important. Because, in case of short on-times when charges are still built in, e.g. the turn-on process is not really finalized, application of a reverse bias may cause high electric field strength inside the diode in addition to an oscillation in diode anode-cathode voltage waveform. This might generate also a very bad EMI. Hence, minimum on-time of freewheeling diode must be kept much larger than the reverse recovery time of FWD. Therefore, minimum on-time of FWD which is equivalent to minimum on-time of IGBT part is taken as 16.5  $\mu$ s (0.3°) in the optimization of SHEM techniques.

# 2.3.2.4.2 7-Angle SHEM Technique

Modulation index for 7-Angle SHEM technique is given below:

$$m_{a} = \frac{4}{\pi} \begin{bmatrix} -1 + 2\cos\alpha_{1} - 2\cos\alpha_{2} + 2\cos\alpha_{3} - 2\cos\alpha_{4} \\ + 2\cos\alpha_{5} - 2\cos\alpha_{6} + 2\cos\alpha_{7} \end{bmatrix}$$
(2.54)

Modulation index is changed between 0.1 p.u. and 0.95 p.u and 5<sup>th</sup>, 7<sup>th</sup>, 11<sup>th</sup>, 13<sup>nd</sup>, 17<sup>th</sup>, 19<sup>th</sup> harmonics are eliminated in the calculations. Chopping angles as a function of modulation index (p.u.) are found as shown in Fig. 2.25.

Modulation Index (p.u.) = 
$$\frac{\text{Modulation Index}}{1.273}$$
 (2.55)



Figure 2.25 Independent Chopping Angles versus. p.u. Modulation Index (N=7)

Table 2.2 shows the duration of independent pulses in each switching pattern for different modulation indices.

Chopping angles found for  $m_a = 0.95$  p.u. can not satisfy Minimum Pulse Width Constraint and must not be used as the chopping angles set.

Line-to-line converter voltage harmonics are shown in Fig. 2.26 as a percentage of fundamental voltage ( $m_a = 0.9$  p.u.). Triplen harmonics do not exist in line-to-line voltage although they exist in line-to-neutral voltages. Most significant voltage harmonics occur at 23<sup>rd</sup> and 25<sup>th</sup> components as expected. The switching frequency is 750 Hz for 7-Angle SHEM Technique.

| T (9)                    |      | <b>Modulation Index (p.u.)</b> |      |      |      |      |      |      |      |       |
|--------------------------|------|--------------------------------|------|------|------|------|------|------|------|-------|
| <b>I</b> <sub>i</sub> () | 0.1  | 0.2                            | 0.3  | 0.4  | 0.5  | 0.6  | 0.7  | 0.8  | 0.9  | 0.95  |
| T <sub>1</sub>           | 14.2 | 13.3                           | 12.5 | 11.6 | 10.7 | 9.8  | 8.8  | 7.8  | 6.5  | 5.7   |
| <b>T</b> <sub>2</sub>    | 1.2  | 2.4                            | 3.5  | 4.7  | 5.9  | 7    | 8.1  | 9    | 9.3  | 7.6   |
| T <sub>3</sub>           | 13.8 | 12.6                           | 11.3 | 10.1 | 8.8  | 7.6  | 6.3  | 5.1  | 3.8  | 3.2   |
| T <sub>4</sub>           | 1.4  | 2.9                            | 4.3  | 5.8  | 7.3  | 8.8  | 10.2 | 11.5 | 11.8 | 10.5  |
| <b>T</b> <sub>5</sub>    | 13.5 | 12.1                           | 10.6 | 9.2  | 7.7  | 6.2  | 4.7  | 3.2  | 1.8  | 1     |
| T <sub>6</sub>           | 1.6  | 3.2                            | 4.9  | 6.5  | 8.2  | 10   | 11.8 | 13.8 | 14.4 | 3.1   |
| <b>T</b> <sub>7</sub>    | 13.4 | 11.9                           | 10.3 | 8.7  | 7.1  | 5.5  | 3.8  | 2.2  | 0.5  | 0.03  |
| T <sub>8</sub>           | 61.6 | 63.3                           | 65.1 | 66.8 | 68.6 | 70.4 | 72.5 | 75   | 83.7 | 115.6 |

Table 2.2 The duration of independent pulses in switching patternswith respect to p.u. modulation index (N=7)



Figure 2.26 Line-to-Line Converter Voltage Harmonics as a Percentage of Fundamental Component (N=7)

#### 2.3.2.4.3 9-Angle SHEM Technique

Modulation index is changed between 0.1 p.u. and 0.95 p.u and 5<sup>th</sup>, 7<sup>th</sup>, 11<sup>th</sup>, 13<sup>nd</sup>, 17<sup>th</sup>, 19<sup>th</sup>, 23<sup>rd</sup>, 25<sup>th</sup> harmonics are eliminated in the calculations. Chopping angles as a function of modulation index (p.u.) are found as shown in Fig. 2.27.

$$m_{a} = \frac{4}{\pi} \begin{bmatrix} -1 + 2\cos\alpha_{1} - 2\cos\alpha_{2} + 2\cos\alpha_{3} - 2\cos\alpha_{4} + 2\cos\alpha_{5} \\ -2\cos\alpha_{6} + 2\cos\alpha_{7} - 2\cos\alpha_{8} + 2\cos\alpha_{9} \end{bmatrix}$$
(2.56)

Table 2.3 shows the duration of independent pulses in each switching pattern for different modulation indexes. Solutions for  $m_a = 0.95$  satisfy Minimum Pulse Width Constraint. However, err<sub>1</sub> and err<sub>2</sub> tolerances are made 0.02 to find a solution.

Line-to-line converter voltage harmonics are shown in Fig. 2.28 as a percentage of fundamental voltage ( $m_a = 0.9$  p.u.). Most significant voltage harmonics occur at 29<sup>th</sup> and 31<sup>st</sup> components as expected. The switching frequency is 950 Hz for 9-Angle SHEM Technique.



Figure 2.27 Independent Chopping Angles versus p.u. Modulation Index (N=9)

| T (9)                    |      | Modulation Index (p.u.) |     |      |      |      |      |      |      |       |  |
|--------------------------|------|-------------------------|-----|------|------|------|------|------|------|-------|--|
| <b>I</b> <sub>i</sub> () | 0.1  | 0.2                     | 0.3 | 0.4  | 0.5  | 0.6  | 0.7  | 0.8  | 0.9  | 0.95  |  |
| T <sub>1</sub>           | 11.3 | 10.7                    | 10  | 9.3  | 8.6  | 7.9  | 7.2  | 6.4  | 5.5  | 4.2   |  |
| <b>T</b> <sub>2</sub>    | 0.9  | 1.8                     | 2.7 | 3.6  | 4.4  | 5.3  | 6.1  | 6.8  | 7.2  | 4.9   |  |
| T <sub>3</sub>           | 11.1 | 10.2                    | 9.2 | 8.3  | 7.4  | 6.4  | 5.5  | 4.5  | 3.6  | 1.8   |  |
| T <sub>4</sub>           | 1.1  | 2.2                     | 3.2 | 4.3  | 5.4  | 6.5  | 7.5  | 8.4  | 8.9  | 2.8   |  |
| <b>T</b> <sub>5</sub>    | 10.9 | 9.8                     | 8.7 | 7.6  | 6.5  | 5.4  | 4.3  | 3.2  | 2.2  | 1.5   |  |
| T <sub>6</sub>           | 1.2  | 2.4                     | 3.7 | 4.9  | 6.2  | 7.4  | 8.7  | 9.9  | 10.5 | 6.6   |  |
| <b>T</b> <sub>7</sub>    | 10.8 | 9.6                     | 8.3 | 7.1  | 5.9  | 4.7  | 3.4  | 2.2  | 1.1  | 1.5   |  |
| T <sub>8</sub>           | 1.3  | 2.6                     | 3.9 | 5.3  | 6.6  | 8.1  | 9.5  | 11.2 | 12.6 | 8.2   |  |
| T9                       | 10.7 | 9.5                     | 8.2 | 6.9  | 5.6  | 4.3  | 3    | 1.6  | 0.4  | 0.5   |  |
| T <sub>10</sub>          | 61.3 | 62.7                    | 64  | 65.4 | 66.8 | 68.3 | 69.8 | 71.7 | 76.1 | 116.2 |  |

 Table 2.3 The duration of independent pulses in switching patterns with respect to p.u. Modulation Index (N=9)



Figure 2.28 Line-to-Line Converter Voltage Harmonics as a Percentage of Fundamental Component (N=9)

### 2.3.2.4.4 11-Angle SHEM Technique

Modulation index is changed between 0.1 p.u. and 0.95 p.u and 5<sup>th</sup>, 7<sup>th</sup>, 11<sup>th</sup>, 13<sup>nd</sup>, 17<sup>th</sup>, 19<sup>th</sup>, 23<sup>rd</sup>, 25<sup>th</sup>, 29<sup>rd</sup>, 31<sup>st</sup> harmonics are eliminated in the calculations. Chopping angles as a function of modulation index (p.u.) are found as shown in Fig. 2.29.

$$m_{a} = \frac{4}{\pi} \begin{bmatrix} -1 + 2\cos\alpha_{1} - 2\cos\alpha_{2} + 2\cos\alpha_{3} - 2\cos\alpha_{4} + 2\cos\alpha_{5} - 2\cos\alpha_{6} \\ + 2\cos\alpha_{7} - 2\cos\alpha_{8} + 2\cos\alpha_{9} - 2\cos\alpha_{10} + 2\cos\alpha_{11} \end{bmatrix} (2.57)$$



Figure 2.29 Independent Chopping Angles versus. p.u. Modulation Index (N = 11)

Table 2.4 shows the duration of independent pulses in each switching pattern for different modulation indexes. Solutions  $m_a = 0.9$  and  $m_a = 0.95$  can not satisfy minimum pulse width criteria.

Line-line converter voltage harmonics are shown in Fig. 2.30 as a percentage of fundamental voltage ( $m_a = 0.9$  p.u.). Most significant voltage harmonics occur at  $35^{th}$  and  $37^{th}$  components as expected. The switching frequency is 1150 Hz for 11-Angle SHEM Technique.

| T (9)                 | Modulation Index (p.u.) |      |      |      |      |      |      |      |      |       |
|-----------------------|-------------------------|------|------|------|------|------|------|------|------|-------|
| I <sub>i</sub> ()     | 0.1                     | 0.2  | 0.3  | 0.4  | 0.5  | 0.6  | 0.7  | 0.8  | 0.9  | 0.95  |
| T <sub>1</sub>        | 9.5                     | 8.9  | 8.3  | 7.8  | 7.2  | 6.6  | 6    | 5.4  | 4.6  | 4.2   |
| T <sub>2</sub>        | 0.7                     | 1.4  | 2.2  | 2.8  | 3.5  | 4.2  | 4.8  | 5.5  | 5.8  | 5.5   |
| T <sub>3</sub>        | 9.3                     | 8.5  | 7.8  | 7.1  | 6.3  | 5.5  | 4.8  | 4    | 3.3  | 1.1   |
| T <sub>4</sub>        | 0.8                     | 1.7  | 2.5  | 3.4  | 4.2  | 5.08 | 5.9  | 6.6  | 7    | 0.6   |
| T <sub>5</sub>        | 9.1                     | 8.3  | 7.4  | 6.5  | 5.6  | 4.8  | 3.9  | 3    | 2.2  | 1.5   |
| T <sub>6</sub>        | 1                       | 1.9  | 2.8  | 3.8  | 4.8  | 5.8  | 6.8  | 7.7  | 8.1  | 7.2   |
| <b>T</b> <sub>7</sub> | 9                       | 8.1  | 7.1  | 6.1  | 5.1  | 4.2  | 3.2  | 2.2  | 1.3  | 1.3   |
| T <sub>8</sub>        | 1                       | 2.1  | 3.1  | 4.2  | 5.3  | 6.4  | 7.5  | 8.6  | 9.1  | 8.3   |
| T9                    | 9                       | 7.9  | 6.9  | 5.9  | 4.8  | 3.7  | 2.7  | 1.6  | 0.6  | 0.5   |
| T <sub>10</sub>       | 1.1                     | 2.2  | 3.3  | 4.4  | 5.5  | 6.7  | 7.9  | 9.3  | 10.4 | 8.3   |
| T <sub>11</sub>       | 8.9                     | 7.9  | 6.8  | 5.7  | 4.6  | 3.5  | 2.5  | 1.3  | 0.2  | 0.2   |
| T <sub>12</sub>       | 61.1                    | 62.2 | 63.4 | 64.5 | 65.6 | 66.8 | 68.1 | 69.6 | 75   | 102.6 |

 Table 2.4 The duration of independent pulses in switching patterns with respect to Modulation Index (p.u.). (N=11)



Figure 2.30 Line-to-Line Converter Voltage Harmonics as a Percentage of Fundamental Component (N=11)

Constraints in (2.51) and (2.52) (err<sub>1</sub> and err<sub>2</sub>) are set to  $10^{-3}$  to find a solution for these nonlinear equations. However, these constraints are increased to  $10^{-2}$  if a solution can not be found. This deteriorates the success of the harmonic elimination method since the harmonic content of line-to-line converter voltage is not zero at the eliminated harmonics.

An optimum SHEM technique is chosen in view of the following constraints.

- For the safe operation of HV IGBT modules, the duration of each pulse should be at least 16.5 μs as a result of Miminum Pulse Width Constraint.
- 2) DC link voltage increases as the modulation index decreases for a predetermined value of generated reactive power. Higher DC link voltages cause higher switching losses in HV IGBT modules. Lower modulation index increases the size of input filter for the same TDD specification as can be seen from (3.42) and (3.52).
- TDD of the line current is decreased by using a higher number of chopping angles. However, switching losses of HV IGBT modules increases also with higher number of chopping angles.
- 4) Dead time causes harmonics in the line-to-line converter voltage at every odd harmonic irrespective of the harmonic elimination method. Magnitude of these voltage harmonics increases with switching frequency.

Solutions for  $m_a = 0.95$  p.u are eliminated because of constraint 1. Modulation index is chosen 0.9 p.u by considering first and second constraint given above.

STATCOM line current TDD of the discussed SHEM techniques with respect to input filter corner frequency is given in Fig. 2.31.

9-Angle SHEM technique (5<sup>th</sup>, 7<sup>th</sup>, 11<sup>th</sup>, 13<sup>nd</sup>, 17<sup>th</sup>, 19<sup>th</sup>, 23<sup>rd</sup>, 25<sup>th</sup> harmonics elimination with modulation index control is chosen as the optimum solution by considering constraint 3 and Fig. 2.31.



Figure 2.31 STATCOM Line Current TDD for different SHEM Techniques

Elimination of 8 harmonics  $(5^{th}, 7^{th}, 11^{th}, 13^{nd}, 17^{th}, 19^{th}, 23^{rd}, 25^{th}$  harmonics) with  $m_a = 0.9$  p.u is chosen as the optimum TLN1 technique.

TLN2 technique is solved for 8 harmonics elimination with no constraint on the modulation index. The solutions are analyzed if there is a solution having a modulation index around 0.9 p.u. The aim is to find 8-Angle TLN2 technique which gives the same harmonic spectra with 9-Angle TLN1 technique. If this can be achieved, the switching frequency is reduced from 950 Hz to 850 Hz. The following chopping angles are found with a modulation index of 0.91 p.u for 8-Angle TLN2 technique.

Table 2.5 Chopping Angles for 8-Angle SHEM Technique

| α1    | α2     | α3     | $\alpha_4$ | $\alpha_5$ | α6     | $\alpha_7$ | α8     |
|-------|--------|--------|------------|------------|--------|------------|--------|
| 6.194 | 10.456 | 18.407 | 21.057     | 30.498     | 31.864 | 42.449     | 42.915 |

Chopping angles in Table 2.5 satisfy Minimum Pulse Width Constraint. The harmonic spectrum is shown in Fig. 2.32 and converter voltages are shown in Fig. 2.33.

Line-to-neutral and line-to-line converter fundamental voltages are expressed in terms of modulation index and DC link voltage as below :

$$V_{\text{statcom L-N}} = \frac{m_{a}}{2} \times V_{d} \times \frac{1}{\sqrt{2}} = \frac{m_{a}}{2\sqrt{2}} V_{d} = 0.35 m_{a} V_{d}$$
(2.58)

$$V_{\text{statcom L-L}} = \frac{m_a \sqrt{3}}{2\sqrt{2}} V_d = 0.612 m_a V_d$$
(2.59)

 $m_a$  is found as 1.16 from (2.55).

Therefore;

$$V_{\text{statcom}} = 0.4103 V_{\text{d}} \tag{2.60}$$

$$V_{\text{statcom}} = 0.7107 V_{\text{d}} \tag{2.61}$$



Figure 2.32 Line-to-Line Converter Voltage Harmonics as a Percentage of Fundamental Component (N=8)



Figure 2.33 Converter Voltages for 8-Angle SHEM

#### 2.3.3 Selection of the Optimum Modulation Technique

SPWM and SHEM techniques are studied for VSC STATCOM. Both techniques are analysed for the elimination of 5<sup>th</sup>, 7<sup>th</sup>, 11<sup>th</sup>, 13<sup>nd</sup>, 17<sup>th</sup>, 19<sup>th</sup>, 23<sup>rd</sup>, 25<sup>th</sup> harmonics.

SPWM technique employs a switching frequency of 1650 Hz in order to eliminate the eight harmonics given above. First dominant harmonic is seen at 1550 Hz as shown in Fig. 2.16.

However, 8-Angle TLN2 SHEM technique employs a switching frequency of 850 Hz in order to eliminate the eight harmonics. First dominant harmonic is seen at 1450 Hz as shown in Fig. 2.28. Therefore, switching frequency is reduced approximately by 50 % using SHEM technique for the same TDD level.

SHEM technique has superior advantages than SPWM technique when switching frequency and harmonic spectra optimization are considered. Switching frquency optimization is especially very important for HV IGBT modules where switching losses at higher frequencies are not optimised yet as in LV IGBT modules.

Phase Angle Control is used in the implementation as described in Chapter 3. Phase angle control does not require the control of modulation index and modulation index is kept constant during the operation of VSC STATCOM. Reactive power delivered or absorbed is controlled by changing DC link voltage. Hence, SHEM technique is better suited for Phase Angle Control than the SPWM technique.

Considering the points discussed above, 8-Angle SHEM technique is used in the implementation.

#### 2.4 Reactive Power Measurement

The response of reactive power measurement block is effective on the step response of STATCOM. Reactive power is measured by using Average Basis Concept or Instantaneous pq Theory. Average Basis Concept measures reactive power at discrete time periods. However, Instantaneous pq Theory calculates the reactive power without any averaging process and gives a faster reactive power measurement. STATCOMs having a step response smaller than 2 period must use Instantaneous pq Theory. However, Averaging Basis Concept based reactive power measurement can be used when slower responses are needed with STATCOM.

#### 2.4.1 Average Basis Concept

AC busbar current of a non-linear load current is modelled as given below [1]:

$$i(t) = I_0 + I_1 \sin(wt + \theta_1) + I_5 \sin(5wt + \theta_5) + I_7 \sin(7wt + \theta_7) + \dots$$
(2.62)

$$\mathbf{v}(t) = \mathbf{V}_{0} \cos(\mathbf{w} t); \tag{2.63}$$

$$Q(t) = I_o V_o \cos(wt) + I_1 V_o \cos(wt) \sin(wt + \theta_1) + I_5 V_o \cos(wt) \sin(5wt + \theta_5) + \dots$$
(2.64)

$$\int_{0}^{T} Q(t)dt = \frac{I_1 V_0 \sin(\theta_1)}{2} \quad ; T = 10ms$$
(2.65)

Average of the reactive power of harmonics over half fundamental period is zero and do not contribute to any reactive power assuming that ac busbar voltage does not contain any significant harmonics. Instantaneous line reactive powers for each phase are formed as follows:

$$Q_a = i_a v_{bc} \tag{2.66}$$

$$Q_b = i_b v_{ca} \tag{2.67}$$

$$Q_c = i_c v_{ab} \tag{2.68}$$

Instantaneous line reactive powers are processed in an integral unit, output is sampled in every 10 msec, sampled output is hold and and the integral process is reset for the next 10 msec. The output is used as the reactive power signal in the control system.

#### 2.4.2 Instantaneous pq Theory

Instantaneous pq Theory uses a generalised definition of Instantaneous real and imaginary power which is true for all three phase sytems having nonsinusoidal, unbalanced or zero sequence components [40].

Instantaneous pq Theory uses  $\alpha$ - $\beta$  coordinates. Hence, three phase voltages and currents have to be transformed to  $\alpha$ - $\beta$  coordinates.

$$C = \sqrt{\frac{2}{3}} \begin{bmatrix} 1 & -\frac{1}{2} & -\frac{1}{2} \\ 0 & \frac{\sqrt{3}}{2} & -\frac{\sqrt{3}}{2} \\ \frac{1}{\sqrt{2}} & \frac{1}{\sqrt{2}} & \frac{1}{\sqrt{2}} \end{bmatrix}$$
(2.69)

$$\begin{bmatrix} v_{\alpha} \\ v_{\beta} \\ v_{0} \end{bmatrix} = C \begin{bmatrix} v_{a} \\ v_{b} \\ v_{c} \end{bmatrix}; \qquad \begin{bmatrix} i_{\alpha} \\ i_{\beta} \\ i_{0} \end{bmatrix} = C \begin{bmatrix} i_{a} \\ i_{b} \\ i_{c} \end{bmatrix}$$
(2.70)

Instantaneous real power and instantenous imaginary power is defined below :

$$p = v_{a}i_{a} + v_{b}i_{b} + v_{c}i_{c} = v_{\alpha}i_{\alpha} + v_{\beta}i_{\beta} + v_{0}i_{0}$$
(2.71)

$$q = v_{\alpha} i_{\beta} - v_{\beta} i_{\alpha} \tag{2.72}$$

q can be re-writen in terms of abc components.

$$q = -\frac{1}{\sqrt{3}} \left[ (v_a - v_b)i_c + (v_b - v_c)i_a + (v_c - v_a)i_b \right]$$
(2.73)

(2.73) is the expression used in the measurement of conventional three phase reactive power when only fundamental frequency is considered. The variable in  $\alpha$ - $\beta$  frame takes into account all the frequency components in voltages and currents. This is the reason q is defined as instantaneous imaginary power. It is seen from (2.73) that q is not influenced by zero sequence components [40].

$$\begin{bmatrix} \mathbf{p} \\ \mathbf{q} \end{bmatrix} = \begin{bmatrix} \mathbf{v}_{\alpha} & \mathbf{v}_{\beta} \\ -\mathbf{v}_{\beta} & \mathbf{v}_{\alpha} \end{bmatrix} \begin{bmatrix} \mathbf{i}_{\alpha} \\ \mathbf{i}_{\beta} \end{bmatrix}$$
(2.74)

### It is shown in [40] that

$$\begin{bmatrix} i_{\alpha} \\ i_{\beta} \end{bmatrix} = \begin{bmatrix} i_{\alpha p} \\ i_{\beta p} \end{bmatrix} + \begin{bmatrix} i_{\alpha q} \\ i_{\beta q} \end{bmatrix}$$
(2.75)

where

| $\alpha$ -axis instantaneous active current : | $i_{\alpha p} = \frac{v_{\alpha}}{v_{\alpha}^2 + v_{\beta}^2} p$ | (2.76) |
|-----------------------------------------------|------------------------------------------------------------------|--------|
|                                               | Vo                                                               |        |

$$\alpha$$
-axis instantaneous reactive current :  $i_{\alpha q} = \frac{-v_{\beta}}{v_{\alpha}^2 + v_{\beta}^2}q$  (2.77)

β-axis instantaneous active current : 
$$i_{\beta p} = \frac{v_{\beta}}{v_{\alpha}^2 + v_{\beta}^2}p$$
 (2.78)

$$\beta$$
 -axis instantaneous reactive current :  $i_{\beta q} = \frac{v_{\alpha}}{v_{\alpha}^2 + v_{\beta}^2}q$  (2.79)

$$i_{\alpha} = \frac{v_{\alpha}}{v_{\alpha}^2 + v_{\beta}^2} \overline{p} + \frac{v_{\alpha}}{v_{\alpha}^2 + v_{\beta}^2} \widetilde{p} + \frac{-v_{\beta}}{v_{\alpha}^2 + v_{\beta}^2} \overline{q} + \frac{-v_{\beta}}{v_{\alpha}^2 + v_{\beta}^2} \widetilde{q}$$

$$(1) \qquad (2) \qquad (3) \qquad (4)$$

$$(2.80)$$

 $\overline{p}$  and  $\widetilde{p}$  are the fundamental and harmonic components of the instantaneous real power.  $\overline{q}$  and  $\widetilde{q}$  are the fundamental and harmonic components of the instantenous imaginary power.

The first term in (2.80) is the instantaneous value of conventional fundamental active current.

The second term in (2.80) is the instantaneous value of the harmonic currents which represent the ac component of the instantaneous real power.

The third term in (2.80) is the instantaneous value of conventional fundamental reactive current.

The fourth term in (2.80) is the instantaneous value of the harmonic currents which represent the ac component of the instantaneous imaginary power.

STATCOM makes the displacement factor unity in steady state by compensating the third term.

STATCOM makes the displacement factor unity also in transient states by compensating the third and fourth terms.

# **CHAPTER 3**

# DESIGN OF VOLTAGE SOURCE CONVERTER BASED STATCOM

### 3.1 Design Specifications

A prototype VSC based D-STATCOM employing 8-Angle SHEM technique and having simplest converter topology with HV IGBT modules (2 level, 3 leg) is designed. Prototype testing of the designed VSC STATCOM is performed in Kemerköy Thermal Power Plant to solve the reactive power compensation problem of Coal Preparation System.

Conveyor belts are used in coal mines and thermal power plants for the preparation and transportation of coal. They are driven by different types of motor drives ranging from traditional induction motor drives to unity power factor ac motor drives [47]. The major power quality problems arising from these drives are:

- very low power factors, and high starting currents for conventional drives
- current harmonics injected into the supply for old generation static drives

These problems can be solved partially by permanently connected capacitor banks and circuit breaker or contactor-switched shunt, passive filters. However, a complete solution to such problems makes necessary the use of fully-static or hybrid systems such as thyristor controlled reactor based SVCs, D-STATCOMs and/or active/hybrid power filters.

The layout diagram of the coal conveyor belts which are used for the preparation and transportation of coal from Yeniköy Open-cast Lignite Mines to Kemerkoy Thermal Power Plant is given in Fig. 3.1. These are driven by conventional induction motor drives of both types (squirrel-cage motors and wound-rotor induction motors with external rotor resistance control for starting and direct current injection for braking).



Figure 3.1 Layout of Conveyor Belts

Each section of conveyor belt system is either uphill, downhill, or mixed as shown in Fig. 3.2.



Figure 3.2 General View of Conveyor Belts

The power ratings of 0.4 kV, 50 Hz motors are ranging from 10 to 55 kW, while 6.3 kV, 50 Hz motors from 250 to 640 kW. Individual compensation of these motors by permanently-connected capacitors chosen according to IEEE Std. 141- 193, and gives rise to inadequate average power factor on monthly basis, and unnecessarily high installed capacity [48]. Although active and reactive power demands of conveyor belt systems are slowly varying, these demands are varying in a wide range in the medium and long terms according to needs of the thermal power plant (up to 2 MW, and 2.2 MVAr for each line, when operated independently).

This necessitates the use of controllable, shunt capacitor banks in addition to shunt capacitors permanently connected to motor terminals according to new regulations in TURKEY for VAr compensation given in Table 3.1.

|                                | Energy Demand/Month |             |            |  |  |
|--------------------------------|---------------------|-------------|------------|--|--|
| Validity Of The<br>Regulations | A ativa 0/          | Reactive, % |            |  |  |
| Regulations                    | Active, 70          | Inductive   | Capacitive |  |  |
| Currently In Use               | 100                 | <i>≤</i> 33 | $\leq 20$  |  |  |
| By January 2008                | 100                 | $\leq 20$   | ≤ 15       |  |  |

 

 Table 3.1 Reactive Energy Penalty Limits Recently Imposed by the Energy Market Regulatory Authority of TURKEY (In 2007)

Coal Preparation System is fed by two different overhead lines coming from Yeniköy Thermal Power Plant as shown in Fig. 3.3. Two conveyor belt lines are working as the spare of each other. Hence, the conveyor belt line switches to the other conveyor belt line if there is a problem.



Figure 3.3 Single Line Diagram of KEAS Coal Preparation System

Existence of large amounts of coal powder in the motor environment (Fig. 3.4), space limitations, and significant distances between motors for inspection and maintenance are considered to be further drawbacks of conventional reactive power compensation techniques described above.

Group compensation technique by the use of a fully-static solution is therefore chosen for Kemerköy Coal Conveyor Belts. Since the conventional drives do not produce current harmonics, power system of Kemerköy Thermal Power Plant complies with IEEE Std. 519-1992 and the problem reduces to reactive power compensation only. Harmonic current spectrum of KEAS OAH2 feeder is given in Fig. 3.5. Active and reactive power consumed by KEAS OAH1/OAH2 feeder and power factor of KEAS OAH1/OAH2 feeder are given in Fig. 3.6 and Fig. 3.7, respectively.



Figure 3.4 Belt Conveyor Motors with Excessive Coal Dust



Figure 3.5 KEAS OAH2 Feeder Current Harmonic Spectrum



Figure 3.6 KEAS OAH1 Feeder a : Active and Reactive Power; b : Power Factor



Figure 3.7 KEAS OAH2 Feeder a : Active and Reactive Power; b : Power Factor

It is understood from Fig. 3.6 and Fig. 3.7 that the induction motors work at partial loads resulting in very poor power factors. The reactive power demand of coal conveyor belt drives are therefore met by distribution type STATCOMs. The reactive power compensation problem of coal conveyor belt drives fed from OAH2 feeder is solved by Voltage Source Converter based distribution type STATCOM and the reactive power compensation problem of coal conveyor belt drives fed from OAH1 feeder is solved by Current Source Converter based distribution type STATCOM.

It is seen from Table 3.1 that nearly unity p.f. (inductive p.f. = 0.98 and capacitive p.f. = 0.99) operation is needed with STATCOM. Maximum capacitive reactive power generation of STATCOM is chosen as 1.5 MVAr by considering the reactive power change given in Fig.3.7.

STATCOM produces the same reactive power both in inductive and capacitive region as shown in Fig.3.8. The capacitive reactive power generation of STATCOM is doubled by adding an input filter having the same Var rating with STATCOM. Therefore, a VSC with a Var rating of  $\pm$  750 kVAr and a + 750 kVAr input filter is used in STATCOM. Input filter is used as shunt capacitor bank and also in filtering out the switching harmonics of VSC.



Figure 3.8 Current-Voltage Characteristic of STATCOM

Much higher input filter capacity could be used according to needs of industrial loads, and part of it may be designed either as a tuned filter for current harmonics injected by the compensated plant or as a detuned filter against the risk of sinking low order harmonics from other industrial loads connected to the point of common coupling.

Harmonic distortion in line currents at the Common Coupling Point (PCC) recommended by IEEE Std. 519-1992 with respect to  $I_{sc}/I_L$  values is given in Table 3.2. Maximum demand STATCOM curent (fundamental frequency component) at PCC is taken as 138A corresponding to 1.5MVAr capacitive reactive power generation. Maximum short circuit current ( $I_{sc}$ ) is 5.29kA and  $I_{sc}/I_L$  is equal to 38.5. Therefore, second column in Table 3.2 corresponding to  $20 < I_{sc}/I_L < 50$  (weak supply) is used in the design. Voltage THD is specified as 5 % in the standard.

| Harmonic Number n          | Limit Recommended by IEEE Std. 519-1992 |                        |                   |  |  |
|----------------------------|-----------------------------------------|------------------------|-------------------|--|--|
| i fuillionie i fuilloei,ii | $100 < I_{sc}/I_L < 1000$               | $20 < I_{sc}/I_L < 50$ | $I_{sc}/I_L < 20$ |  |  |
| 3                          | 12 %                                    | 7 %                    | 4 %               |  |  |
| 5                          | 12 %                                    | 7 %                    | 4 %               |  |  |
| 7                          | 12 %                                    | 7 %                    | 4 %               |  |  |
| 11                         | 5.5 %                                   | 3.5 %                  | 2 %               |  |  |
| 13                         | 5.5 %                                   | 3.5 %                  | 2 %               |  |  |
| 17                         | 5 %                                     | 2.5 %                  | 1.5 %             |  |  |
| 19                         | 5 %                                     | 2.5 %                  | 1.5 %             |  |  |
| 23                         | 2 %                                     | 1 %                    | 0.6 %             |  |  |
| 25                         | 2 %                                     | 1 %                    | 0.6 %             |  |  |
| TDD                        | 15 %                                    | 8 %                    | 5 %               |  |  |

Table 3.2 IEEE Std. 519-1992 Recommendations for CurrentHarmonic Distortion

Design specifications of STATCOM are given in Table 3.3.

| Converter Reactive Power | ± 750 kVAr           |
|--------------------------|----------------------|
| Filter Reactive Power    | 750 kVAr             |
| System Voltage           | $1kV \pm \%10, 50Hz$ |
| I_TDD                    | $\leq$ 5 %           |
| V_THD                    | ≤ 3 %                |

Table 3.3 Design Specifications of VSC Based STATCOM

Reactive power generation of STATCOM, VSC and input filter are given in Table 3.4 for three different cases of generated reactive power. It is seen from Table 3.4 that continous reactive power control is obtained by STATCOM in the range of 0-1.5 MVAr.

| STATCOM | VSC        | Input Filter |
|---------|------------|--------------|
| 1.5MVAr | 750 kVAr   | 750 kVAr     |
| 750kVAr | 0          | 750 kVAr     |
| 0       | - 750 kVAr | 750 kVAr     |

**Table 3.4 Reactive Power Generation Limits of STATCOM** 

VSC has been designed and implemented at maximum value of low voltage level i.e., 1 kV l-to-l, and connected to 6.3kV level via a specially designed coupling transformer. 1 kV is chosen as the system voltage, because:

- 1kV is the highest standard low voltage level [49] and permits the use of standard components and switchgear equipments.
- 2) Simplest converter topology is chosen in the design and a two level, three leg converter without any series/parallel operation is used. Converters having a power level in the neighbourhood of 1 MVA use mostly high voltage (HV) power semiconductors. The voltage ratings of available HV power semiconductors for these power levels are 2500 V, 3300 V and 4500 V. Therefore, 1 kV is a well suited system voltage level.

## 3.2 Selection of Power Semiconductor Switches

Voltage and current ratings of power semiconductors are found for capacitive and inductive modes of operation.

Single line diagram of STATCOM system is given in Fig. 3.9.



Figure 3.9 Single Line Diagram of STATCOM System

 $\dot{V_s}$ ,  $V_{1kV}$  and  $V_{Statcom}$  refers to line-to-neutral voltages.  $L_t$  represents the given inductances referred to 1kV side

- Source inductance
- Overhead line inductance
- OAV5 transformer leakage inductance
- Coupling transformer leakage inductance

31.5 kV source impedance and overheadline impedance are specified by the manufacturer of KEAS Thermal Power Plant as below :

$$X_{sc} = 2.222\Omega/\text{phase} \Rightarrow L_{sc} = \frac{2.222}{2\pi 50} = 7.07\text{mH} (31.5\text{kV side})$$

 $R_{ohl} = 4.611\Omega/phase$ 

$$X_{ohl} = 4.728\Omega/phase \implies L_{ohl} = \frac{4.728}{2\pi 50} = 15.05 \text{mH} (31.5 \text{kV side})$$

Specifications of OAV5 and coupling transformer are given in Table 3.5.

|                   | OAV5 Transformer | Coupling Transformer |  |  |
|-------------------|------------------|----------------------|--|--|
| Rated Power       | 6300kVA          | 1600kVA              |  |  |
| Primary Voltage   | 31.5 kV          | 6.3 kV               |  |  |
| Secondary Voltage | 6.3 kV           | 1 kV                 |  |  |
| U <sub>k</sub>    | 6.5 %            | 6.5 %                |  |  |

Table 3.5 OAV5 and Coupling Transformer Specifications

$$X_{OAV5} = \frac{V^2}{S} u_k = 10.23 \,\Omega/\text{phase} \implies L_{oav5} = \frac{10.23}{2\pi 50} = 32.59 \text{mH} (31.5 \text{kV side})$$
$$X_{CP_TR} = \frac{V^2}{S} u_k = 40.31 \,\Omega/\text{phase} \implies L_{ct} = \frac{40.31}{2\pi 50} = 128.3 \text{mH} (31.5 \text{kV side})$$

 $L_t$  referred to 1kV side is found as in Table 3.6.

## Table 3.6 Calculation of Lt at 31.5kV and 1kV Voltage Level

| Voltage Level                                            | 31.5kV   | 1 kV     |
|----------------------------------------------------------|----------|----------|
| Source Inductance (L <sub>sc</sub> )                     | 7.07mH   | 7.13uH   |
| Overheadline Inductance (L <sub>ohl</sub> )              | 15.05mH  | 15.17uH  |
| OAV4 Transformer Leakage Inductance (L <sub>oav5</sub> ) | 32.59mH  | 32.84uH  |
| Coupling Transformer Inductance (L <sub>ct</sub> )       | 128.31mH | 129.31uH |
| Lt                                                       | 183.02mH | 184.45uH |

 $C_{\rm f}$  represents the input filter capacitance of STATCOM.  $C_{\rm f}$  is found as below :

$$Q_{f} = 3 \frac{V_{lkV}^{2}}{X_{Cf}}$$
(3.1)

 $C_f$  is found to be 2.38mF for 750kVAr capacitive reactive power.  $C_f$  is formed as a delta connected shunt capacitor bank and 9x90  $\mu$ F are paralelled in each phase as described in 3.4.2. Therefore, Y equivalent value of  $C_f$  is 2.43 mF.

$$X_{C_{f}} = \frac{1}{wC_{f}}$$
(3.2)

$$R_{t} = \frac{R_{ohl}}{31.5^{2}} + \frac{w_{s}L_{oav5}}{10} + \frac{w_{s}L_{ct}}{10}$$
(3.3)

$$Z_{t} = \sqrt{R_{t}^{2} + (wL_{t})^{2}}$$
(3.4)

$$Z_{s} = \sqrt{R_{s}^{2} + (wL_{s})^{2}}$$
(3.5)

Rs represents the active power losses of the converter and input filter.

$$V_{1kV} = \frac{V'_{s} + \frac{Z_{t}}{Z_{s}} V_{statcom}}{1 + \frac{Z_{t}}{Z_{s}} - \frac{Z_{t}}{X_{C_{f}}}}$$
(3.6)

From Equation (2.60) 
$$\Rightarrow$$
 V<sub>statcom</sub> = 0.4103V<sub>d</sub> (3.7)

where V<sub>d</sub> represents the average DC link voltage.

$$V_{1kV} = \frac{V'_{s} + 0.4103 \frac{Z_{t}}{Z_{s}} V_{d}}{1 + \frac{Z_{t}}{Z_{s}} - \frac{Z_{t}}{X_{C_{f}}}}$$
(3.8)

$$Q_{\text{statcom}} = 3 \left[ I_{\text{s}}^{2} X_{\text{ct}} - \frac{V_{\text{lkV}} (\text{Vstatcom} - V_{\text{lkV}})}{Z_{\text{s}}} - \frac{V_{\text{lkV}}^{2}}{X_{C_{\text{f}}}} \right]$$
(3.9)

Power sink convension has been used. Therefore, (+) sign denotes the inductive reactive power and (-) sign denotes capacitive reactive power.

DC link voltages and VSC fundamental currents are given in Table 3.7 for the source voltages of 31.5 kV, 36 kV and 28 kV for  $L_f$  = 300 µH and  $L_f$  = 600 µH.

The simulation results are given for two different values of input filter inductance to observe its effect on the DC link voltage swing from full capacitive to full inductive

mode. DC link voltage changing from 1157 V to 1763 V for 300  $\mu$ H input filter inductance and from 1068 V to 1810 V for 600  $\mu$ H input filter inductance. Maximum STATCOM fundamental current is 510 A. Peak power semiconductor current is 980 A as seen from Fig. 3.10. The switching waveforms for the power semiconductors are given in Fig. 3.10 for the conditions marked by \* in Table 3.7.

| Source | I (II)              | V <sub>statcom</sub> | Qstatcom | V <sub>1kV</sub> | I <sub>VSC</sub> | V <sub>d</sub> |
|--------|---------------------|----------------------|----------|------------------|------------------|----------------|
| (kV)   | L <sub>f</sub> (μΠ) | <b>(V)</b>           | (kVAr)   | (V)              | (A)              | <b>(V)</b>     |
|        | 300                 | 1148                 | -1503    | 1086             | 367              | 1615           |
| 21.5   | 600                 | 1206                 | -1500    | 1086             | 365              | 1697           |
| 51.5   | 300                 | 925                  | 4        | 1000             | 443              | 1302           |
|        | 600                 | 854                  | 3.5      | 1000             | 443              | 1202           |
|        | 300                 | 1253                 | -1499    | 1218             | 205              | 1763           |
| 26     | 600                 | 1286                 | -1499    | 1218             | 205              | 1810           |
|        | 300                 | 1057                 | 6        | 1143             | 507              | 1487           |
|        | 600                 | 976                  | 5        | 1143             | 506              | 1373           |
|        | 300 *               | 1071                 | -1501    | 985              | 510              | 1507           |
| 28     | 600                 | 1153                 | -1502    | 985              | 510              | 1622           |
|        | 300                 | 822                  | 4        | 889              | 395              | 1157           |
|        | 600                 | 759                  | 3        | 889              | 394              | 1068           |

Table 3.7 Simulation Results for Steady-State Analysis of STATCOM



Figure 3.10 Switching Waveforms of Power Semiconductor a : Switch Voltage ; b : Switch Current (PSCAD/EMTDC)

The ratings of the candidate power semiconductors that must be used in VSC are estimated to be as in Table 3.8 by considering the available voltage and current ratings in the market.

| Voltage Rating      | ≥ 3300V |  |
|---------------------|---------|--|
| Current Rating      | ≥ 800A  |  |
| Switching Frequency | ≥ 1kHz  |  |

 Table 3.8 Ratings of Power Semiconductors in STATCOM

3.3 kV High Voltage (HV) IGBT Modules and 4.5 kV Asymmetric IGCTs are the candidate power semiconductors for this application. A comparison based on the on-state voltages and switching losses of 3.3kV/1.2kA HV IGBT modules and 4.5kV/4kA asymmetric IGCT from different manufacturers is given in Table 3.9. All specifications are given for V<sub>cc</sub>=1800 V, I<sub>c</sub>=1200 A and T<sub>j</sub>= 125 °C.

IGCTs are optimised for applications up to 1 kHz. 1 kHz is the absolute maximum switching frequency that can be used with IGCTs and maximum turn-off current decreases with switching frequency in order to have lifetime of 20 years for on-board capacitors. This relation is shown in Fig. 3.11.

Switching frequency decreases below 450 Hz for 1 kA switching current. 850 Hz switching frequency is also at the edge of absolute maximum switching frequency of IGCTs. Therefore, IGCT is not preferred in this application.

| Manufacturer       | V              | Ve             | E        | E. cc | Е     |
|--------------------|----------------|----------------|----------|-------|-------|
| Product No         | v ce(sat)      |                | $L_{0n}$ |       | L'rec |
| I I DUUCE NO       | $(\mathbf{v})$ | $(\mathbf{v})$ | (J)      | (J)   | (J)   |
| Mitsubishi         | 3.6            | 2.7            | 1.75     | 1.7   | 0.98  |
| CM1200HC-66H       |                |                |          |       |       |
| ABB                | 3.8            | 2.35           | 1.89     | 1.95  | 1.53  |
| 5SNA 1200E330100   |                |                |          |       |       |
| Dynex              | 3.6            | 2.35           | 2.4      | 1.44  | 0.84  |
| DIM1200ESM33-F000  |                |                |          |       |       |
| Eupec              | 12             | 20             | 200      | 1 5 2 | 15    |
| FZ1200 R 33 KF2    | 4.3            | 2.0            | 2.00     | 1.55  | 1.5   |
| Hitachi            | 4.2            | 2.5            | 1 75     | 1 42  | 1 2 1 |
| MBN1200E33D        | 4.2            | 2.3            | 1.73     | 1.42  | 1.51  |
| ABB                |                |                |          |       |       |
| 5SHY 35L4510 IGCT  | 1.7            | 3.75           | 0        | 4.2   | 2.33  |
| 5SDF 10H4502 Diode |                |                |          |       |       |

Table 3.9 Comparison of HV Power Semiconductors



Figure 3.11 Maximum Turn-Off Current of 5SHY 35L4510

Maximum switching frequency is not specified for HV IGBT modules by the manufacturers. However, some HV IPM module manufacturers limit the maximum switching frequency to 2 kHz. Maximum switching frequency of HV IGBT modules depends on the cooling system. Switching frequency of 3.3 kV HV IGBT modules should be kept around 1 kHz in order to have 1 % converter active power loss [46]. Nevertheless, commercially available drivers limit the maximum switching frequency to 7 kHz [50].

Extremely powerful cosmic rays may enter into the power semiconductors when a high DC voltage is applied continuously to the power semiconductor modules over a long time. This can destroy the device suddenly. Therefore, cosmic ray withstand capability has become an important design criterion for power semiconductor devices. A semiconductor device may be destroyed abruptly, without current leakage increase either at the moment of device destruction or before and after it. Destruction occur randomly in the device, melting down the device on the spot [51]. This destruction phenomenon is known to be related to voltage, and the failure rate is exponentially dependent on the applied voltage (electric field strength). Fig. 3.12 shows dependency between DC voltage and the failure rate (FIT) for CM1200HB-66H. 1 FIT is equivalent to one failure in  $10^9$  hours of operation. DC Voltage value at 100 FIT failure rate is called V<sub>LTDS</sub>. Therefore, the cosmic ray withstand capability is 100 FIT at V<sub>LTDS</sub>. It is seen from Fig. 3.12 that maximum DC voltage for CM1200HB-66H is 2100 V for a failure rate of 100. Hence, maximum DC link voltage of VSC must be kept below 2100 V for the whole range of operation.



Figure 3.12 Dependence between LTDS Failure Rates and Supply (DC Link) Voltage for CM1200HB-66H HV IGBT Module

SPWM technique requires switching frequencies in the range from 1 to 5 kHz. Switching losses of HV IGBT modules in this frequency range are higher than conduction losses and SPWM technique with HV IGBT modules necessitates the use of cooling systems with bigger capacities. Well known applications of HV IGBT modules uses switching frequencies in the range of 0.8-2 kHz [15, 41]. However, in low power applications, SPWM technique can be used with low voltage IGBT modules (600 V-1700 V) without any significant cooling problems. DC link voltage is kept constant with SPWM and this value must be kept smaller than  $V_{LTDS}$  for the whole range of operation.

SHEM technique is better suited for HV IGBT modules because of 50 % reduction in switching frequency for the same current TDD when compared to SPWM technique. This results in significant reduction in switching losses.
In phase angle control with SHEM technique, DC link voltage increases as the modulation index decreases for a predetermined value of generated reactive power. Maximum capacitive reactive power generation specification and modulation index determines maximum DC link voltage in the application. Therefore, modulation index must be chosen as follows :

- Voltage regulation of the DC link voltage from full inductive mode to full capacitive mode decreases with higher values of modulation index. A higher modulation index also minimizes the switching losses because of lower DC link voltages for a predetermined value of generated reactive power. Higher DC link voltages also cause higher converter harmonic voltages and dead time related harmonics increase at higher DC link voltages.
- > Maximum DC link voltage must be smaller than  $V_{LTDS}$ .
- Minimum Pulse Width Constraint given in 2.3.2.4.1 limits the modulation index in the application.

From the discussed HV IGBT modules, CM1200HC-66H (Mitsubishi) and DIM1200ESM33-F000 (Dynex) products have the best technical specifications when conduction and switching losses are considered together. However, CM1200HC-66H HV IGBT Module is preferred in the implementation because of short delivery time and lower costs.

Switching test circuit and turn-off switching waveform of CM1200HC-66H are given in Fig. 3.13 and Fig. 3.14 for the following test conditions [52]:

$$\begin{split} &V_{cc}{=}2400 \text{ V}, \ I_{c}{=}2400 \text{ A}, \ T_{j}{=}125 \ ^{\circ}\text{C}, \ V_{GE}{=}{\pm}15 \text{ V} \ , \\ &R_{G}{=}1.6 \ \Omega, \ C{=}2 \ \text{mF}, \ Cs{=}20 \ \mu\text{F}, \ L_{S1}{=}500 \ \text{nH}, \ L_{S2}{=}100 \ \text{nH} \end{split}$$



Figure 3.13 Switching Test Circuitry

C is a bulky capacitor and supports the DC link voltage in the steady state.  $L_{s1}$  represents the inductance of the cable between C and 'one leg' in test.  $C_s$  is a low ESL, low ESR capacitor and  $L_{s2}$  represents total effective dc link inductance which should be kept low in order to have small overshoot during turn-off. It is seen from Fig. 3.14 that voltage overshoot on the HV IGBT module is 500 V even at 2400 A current during turn-off through a dc link inductance of 100nH. Basic specifications CM1200HC-66H are given in Table 3.10.



Figure 3.14 Turn-Off Switching Waveform Ch1 : VCE :500V/div (Blue) ; Ch2 : Ic :500A/div (Red); time :1µs/div

| Item                         | Symbol               | Conditi                                                                              | Ratings                  |          |
|------------------------------|----------------------|--------------------------------------------------------------------------------------|--------------------------|----------|
| Collector-emitter<br>voltage | V <sub>CES</sub>     | V <sub>GE</sub> =0, T <sub>j</sub> =                                                 | 3300V                    |          |
| Gate-emitter<br>voltage      | V <sub>GES</sub>     | V <sub>CE</sub> =0, T <sub>j</sub> =                                                 | ±20V                     |          |
| Collector current            | I <sub>C</sub>       | $T_{\rm C}=25$                                                                       | °C                       | 1200A    |
| Conector current             | I <sub>CM</sub>      | Pulse                                                                                |                          | 2400A    |
| Emitter Current              | I <sub>CE</sub>      | $T_{\rm C}=25$                                                                       | °C                       | 1200A    |
| (FWDi)                       | I <sub>EM</sub>      | Pulse                                                                                | 9                        | 2400A    |
| Isolation Voltage            | V <sub>iso</sub>     | Charged part to<br>rms sinus<br>AC 60Hz,                                             | 6000V                    |          |
| Junction<br>Temperature      | Tj                   | -                                                                                    | $-40 \sim +150^{\circ}C$ |          |
| Collector-emitter            | V <sub>CE(sat)</sub> | I <sub>C</sub> =1200A                                                                | Tj=25°C                  | 3.3V     |
| saturation voltage           |                      | V <sub>GE</sub> =15V                                                                 | T <sub>j</sub> =125°C    | 3.6V     |
| Emitter-collector            | N.Z                  | I <sub>E</sub> =1200A                                                                | T <sub>j</sub> =25°C     | 2.80V    |
| voltage (FWDi)               | V <sub>EC</sub>      | $V_{GE}=0V$                                                                          | T <sub>j</sub> =125°C    | 2.70V    |
| Turn-On<br>switching energy  | Eon                  | VCC=1650V,<br>IGBT(N): IGBT                                                          | 1.6 J/P                  |          |
| Turn-Off<br>switching energy | E <sub>off</sub>     | $I_{C}=1200A$ , $V_{GE1}=-V_{GE2}=15V$<br>RG=1.6 $\Omega$<br>IGBT(P): EWDi Operation |                          | 1.55 J/P |
| Reverse recovery<br>energy   | E <sub>rec</sub>     | $I_{E}=1200A, V_{GE3}=-15V,$ $RG=1.6\Omega$                                          |                          | 0.9 J/P  |

Table 3.10 Basic Specifications of CM1200HC-66H

# 3.3 Design of Power Stage Layout

Schematic diagram and footprint of overall power system layout is given in Fig. 3.15 and Fig. 3.16.



Figure 3.15 Schematic Diagram of the Implemented VSC STATCOM

Dark grey parts in Fig. 3.16 show the parts of VSC STATCOM connected to KEAS OAH2 feeder and light grey parts show the parts of CSC STATCOM connected to KEAS OAH1 feeder.



Figure 3.16 Footprint of VSC STATCOM

Switchgear cubicles are shown in Fig. 3.17.



Figure 3.17 6.3kV Switchgear Cubicles

Low voltage part of STATCOM including the circuit breakers, input filter, converter, control panel and water-to-air water cooling system pump unit are put in a custom designed container because of excessive coal dust in the environment (Fig. 3.18).

Only the coupling transformer and the heat exchanger (HX) unit of the water-to-air water cooling system are put in open area as shown in Fig. 3.19.



Figure 3.18 STATCOM LV Container



Figure 3.19 HX Unit and Coupling Transformer

## **3.3.1 Laminated Busbar Design**

Switching of power semiconductors causes voltage overshoots because of the parasitic inductances present in the power circuit. These voltage overshoots are seen across the power semiconductors and it must be verified that the maximum permissible blocking voltage of the power semiconductor is never exceeded. Turn-off switching waveform of an IGBT are given in Fig. 3.20 with two different busbar inductances such as 100 nH and 150 nH. Simulations are done by ORCAD/PSPICE program for V<sub>d</sub>=1800 V and I<sub>c</sub>=1200 A. The voltage overshoot rises from 700V to 1400V when the busbar inductance of 100 nH is increased to 150 nH. This result shows the importance of laminated busbar for voltage source converters with IGBT modules.

For HV IGBTs, there is no limitation for the values of di/dt and dv/dt as long as the limits specified in the HV IGBT reverse biase safe operating area (RBSOA), FWD reverse recovery safe operating area (RRSOA) and short circuit safe operating area (SCSOA) are met safely.

HV IGBTs have high switching speeds and the current change di/dt is very high at turn-off and also at turn-on. Definition of switching time and energy for both IGBT part and diode part are given in Fig. 3.21 and Fig. 3.22. [53].

Turn-off gate resistor can be increased to suppress the voltage overshoots at turnoff. However, higher turn-off gate resistor also increases turn-off switching losses. A better solution is to minimize the effective dc link inductance of the converter.

HV IGBT modules have also high turn-on di/dt. Turn-on di/dt must be kept lower than the value specified in RRSOA. Turn-on switching losses and RRSOA determines the value of turn-on gate resistor.



Figure 3.20 Turn-Off Switching Waveforms (a) HV IGBT Collector Current (b) HV IGBT Collector-Emitter Voltage



Figure 3.21 Definitions of Switching Time and Energy for IGBT part



Figure 3.22 Definitions of Switching Time, Charge and Energy for Diode part

Inductance of various line types that are used in the construction of the converter and at the connections among the components are shown in Fig. 3.23 [54]. The advantages of stripline (laminated busbar) and coaxial cable is seen from Fig. 3.23. Commercially available HV IGBT driver manufacturers propose a minimum stray inductance of the order of 50-100 nH for the proper operation of the driver. Use of separate wires should be avoided in order to reach a stray inductance value below 100 nH and therefore, laminated busbar is a must.



**Figure 3.23 Inductance of Different Lines** 

The busbar structure is formed by two parallel conducting plates of resistivity  $\rho$  [ $\Omega$ m], relative permeability  $\mu_r$  [p.u.] separated by a dielectric material with relative permittivity  $\epsilon_r$  [p.u.] and dielectric conductivity  $\sigma$  [1/ $\Omega$ m]

A physical representation for the laminated busbar is shown in Fig. 3.24 [55].



Figure 3.24 Physical Representation of Laminated Busbar

The choice between a lumped parameter model and a transmission line model for the laminated busbar is decided by the highest frequency component of the converter [55]. Highest criticial frequency is defined as :

$$f_{c} = \frac{1}{2\pi t_{f}}$$
(3.10)

where  $t_f$  represents the device fall time.  $t_f$  decreases with switching current in HV IGBT modules.  $t_f$  value is 200ns at a switching current of 2000A for the selected HV IGBT module which implies that  $f_c = 0.8$  MHz.

The wavelength is defined in (3.11).

$$\lambda = \frac{c}{f_c}$$
(3.11)

Transmission line analysis is required when standing waves are present. Standing waves may occur whenever one-quarter of the wavelength can be compared with the dimensions of the busbar [55].

 $\lambda/4$  is equal to 93.75 m and is not comparable with the dimensions of the busbar. Therefore, lumped stray inductance model shown in Fig. 3.25 is sufficient for the converter implemented with HV IGBT modules.



Figure 3.25 Equivalent Circuit Model of Laminated Busbar

The capacitance between the busbars are given as in (3.12):

$$C_{b} = \varepsilon_{0}\varepsilon_{r} \frac{W.l_{busbar}}{t_{dielectric}}$$
(3.12)

The busbar dielectric losses is represented by shunt conductance G in Fig. 3.25.

$$G_{b} = \sigma \frac{w.l_{busbar}}{t_{dielectric}}$$
(3.13)

Laminated busbar inductance decreases by :

- decreasing the dielectric thickness (d)
- increasing the conductor width (w)
- ➢ increasing the frequency

Laminated busbar inductance is the sum of internal and external inductances. Internal inductance is the result of flux linkages within the busbar plates. It is calculated from the attenuation of fields as they penetrate to conductors [55]. Internal inductance changes with frequency because of skin and proximity effects. Current tends to concentrate near the surface at high frequencies and internal inductance can be neglected as seen in Fig. 3.26 [56].



Figure 3.26 Internal Inductance for 1mm Copper plate (width=10cm)

However, internal inductance is very important for low frequency applications such as laminated busbars. It can be calculated in low frequency applications as below [55]:

$$L_i = \frac{\mu_o \mu_r}{8\pi} l \tag{3.14}$$

External inductance is determined by the geometry of the laminated busbars and it is a frequency independent inductance. It can be calculated per unit length from (3.15) as given in [56] :

$$L_{e_1} = \mu_0 \frac{t_{\text{dielectric}}}{w}$$
(3.15)

DC link capacitors are either directly mounted on the laminated busbar or on the sides of the laminated busbar as illustrated in Fig. 3.27.



Figure 3.27 Mounting of DC Link Capacitors on the Laminated Busbar

In the converter shown on the left in Fig. 3.27, there are parts on the laminated busbar which are not near to the return path of the current. If the distance between the current return path and the capacitor current path is long, then the inductance in this path is to be calculated from (3.16) and (3.17) [56] :

$$L_{e_2} = 2 \times 10^{-7} l \left[ ln \left( \frac{2l}{w + t_{busbar}} \right) + 0.5 + 0.2235 \left( \frac{w + t_{busbar}}{l} \right) \right]$$
(3.16)

$$L_{eff} = L_i + L_{e_1} + L_{e_2}$$
(3.17)

Laminated busbar inductances are calculated for w = 30 cm ;  $t_{2}$  = 2 mm and t << w

 $L_i = 50 \text{ nH/m}$  $L_{e1} = 8.4 \text{nH/m}$  $L_{e2} = 439 \text{ nH}$  for l = 1 m The external inductance of  $L_{e_1}$  and  $L_{e_2}$  are extremely different for a length of 1m. Hence, the distance between current return path and the capacitor current path must be decreased in order to have a low laminated busbar inductance.

A converter design with HV IGBT modules and standard electrolytic capacitors in which  $L_{e_2}$  can not be neglected is shown in Fig. 3.28 [54].



Figure 3.28 A Converter with Standard Electrolytic Capacitors

For obtaining a low inductance dc link design :

- Positive and negative dc link busbars must be brought closely.
- Positive dc link and ac output busbars must be brought closely.
- Negative dc link and ac output busbars must be brought closely.

AC output busbars must be designed as close as possible to the positive and negative dc link busbars in high current converters to minimize the stray inductance.

DC resistance of the laminated busbar and skin depth are given respectively in (3.18) and (3.19) [55].

$$R_{dc} = \rho \frac{2l}{w.t}$$
(3.18)

$$\delta_{\rm S} = \sqrt{\frac{\rho}{\pi f \mu_{\rm o}}} \tag{3.19}$$

where  $\rho$  is the resistivity of the busbars and f is the frequency.

Skin effect has to be considered for high frequency operation and t> $2\delta$ . Hence, AC resistance as defined in (3.20) must be used instead of dc resistance.

$$R_{ac} = \rho \frac{41}{w.\delta_s}$$
(3.20)

Effective dc link inductance is found by adding

- ► Laminated busbar inductance
- > Equivalent series inductance of DC Link Capacitors
- Screw and spacer inductance (~ 10nH)
- ≻ Internal Inductance of IGBT (10nH)

Specifications of the busbar is found by steady-state analysis given in Table 3.7 and PSCAD simulations. The specifications are given in Table 3.11.

Maximum laminated busbar inductance is specified as 30 nH in order to have a maximum effective DC link inductance lower than 100 nH.

DC link capacitor is selected from Epcos PC HP High Power Capacitors family. PCC HP products have low self-inductance (< 40 nH) and they are designed to be directly mounted on the laminated busbar. This is very important to minimize effective dc link inductance as seen from the HV IGBT modules in medium power converters.

| Max. RMS AC Voltage                                                   | 1500 V       |
|-----------------------------------------------------------------------|--------------|
| Max. RMS AC Current                                                   | 700 A        |
| Max Average DC Link Voltage                                           | 2200 V       |
| Max. RMS DC Link Current                                              | 500 A        |
| Max. Peak IGBT Voltage                                                | 3300 V       |
| Max. RMS IGBT Current                                                 | 300 A        |
| Max. Peak IGBT Current (During Operation)                             | 1200 A       |
| Max. Peak IGBT Current (During Short Circuit, $t_{pw} \le 10 \mu s$ ) | 6000 A       |
| Isolation Voltage (RMS, Sinusoidal, $f = 50Hz$ , $t = 1 min$ )        | 6 kV         |
| Laminated Busbar Inductance                                           | $\leq$ 30 nH |

**Table 3.11 Technical Specifications of VSC STATCOM** 

DC link capacitors are designed in the form of 3 parallel capacitors. Positive (P) terminal of each capacitor is placed near to the collector terminal of upper HV IGBT module in one leg, and negative (N) terminal of each capacitor is placed near to the emitter terminal of lower HV IGBT module of the same one leg. Inductance  $L_{e_2}$  is negligible because of the converter layout and dc link capacitor placement shown in Fig. 3.29.

Glass reinforced polyester (GRP) based isolation layers with 2 mm thickness are used between the layers. Busbar layers are formed by copper plates with 2 mm thickness. Designed busbar layers are as shown in Fig. 3.30. Implemented busbar layers are as given in Fig. 3.31.



Figure 3.29 Converter Layout and Placement of DC Link Capacitors





**(a)** 





(c)



(d)



Figure 3.30 Designed Laminated Busbar Layers (a) : Positive Busbar Layer ; (b) : Negative Busbar Layer (c) : AC Busbar Layer ; (d): Isolation Layer (e) : All Layers ; (f): Complete Laminated Busbar



**(a)** 



**(b)** 



(c)



Figure 3.31 Implemented Laminated Busbar Layers (a) : Positive Busbar Layer ; (b) : Negative Busbar Layer (c) : AC Busbar Layer ; (d): Isolation Layer

Verification of the effective DC link inductance can be done by two different techniques.

The first technique finds effective DC link inductance by measuring the resonance frequency which is caused by the DC link capacitors and the effective DC link inductance within the path. Test circuitry is shown in Fig. 3.32 [54].



Figure 3.32 Test Circuitry For Measuring Effective DC Link Inductance

The upper HV IGBT module is shorted in the test and a sinusoidal voltage with varying frequency is applied on the terminals of lower HV IGBT module through a resistance which is needed to limit the test current. Therefore, this test must be carried out before assembling the converter. Frequency is changed until the phase angle between the collector-emitter voltage and the current through the resistance is reduced to zero.

$$L_{\rm eff} = \frac{1}{(2\pi f_{\rm res})^2 C_{\rm d}}$$
(3.21)

 $C_d$  represents the total DC link capacitor.  $L_{eff}$  represents effective dc link inductance excluding the inner inductances of HV IGBT modules.  $f_{res}$  is found to be 18 kHz in the tests. Hence test inductance is found to be 52 nH. Hence, effective DC link inductance is 72 nH including the inner inductances of HV IGBT modules.

The second technique employs the half-bridge switching test and founds the effective DC link inductance from turn-off and turn-on switching voltage waveforms of HV IGBT module [57].

Switching test circuitry is shown in Fig. 3.33.



Figure 3.33 Switching Test Circuitry For Measuring DC Link Inductance

The test is carried out at 1200 A which is the rated current of CM1200HC-66H.  $C_1$  represents the bulk capacitance needed to support the DC link voltage when lower HV IGBT module is on.  $L_1$  is the cable inductance between the diode rectifier and the inverter.  $C_2$  represents the DC link capacitors of the inverter and switching currents circulate through  $C_2$ . Test values of the passive elements are given below :

$$C_1 = 15.6 \text{ mF}$$
;  $L_1 = 500 \text{ nH}$ ;  $C_2 = 1.527 \text{ mF}$ ;  $R_{load} = 0.3\Omega$ ,  $L_{load} = 200 \mu \text{H}$ 

A pulse of 1.2 ms is applied in order to constitute 1200 A load current through the HV IGBT module. Following the freewheeling operation of load current in the

FWD of upper HV IGBT module for a duration of 30  $\mu$ s, the lower HV IGBT module is turned on at 1200 A. Hence, switching waveforms are recorded at 1200 A during both the turn-on and turn-off process.

Turn-off switching waveform recorded in the laboratory is shown in Fig. 3.34. Turn-off peak voltage is calculated from (3.22).

$$V_{CE_{p}} = V_{d} - L_{eff} \frac{dI_{c,off}}{dt}$$

$$\Delta V_{off} = 320 \text{ V}; \ \frac{di_{off}}{dt} = 5.4 \text{ kA / }\mu\text{S}$$
(3.22)

 $L_{eff}$  is found to be 59.3 nH which is much smaller than the effective dc link inductance prespecified and CM1200HC-66H is kept in RBSOA safely at the rated current.



Figure 3.34 Turn-Off Switching Waveform of CM1200HC-66H at 1200A Ch1 : Collector-emitter voltage, 200V/div, Ch2 : Collector Curent :1.67mV/A Ch3 : FWDi current : 1.67mV/A

Effective DC link inductance is also found from turn-on switching waveform by measuring the voltage drop across the HV IGBT module in (3.23) when HV IGBT is blocking and collector current is rising.

$$\Delta V_{\text{on}} = L_{\text{eff}} \frac{dI_{\text{c,on}}}{dt}$$
(3.23)

Turn-on switching waveform which is recorded in the laboratory is as shown in Fig. 3.35. One can obtain from the waveforms  $\Delta V_{on} = 150 \text{ V}$  and  $\frac{\text{di}_{on}}{\text{dt}} = 3.3 \text{ kA} / \mu \text{S}$ . These yield the value of effective dc link inductance as 45.3 nH.

Turn-on di/dt is also measured in order to check RRSOA of HV IGBT module at rated current.  $dI_{c,on}/dt$  is found as 3.3 kA/µs in the tests. This value must be smaller than 5.5kA/µs according to the manufacturer specification. Hence, CM1200HC-66H is kept in RRSOA safely at the rated current.



Figure 3.35 Turn-On Switching Waveform of CM1200HC-66H at 1200A Ch1 : Collector-emitter voltage, 200V/div, Ch2 : Collector Curent :1.67mV/A Ch3 : FWDi current : 1.67mV/A

Theoretical effective DC link inductance is given in Table 3.12. Busbar dimensions are taken as 30cm x 40cm (wxl) in the calculations. Internal and external inductances are calculated by using (3.14) and (3.15). DC link capacitors are sprinkled down each leg and self inductance of the selected DC link capacitor is assumed to be 25nH. It is very difficult to find an accurate analytical calculation of the effective busbar inductance because of the complex geometry of the busbar. However, it can be approximated by (3.24).

$$L_{eff} = L_i + L_{e_1} + L_{e_2} + \frac{L_{dc,cap}}{3} + L_{spacer} + 2L_{IGBT}$$
 (3.24)

| Internal Inductance                    | 20nH    |
|----------------------------------------|---------|
| External Inductance (L <sub>e1</sub> ) | 3.3 nH  |
| HV IGBT Internal Inductance (x2)       | 20 nH   |
| Screw and Spacer Inductance            | 10nH    |
| DC link capacitor inductance (x3)      | 9nH     |
| Total                                  | 62.3 nH |

 Table 3.12 Theoretical Calculation of Effective DC Link Inductance

 $L_{e2}$  is neglected in the calculation because of the layout of DC link capacitors on the laminated busbars. Inductances between the DC link capacitors which is caused by the busbar structure are also neglected in the calculations. Theorotical and experimental effective DC link inductances are nearly the same (Theorotical : 62.3nH; Technique 1 : 72 nH; Technique 2: 45.3-59.3 nH). Therefore, effective DC link inductance is kept under recommended upper limit of 100 nH safely.

## 3.3.2 Heatsink Design

PSCAD simulations are carried out for capacitive and inductive mode of operations at source voltages of 28kV, 31.5kV and 36kV. Total power loss of a HV IGBT module can be calculated as in (3.25) and (3.26).

$$P_{\text{tot}} = P_{\text{con}} + P_{\text{swt}} \tag{3.25}$$

$$P_{con} = I_{c_{av}} \times V_{ce,sat}$$
(3.26)

Switching curves are given in the datasheets for  $V_{CC}=1650V$ ;  $R_g=1.6\Omega$  and  $T_j=125^{\circ}C$ . However, the turn-on and turn-off resistances are fixed by the driver as  $R_{gon} = 1.7 \Omega$  and  $R_{goff} = 3.7 \Omega$ . The relation between the switching energies and turn-on/turn-off resistors of CM1200HC-66H are specified in the datasheets [53].

$$E_{\text{on}} = 1.2 \times E_{\text{on}1.6\Omega}$$
(3.27)

$$E_{\text{off}}_{3.7\Omega} = 1.1 \times E_{\text{off}}_{3.7\Omega}$$
(3.28)

$$E_{\text{rec}} = 0.95 \times E_{\text{rec}} = 0.95 \times E_{\text{rec}}$$
(3.29)







 $E_{on}$  and  $E_{off}$  are calculated from (3.30) and (3.31) for each pulse shown in Fig. 3.37.  $E_{rec}$  is similarly calculated from the current waveform of FWD of the HV IGBT module by using (3.32).

$$E_{on} = \frac{V_d}{1650} \sum_{k=1}^{n} E_{on}(k)$$
(3.30)

$$E_{off} = \frac{V_d}{1650} \sum_{k=1}^{n} E_{off}(k)$$
(3.31)

$$E_{rec} = \frac{V_d}{1650} \sum_{k=1}^{n} E_{rec}(k)$$
(3.32)

where n represents the number of pulses in the switching waveform and  $V_d$  is given in Table 3.7.

Switching losses part of active power loss can then be expressed as in (3.33).

$$P_{swt} = (E_{on} + E_{off} + E_{rec})50$$
 (3.33)

Calculated active power losses of the converter is given in Table 3.13.

| Source Voltage | Mode of Operation | P <sub>con</sub> (W) | P <sub>swt</sub> (W) | P <sub>total</sub> (W) |
|----------------|-------------------|----------------------|----------------------|------------------------|
| 31.5 kV        | Capacitive        | 1090                 | 410                  | 1500                   |
| 31.5 kV        | Inductive         | 1058                 | 460                  | 1518                   |
| 28 kV          | Capacitive        | 1327                 | 550                  | 1877                   |
| 28 kV          | Inductive         | 895                  | 392                  | 1287                   |
| 36 kV          | Capacitive        | 945                  | 323                  | 1268                   |
| 36 kV          | Inductive         | 1318                 | 564                  | 1891                   |

Table 3.13 Active Power Losses of HV IGBT Modules in STATCOM

20 % safety margin is added to the calculated maximum power dissippation in Table 3.13 and heatsinks are designed for a conduction loss of 1.6 kW and a switching loss of 0.7 kW. Therefore, the maximum power dissipation on one HV IGBT module is accepted as 2.3kW in the calculations. Heatsink design is carried out for two HV IGBT module mounted on a common heatsink and each HV IGBT

module on a separate heatsink cases. Thermal model of the two designs are shown Fig. 3.37.



**Figure 3.37 Heatsink Models** 

$$R_{ha} = \frac{T_j - T_a - R_{ch}P_{module} - max(R_{jc,igbt}P_{igbt}, R_{jc,diode}P_{diode})}{nP_{module}}$$
(3.34)

where n represents the number of modules on the heatsink.

$$R_{ha} = \begin{cases} 5.50 \text{ K/kW } 1 \text{ HV IGBT Module on each heatsink} \\ 2.75 \text{ K/kW } 2 \text{ HV IGBT Module on each heatsink} \end{cases}$$

Heatsink is selected according to 5.5K/kW specification since 2.75K/kW is very low and can be obtained only by custom designed expensive water cooled heatsinks.

5.5K/kW thermal impedance is obtained by water cooled heatsinks made out of copper with turbulators and the thermal impedance versus water flow rate curve of the selected heatsink is given in Fig.3.38. KSK200-320 water cooled heatsink is designed by Dau and a thermal impedance of 5.5K/kW is obtained at a water flow rate of 17lt/min.



Figure 3.38 KSK200-320 R<sub>th</sub> versus Water Flow Relation

#### **3.3.3 Optimum Utilization of HV IGBT Modules**

The following criteria must be guaranteed in the capacitive and inductive mode of operations in order to extend the life time of HV IGBT modules :

- > DC link voltage must be kept lower than  $V_{LTDS}$  which is 2100V for CM1200HB-66H.
- HV IGBT module can be switched at two times the rated current as long as peak collector-emitter voltage is kept below 3300V and junction temperature is kept below 125°C. Driver card of CM1200HC-66H enters into active clamping after 2400V peak collector-emitter voltage. Therefore, it is aimed at keeping the peak collector-emitter voltage under 2400V in normal operation.

Peak collector-emitter voltage expected in the normal operation is calculated by using (3.22) and results are given in Table 3.14. Busbar inductance is assumed to be 60nH and turn-off current fall time is taken as 200 ns. Peak collector current values are found by PSCAD simulations.

| Source<br>(kV) | V <sub>statcom</sub><br>(V) | Q <sub>statcom</sub><br>(kVAr) | I <sub>VSC</sub><br>(A) | I <sub>c,peak</sub><br>(A) | V <sub>d</sub><br>(V) | V <sub>ce,peak</sub><br>(V) |
|----------------|-----------------------------|--------------------------------|-------------------------|----------------------------|-----------------------|-----------------------------|
| 31.5           | 1148                        | -1503                          | 367                     | 820                        | 1615                  | 1861                        |
| 36             | 1253                        | -1499                          | 205                     | 620                        | 1763                  | 1949                        |
| 28             | 1071                        | -1501                          | 510                     | 980                        | 1507                  | 1801                        |

Table 3.14 Peak HV IGBT Voltage and Current Values in Normal Operation

HV IGBT module is operating safely in normal operating conditions. Simulations are carried out in order to find the reactive power limits of two level, three leg VSC with HV IGBT modules at nominal source voltage (31.5 kV). Input filter values are kept the same as in the present implementation. The reactive power rating has been found to be 2 MVAr from PSCAD simulations and the results are given in Table 3.15.

Table 3.15 Peak HV IGBT Voltage and Current Values for 2 MVAr VSC

| Source | V <sub>statcom</sub> | Qvsc   | I <sub>VSC</sub> | I <sub>c,peak</sub> | V <sub>d</sub> | V <sub>ce,peak</sub> |
|--------|----------------------|--------|------------------|---------------------|----------------|----------------------|
| (kV)   | (V)                  | (kVAr) | (A)              | (A)                 | (V)            | (V)                  |
| 31.5   | 1323                 | -2000  | 1003             | 1782                | 1862           | 2397                 |

As can be understood from Table 3.15, DC link voltage, peak collector-emitter voltage and peak collector current can be kept respectively below 2100 V, 2400 V and 2400 A by a careful design while the VSC is producing 2 MVAr.

DC link capacitor, input filter and coupling transformer should be redesigned because of increased line currents and DC link voltages.

The only difficulty with 2 MVAr converter is the increased power losses of HV IGBT modules. Active power losses of the converter is approximately 26 kW for 2MVAr converter. This dissipation necessiates the use of custom design water cooled heatsinks for single side cooled wire bond HV IGBTs. Second alternative is to use presspack HV IGBT modules because of double side cooling advantage. However, converter design must be renewed according to the presspack HV IGBT module specifications.

As a result, the reactive power rating of the converter can be increased up to 2 MVAr in the expense of special water cooled heatsinks and water cooling system with bigger capacity.

## **3.4 Design of Input Filter**

Input filter design includes the selection of filter inductance and filter capacitor. Converter harmonics with 8-Angle SHEM are shown in Fig. 2.32. Fundamental and harmonic components of the line-to-neutral converter voltage are can be expressed as follows :

$$V_n = \frac{V_d}{2\sqrt{2}} b_n \tag{3.35}$$

$$b_{n} = \frac{4}{n\pi} \begin{bmatrix} 1 - 2\cos n\alpha_{1} + 2\cos n\alpha_{2} - 2\cos n\alpha_{3} + 2\cos n\alpha_{4} \\ -2\cos n\alpha_{5} + 2\cos n\alpha_{6} - 2\cos n\alpha_{7} + 2\cos n\alpha_{8} \end{bmatrix}$$
(3.36)

Input filter is used to filter out switching harmonics of the converter and to improve the voltage THD and current TDD at PCC.

Input filter can be formed either by a single L or by a LC filter. Use of a single L filter necessiates higher inductance values when compared to LC filter combination in order to reach the same voltage THD and current TDD specification. Higher inductance values cause higher voltage regulation on the DC link capacitor from

full inductive mode to full capactive mode and slow down the step response to a reactive power change. Usage of higher filter inductance also causes higher DC link voltages for a predetermined value of reactive power which effect the rating of power semiconductors and DC link capacitor.

## 3.4.1 L Filter Design

Per phase equivalent circuit of the power system for converter harmonics is given in Fig. 3.39 for inductance only filter case (L). Source side behaves as short circuit at converter voltage harmonics. Current harmonics and total harmonic current at PCC can be expressed as in (3.37) - (3.39).



Figure 3.39 Single Line Model for Voltage Harmonics with L Filter

$$L_{t} = L_{source} + L_{ohl} + L_{OAV5} + L_{ct}$$
(3.37)

$$I_{\text{statcom}}(n) = \frac{V_d}{4\pi\sqrt{2}f_s(L_t + L_s)} \frac{b_n}{n} , n \ge 5$$
(3.38)

$$I_{\text{statcom,har}} = \frac{V_{\text{d}}}{4\pi\sqrt{2}f_{\text{s}}(L_{\text{t}} + L_{\text{s}})} \sqrt{\sum_{k=5}^{\infty} \frac{b_{k}^{2}}{k^{2}}}$$
(3.39)

where  $f_s$  is the source frequency.  $\Sigma$  term in equation (3.39) is constant for 8-Angle SHEM and found to be 0.0162 according to the chopping angles given in Table 2.5. Hence, total harmonic current is simplified as given in (3.40).

$$I_{\text{statcom,har}} = \frac{1.823 \times 10^{-5} \,\text{V}_{\text{d}}}{(L_{\text{t}} + L_{\text{s}})} \tag{3.40}$$

Fundamental current is calculated from the rated power of VSC (3.41).

$$I_{\text{fund}} = \frac{Q_{\text{statcom}}}{\sqrt{3}V_{\text{lkV}}}$$
(3.41)

Percentage TDD of STATCOM line current can be expressed as in (3.42).

$$I_{\text{statcom},\text{TDD}} = \frac{3.157 \times 10^{-3} \text{V}_{\text{d}} \text{V}_{1\text{kV}}}{(\text{L}_{\text{t}} + \text{L}_{\text{s}}) \text{Q}_{\text{statcom}}} \ (\%)$$
(3.42)

$$L_{s} = \frac{3.157 \times 10^{-3} V_{d} V_{lkV}}{I_{statcom, TDD} Q_{statcom}} - L_{t}$$
(3.43)

Voltage harmonics and total harmonic voltage at PCC are given in (3.44) - (3.47).

$$V_{\text{statcom}}(n) = \frac{V_d(L_{\text{source}} + L_{\text{ohl}} + L_{\text{oav5}})}{2\sqrt{2}(L_t + L_s)} b_n$$
(3.44)

$$V_{\text{statcom,har}} = \frac{V_{\text{d}}(L_{\text{source}} + L_{\text{ohl}} + L_{\text{oav5}})}{2\sqrt{2}(L_{\text{t}} + L_{\text{s}})} \sqrt{\sum_{k=5}^{\infty} b_{k}^{2}}$$
(3.45)

 $\Sigma$  term in (3.45) is constant for 8-Angle SHEM and found 0.6181 according to the chopping angles given in Table 2.5.

$$V_{\text{statcom,har}} = \frac{0.218V_d(L_{\text{source}} + L_{\text{ohl}} + L_{\text{oav5}})}{(L_t + L_s)}$$
(3.46)

$$V_{\text{statcom,THD}} = \frac{21.8V_d (L_{\text{source}} + L_{\text{ohl}} + L_{\text{oav5}})}{(L_t + L_s)V_{lkV}}$$
(%) (3.47)

$$L_{s} = \frac{21.8V_{d}(L_{source} + L_{ohl} + L_{oav5})}{V_{statcom, THD}V_{lkV}} - L_{t}$$
(3.48)

Converter voltage harmonics are directly related to DC link voltage. Harmonic voltages increases in capacitive mode of operation and decreases in inductive mode of operation.

Current TDD and Voltage THD values are tabulated in Table 3.16 for different filter inductances. Current TDD is given as a percentage of VSC line current at rated reactive power ( $\pm$  750 kVAr).

| Filter Inductance (µH) | I_TDD (%) | V_THD (%) |
|------------------------|-----------|-----------|
| 500                    | 10.5      | 5         |
| 1000                   | 6.7       | 3.2       |
| 1500                   | 5.1       | 2.4       |

Table 3.16 Current TDD and Voltage THD for DifferentL Input Filter Parameters

As seen from Table 3.16, current TDD and voltage THD specification can be reached with a filter inductance of 1.5 mH. However, higher inductance value has the drawbacks discussed in the beginning of this section. Therefore, if the drawbacks of higher filter inductance values are not acceptable for a successful performance, a lowpass LC filter is to be used as the input filter.

## 3.4.2 Low Pass LC Filter Design

Per phase equivalent circuit for converter harmonics is given in Fig. 3.40 for lowpass LC filter case.



Figure 3.40 Single Line Model for Voltage Harmonics with Lowpass LC Filter

Converter and STATCOM current harmonics are calculated in terms of converter harmonic voltage and passive elements shown in Fig. 3.40 and given in (3.49) - (3.51).

$$I_{VSC}(n) = \frac{V_d}{4\pi\sqrt{2}f_s} \frac{b_n(1 + 4\pi^2 f_s^2 L_t C_f n^2)}{n(L_t + L_s + 4\pi^2 f_s^2 L_t L_s C_f n^2)}$$
(3.49)

$$I_{\text{statcom}}(n) = \frac{V_{\text{d}}}{4\pi\sqrt{2}f_{\text{s}}} \frac{b_{\text{n}}}{n(L_{\text{t}} + L_{\text{s}} + 4\pi^{2}f_{\text{s}}^{2}L_{\text{t}}L_{\text{s}}C_{\text{f}}n^{2})}$$
(3.50)

$$I_{\text{statcom,har}} = \frac{V_{\text{d}}}{4\pi\sqrt{2}f_{\text{s}}} \sqrt{\sum_{k=5}^{\infty} \frac{b_{k}^{2}}{k^{2}(L_{\text{t}} + L_{\text{s}} + 4\pi^{2}f_{\text{s}}^{2}L_{\text{t}}L_{\text{s}}C_{\text{f}}k^{2})^{2}}}$$
(3.51)

$$I_{\text{statcom,TDD}} = \frac{0.195 V_{\text{d}} V_{\text{lkV}}}{Q_{\text{statcom}}} \sqrt{\sum_{k=5}^{\infty} \frac{b_k^2}{k^2 (L_t + L_s + 4\pi^2 f_s^2 L_t L_s C_f k^2)^2}} \,(\%) \,(3.52)$$

Voltage harmonics and total harmonic voltage at PCC are given in (3.53) and (3.55).

$$V_{\text{statcom}}(n) = \frac{V_{\text{d}}L_{\text{t}}}{2\sqrt{2}} \frac{b_{\text{n}}}{(L_{\text{t}} + L_{\text{s}} + 4\pi^{2}f_{\text{s}}^{2}L_{\text{t}}L_{\text{s}}C_{\text{f}}n^{2})}$$
(3.53)

$$V_{\text{statcom,har}} = \frac{V_d L_t}{2\sqrt{2}} \sqrt{\sum_{k=5}^{\infty} \frac{b_k^2}{(L_t + L_s + 4\pi^2 f_s^2 L_t L_s C_f k^2)^2}}$$
(3.54)

$$V_{\text{statcom, THD}} = \frac{35.3V_{\text{d}}L_{\text{t}}}{V_{\text{lkV}}} \sqrt{\sum_{k=5}^{\infty} \frac{b_k^2}{(L_t + L_s + 4\pi^2 f_s^2 L_t L_s C_f k^2)^2}}$$
 (%) (3.55)

Voltage harmonics and total harmonic voltage at 1kV can be expressed as in (3.56) and (3.58).

$$V_{\text{statcom}}(n) = \frac{V_{\text{d}}L_{x}}{2\sqrt{2}} \frac{b_{n}}{(L_{t} + L_{s} + 4\pi^{2}f_{s}^{2}L_{t}L_{s}C_{f}n^{2})}$$
(3.56)
$$V_{\text{statcom,har}} = \frac{V_d L_x}{2\sqrt{2}} \sqrt{\sum_{k=5}^{\infty} \frac{b_k^2}{(L_t + L_s + 4\pi^2 f_s^2 L_t L_s C_f k^2)^2}}$$
(3.57)

$$V_{\text{statcom, THD}} = \frac{35.3 V_{\text{d}} L_{\text{x}}}{V_{\text{lkV}}} \sqrt{\sum_{k=5}^{\infty} \frac{b_k^2}{(L_t + L_s + 4\pi^2 f_s^2 L_t L_s C_f k^2)^2}}$$
(%) (3.58)

where  $L_x = L_{source} + L_{ohl} + L_{oav5}$ 

Curent TDD and voltage THD are tabulated in Table 3.16 for different LC filter parameters. Current TDD is given as a percentage of VSC line current at rated reactive power ( $\pm$  750 kVAr).

As seen from Table 3.17, a filter capacitance with a reactive power rating of 10-20 % of the converter rating is enough to filter out the switching harmonics. The main problem appears in the voltage THD at 1kV level. IEEE 519-1992 does not limit the voltage THD at 1kV as long as the voltage THD at PCC is kept lower than 5 %. However, higher voltage THD at 1kV brings EMC problems to the system and can disturb the operation of sensitive electronic equipment of STATCOM system. Therefore, it is also aimed to keep voltage THD value at 1kV lower than 3 %. This necessiates the use of higher filter inductance values for the same filter capacitor value.

| Filter Reactor | Filter Capacitance          | I_TDD   | V_THD   | V_THD   |
|----------------|-----------------------------|---------|---------|---------|
| (µH)           | (mF)                        | PCC (%) | PCC (%) | 1kV (%) |
| 380            | 0.1215 (Q <sub>f</sub> /20) | 4.9     | 6.1     | 1.8     |
| 1000           | 0.1215 (Q <sub>f</sub> /20) | 2.3     | 2.8     | 0.8     |
| 220            | 0.243 (Q <sub>f</sub> /10)  | 4.9     | 6.0     | 1.8     |
| 600            | 0.243 (Q <sub>f</sub> /10)  | 2.3     | 2.8     | 0.8     |
| 200            | 2.43 (Q <sub>f</sub> )      | 0.8     | 0.9     | 0.3     |
| 300            | 2.43 (Q <sub>f</sub> )      | 0.5     | 0.6     | 0.2     |
| 400            | 2.43 (Q <sub>f</sub> )      | 0.4     | 0.5     | 0.1     |

Table 3.17 Current TDD and Voltage THD for Different Lowpass LCInput Filter Parameters (Qf=750kVAr)

An input filter capacitance with a reactive power production capacity of 750kVAr is chosen in the design. This is done in order to double the reactive power rating of the converter and to supply the reactive power demand of the load. 750kVAr filter capacitor can be obtained by one of the following approaches.

- 750kVAr filter capacitor can be divided into two groups of capacitor banks. First group is designed with a reactive power rating of 10-20 % of the converter to filter out the switching harmonics and formed by power electronic capacitors. The second group is designed by power capacitors as a tuned filter to filter out the harmonics of the load or as a detuned filter to prevent the risk of sinking of load harmonic currents. However, higher filter inductance values are required to keep voltage THD value lower than 3 % at 1kV as seen from Table 3.17.
- 2) 750kVAr filter capacitor is designed by power electronic capacitors as a single capacitor bank and filter capacitor suppresses most of the harmonic content of the converter current. Therefore, input filter inductance value is decreased at the expense of increased voltage and current ratings of the filter capacitor. This approach has also higher cost than the first approach because of 40 % price difference between power and power electronics capacitors.

Harmonic current content of the loads in KEAS Coal Preparation System is low as shown in Fig. 3.5. Higher filter inductance values are not preferred also because of the drawbacks discussed. Therefore, second approach is selected and 750kVAr filter capacitor is designed by power electronic capacitors at the expense of higher costs. From the given filter inductance values for  $Q_f$  in Table 3.17, 300µH is selected.

Filter inductance is designed as a three-phase reactor placed on the common iron core. 5 % saturation is allowed in the inductance value from 50Hz to 10kHz. Simulations are carried out at 31.5kV, 36kV and 28kV source voltages for capacitive and inductive mode of operation and specifications found are given in Table 3.18. Filter inductance is designed by Mangoldt according to the specifications given in Table 3.18. Designed filter inductance is shown in Fig. 3.41.

| f (Hz) | $I_n(A)$ | f (Hz)                                          | $I_n(A)$ |
|--------|----------|-------------------------------------------------|----------|
| 50     | 550      | 3650                                            | 5        |
| 1450   | 60       | 4450                                            | 10       |
| 1550   | 80       | 4550                                            | 10       |
| 1750   | 40       | 4750                                            | 10       |
| 1850   | 15       | 4850                                            | 5        |
| 2950   | 20       | 5050                                            | 10       |
| 3050   | 20       | 5150                                            | 5        |
| 3250   | 15       | 5950                                            | 5        |
| 3350   | 20       | 6050                                            | 5        |
| 3550   | 5        | 6050 <f<10000< td=""><td>&lt; 5</td></f<10000<> | < 5      |

 Table 3.18 Harmonic Spectrum of Filter Inductance Current



Figure 3.41 Filter Inductance

Filter capacitors have to be chosen from power electronic capacitors as discussed before. Simulations are carried out at 31.5kV, 36kV and 28kV source voltages for capacitive and inductive mode of operation. Voltage rating is found as the sum of fundamental and harmonic voltages. Current rating is expressed in rms value. The results are given in Table 3.19.

Filter capacitors must have low equivalent series resistors and high resonant frequencies. Filter capacitors are delta connected as shown in Fig. 3.15. Reactive power rating of the filter capacitors is 750kVAr at 1kV.

| Source | Qstatcom | V <sub>1kV</sub> | $\mathbf{V}_{\mathbf{d}}$ | $\Sigma V_k$ | Irms |
|--------|----------|------------------|---------------------------|--------------|------|
| (kV)   | (kVAr)   | <b>(V)</b>       | (V)                       | (V)          | (A)  |
| 21.5   | -1502    | 1085             | 1614                      | 1100         | 488  |
| 51.5   | 4        | 1000             | 1302                      | 1012         | 448  |
| 26     | -1505    | 1218             | 1763                      | 1234         | 547  |
| 50     | 6        | 113              | 1487                      | 1157         | 512  |
| 20     | -1500    | 984              | 1506                      | 998          | 443  |
| 28     | 4        | 889              | 1157                      | 900          | 398  |

Table 3.19 Voltage and Current Ratings of Filter Capacitor

 $C_f$  is found from (3.1). Phase values are  $C_Y = 2.38$  mH and  $C_{\Delta} = 793$  µH. Filter capacitors are designed as 9 parallel capacitors and are chosen from Electronicon E62 series [58]. Technical specifications of this capacitor are given in Table 3.20.

| U <sub>N</sub>   | 3400VDC/2000VAC        |     |
|------------------|------------------------|-----|
| U <sub>RMS</sub> | 1400V                  | A A |
| C <sub>N</sub>   | 90µF                   | 8 8 |
| R <sub>S</sub>   | $1.1 \mathrm{m}\Omega$ |     |
| F <sub>res</sub> | 38kHz                  |     |
| I <sub>max</sub> | 100A                   |     |

**Table 3.20 Filter Capacitor Specifications** 

Therefore, a capacitor having electrical ratings of  $810 \ \mu\text{F}/1400 \ \text{V}/900 \ \text{A}$  is obtained by delta connected capacitors and electrical specifications of the filter capacitor are met safely. This capacitor group is shown in Fig. 3.42.



Figure 3.42 Filter Capacitance

AC analysis is carried out for VSC side and source side harmonics by using the choosen filter parameters. Fig. 3.43 shows converter and source side harmonic current spectrum caused by unit AC voltage VSC harmonics.

Converter produces harmonic voltages and thereby harmonic current components higher than 29<sup>th</sup> harmonic as a result of 8-Angle SHEM and it is seen that converter current harmonics are suppressed successfully.



Figure 3.43 AC Analysis of STATCOM for Converter Current Harmonics

Source impedance is firstly calculated when VSC is disconnected from the 1kV bus and shown in Fig. 3.44.



Figure 3.44 AC Analysis of STATCOM for AC Grid Harmonics when VSC is disconnected from the 1kV bus

Source impedance when VSC is connected to the 1kV bus is shown in Fig. 3.45.



Figure 3.45 AC Analysis of STATCOM for AC Grid Harmonics when VSC is connected to the 1kV bus

Table 3.21 Source Impedance for 5<sup>th</sup> and 7<sup>th</sup> Harmonics

| Condition                           | Source Impedance<br>At 5 <sup>th</sup> Harmonic | Source Impedance<br>At 7 <sup>th</sup> Harmonic |
|-------------------------------------|-------------------------------------------------|-------------------------------------------------|
| VSC is disconnected<br>from 1kV Bus | 35mΩ                                            | 228mΩ                                           |
| VSC is connected<br>to 1kV Bus      | 415mΩ                                           | 155mΩ                                           |

It is seen that VSC operation changes the source impedance characteristic. Sinked  $5^{\text{th}}$  harmonic current decreases significantly and sinked  $7^{\text{th}}$  harmonic current increases slightly when VSC is in operation.

### 3.5 Design of DC Link Capacitor

Following points should be considered carefully in the design of DC link capacitor.

- Peak-to-peak ripple voltage of DC link capacitor must be lower than 5-10 % of average DC link voltage. Large capacitor size is better for lower harmonic distortion in AC side.
- Open loop response of STATCOM is dependent on the value of DC Link capacitor. Smaller capacitor size is better for fast response.
- iii) DC link capacitor must have very low equivalent series inductance in order to form a low inductance DC link construction.

Harmonic content of the DC link capacitor voltage is found by writing energy balance equations in (3.59) for the converter [17].

$$V_{d}I_{d} = V_{A0}i_{a} + V_{B0}i_{b} + V_{C0}i_{c}$$
(3.59)

 $V_{A0}$ ,  $V_{B0}$  and  $V_{C0}$  represent the converter line-to-neutral voltages and  $i_a$ ,  $i_b$  and  $i_c$  the converter line currents. These are given in (3.60) – (3.65).

$$V_{A0} = \frac{V_d}{2} \sum_{k=1}^{\infty} a_n \sin(kw_0 t)$$
(3.60)

$$V_{B0} = \frac{V_d}{2} \sum_{k=1}^{\infty} a_n \sin(k(w_0 t - \frac{2}{3}\pi))$$
(3.61)

$$V_{C0} = \frac{V_d}{2} \sum_{k=1}^{\infty} a_n \sin(k(w_0 t + \frac{2}{3}\pi))$$
(3.62)

$$i_a = \sum_{k=1}^{\infty} I_n \cos(kw_0 t)$$
(3.63)

$$i_b = \sum_{k=1}^{\infty} I_n \cos(k(w_0 t - \frac{2}{3}\pi))$$
(3.64)

$$i_{c} = \sum_{k=1}^{\infty} I_{n} \cos(k(w_{0}t - \frac{2}{3}\pi))$$
(3.65)

where  $I_n$  is given by Table 3.7 and (3.49). DC link current can then be expressed as in (3.66).

$$I_{d} = \frac{1}{2} \begin{cases} \sum_{k=1}^{\infty} a_{n} \sin(kw_{0}t) \sum_{k=1}^{\infty} I_{n} \cos(kw_{0}t) + \\ \sum_{k=1}^{\infty} a_{n} \sin(k(w_{0}t - \frac{2}{3}\pi)) \sum_{k=1}^{\infty} I_{n} \cos(k(w_{0}t - \frac{2}{3}\pi)) + \\ \sum_{k=1}^{\infty} a_{n} \sin(k(w_{0}t + \frac{2}{3}\pi)) \sum_{k=1}^{\infty} I_{n} \cos(k(w_{0}t - \frac{2}{3}\pi)) \end{cases}$$
(3.66)

DC link capacitor voltage harmonics in (3.67) and (3.68) are found by using DC link current harmonics.

$$V_{d_n} = \frac{1}{2\pi f_s C_d} \frac{I_{d_n}}{n}$$
(3.67)

$$V_{d} = +V_{dc} \sum_{k=1}^{\infty} V_{d_{n}} \sin(kw_{0}t)$$
 (3.68)

Validity of the equations are checked by comparing the DC link current waveforms in MATLAB and PSCAD programs. Comparison is done at 1.5 MVAr reactive power generation at a source voltage of 31.5 kV. Waveforms found by MATLAB and PSCAD are similiar to each other as seen from Fig. 3.46.

It is seen from (3.66) that DC link capacitor harmonic current content depends on the chopping angles found in Chapter 2 and the converter input current. Hence, DC link capacitor current harmonics are independent of the DC link voltage. DC link voltage determines the maximum permissible peak-to-peak ripple voltage and limits the minimum value of DC link capacitor.



Figure 3.46 DC Link Capacitor Current Waveform a : PSCAD ; b : MATLAB

Percentage DC link ripple voltage is given in (3.69).

$$K_{v} = \frac{(V_{d_{max}} - V_{d_{min}})}{V_{d_{av}}} \times 100$$
(3.69)

Simulation results for different DC link capacitor values are as given in Table 3.22. Results include the operation in capacitive and inductive mode of operations at different source voltages. DC link capacitor values greater than 1.5mF keeps the percentage peak-to-peak voltage at a value lower than 5 % in all cases.

 Table 3.22 Percentage Peak-to-Peak Ripple Voltage of the DC Link Capacitor

| Source | Q <sub>statcom</sub> | I <sub>VSC</sub> |      | I <sub>drms</sub> | $C_d$ | $K_v(\%)$ |
|--------|----------------------|------------------|------|-------------------|-------|-----------|
| (KV)   | (KVAr)               | (A)              | (V)  | (A)               | (mF)  |           |
|        |                      |                  |      |                   | 1     | 4.6       |
|        | -1503                | 367              | 1615 | 215               | 1.5   | 3.1       |
| 215    |                      |                  |      |                   | 2     | 2.3       |
| 31.5   |                      |                  |      |                   | 1     | 7         |
|        | 4                    | 443              | 1302 | 264               | 1.5   | 4.7       |
|        |                      |                  |      |                   | 2     | 3.5       |
|        | -1499                | 205              | 1763 | 125               | 1     | 2.4       |
|        |                      |                  |      |                   | 1.5   | 1.6       |
| 26     |                      |                  |      |                   | 2     | 1.2       |
|        | 6                    | 507              | 1487 | 305               | 1     | 7.1       |
|        |                      |                  |      |                   | 1.5   | 4.7       |
|        |                      |                  |      |                   | 2     | 3.5       |
| 28     | -1501                | 510              | 1507 | 304               | 1     | 7         |
|        |                      |                  |      |                   | 1.5   | 4.6       |
|        |                      |                  |      |                   | 2     | 3.5       |
|        |                      | 395              | 1157 | 236               | 1     | 7         |
|        | 4                    |                  |      |                   | 1.5   | 4.7       |
|        |                      |                  |      |                   | 2     | 3.5       |

Second point which is important in the selection of DC link capacitor is open loop response of STATCOM. Open loop dynamics of STATCOM system features a third order transfer function for small phase angles [1] as given in (3.70) - (3.73).

$$\frac{Q_{\text{statcom}}(s)}{\delta(s)} = \frac{V_{1kV}^2}{L} \frac{s^2 + \frac{R}{L}s + \frac{n^2}{2LC_d}}{s^3 + \frac{2R}{L}s^2 + \left\{\left(\frac{R}{L}\right)^2 + \frac{n^2}{2LC_d} + w^2\right\}s + \frac{n^2R}{2L^2C_d}}$$
(3.70)

where

$$\mathbf{R} = \mathbf{R}_{t} + \mathbf{R}_{s} \tag{3.71}$$

$$L = L_t + L_s \tag{3.72}$$

$$n = \frac{\sqrt{3}}{2} m \tag{3.73}$$

n is found as 1.005 by using Table 2.5 and (3.36).

Effect of the filter capacitor on the open loop response of STATCOM is neglected since it is not required in every STATCOM application and has negligible effect on the open loop response. Root locus of the designed STATCOM with two different DC link capacitor value is shown in Fig. 3.47.

There are three poles of the characteristic equation for the STATCOM. One of the poles is on the negative real axis  $(s_1)$  and the other two poles  $(s_2 \text{ and } s_3)$  are complex conjugate poles with negative real parts. Complex conjugate poles determine the oscillatory components and does not effect the open loop response of STATCOM. Pole on the negative real axis determines the open loop response of STATCOM. Open loop response time constant [22] is defined in (3.74).

$$T = -\frac{1}{s_1}$$
(3.74)



Figure 3.47 Effect of DC Link Capacitor on the Root Locus of Open Loop Transfer Function of STATCOM

 $s_1$  decreases as the DC link capacitor increases and hence open loop response time constant increases too.

DC link capacitor must have low ESL and ESR values as discussed in 3.3.1. At low power applications, DC link capacitors are formed by paralelling electrolytic capacitors. However, this approach can not be used in medium power applications because of the voltage and current ratings of the DC link capacitor. The rating of the DC link capacitor is given in Table 3.23.

| U <sub>N</sub>   | > 2000V DC           |
|------------------|----------------------|
| I <sub>max</sub> | > 500 A              |
| C <sub>N</sub>   | 1.5-2mF              |
| R <sub>S</sub>   | $1 \mathrm{m}\Omega$ |
| Ls               | 20< nH               |

 Table 3.23 Electrical Characteristics of the DC Link Capacitor

The value of the DC link capacitor is specified according to Table 3.22. DC link capacitors meeting the specifications in Table 3.23 are not commercially available in the market with every capacitor value and voltage rating. Manufacturers prefer to design custom design capacitors according to the specifications only in case of high quantities. Epcos produces PCC- high power (HP) capacitors for converters with MKK (Metallized Polypropylene Film) technology. This product is preferred in VSC because of its outstanding advantages listed below :

- PCC series capacitors are directly mounted on the laminated busbar. This decreases the effective dc link inductance when compared to the parallel combination of electrolytic/dry capacitors since it eliminates the cross connection between the DC link capacitor and laminated busbar. It also eliminates the need of decoupling capacitors on the DC link near to one leg.
- Voltage and current ratings can be met in a single capacitor and this simplifies the design of the power stage.
- 3) PCC series capacitor have very low self inductances (~ 25nH).

DC link capacitor is selected from the existing designs of PCC family meeting the required voltage and current levels. Three capacitor are used in VSC design and each capacitor is placed across each one-leg (Fig. 3.48).  $509\mu$ F and  $660\mu$ F are the alternative capacitor values which satisfy the specifications given in Table 3.23.  $509\mu$ F is selected since 5 % peak-to-peak ripple specification is satisfied and open loop response is better with 509  $\mu$ F. Technical specifications of the selected DC link capacitor are given in Table 3.24.

| U <sub>N</sub>   | 2300V DC               |          |
|------------------|------------------------|----------|
| I <sub>max</sub> | 230A                   | .1 1. 1. |
| C <sub>N</sub>   | 509µF                  |          |
| R <sub>S</sub>   | $0.7 \mathrm{m}\Omega$ |          |
| Ls               | 25 nH                  | 0 0 0    |
| I <sub>max</sub> | 230A                   |          |

Table 3.24 Technical Specifications of the DC Link Capacitor



Figure 3.48 DC Link Capacitor Placament in VSC

### **3.6 Design of Control System**

Control system strategy is chosen according to the required response time of STATCOM, load types and modulation techniques. Control techniques can be collected in two groups those using linear models and those nonlinear models.

DSTATCOM is a nonlinear system and linearized around the operating point to form a linear model [33]. PI controllers give superior responses around the operating point and typical choosen response time with PI controller is of the order of  $\sim 0.1$  s. State feedback methods [32] using pole placement methods or linear quadratic regulator are the alternatives of PI controller for having fast responses than PI controllers. State feedback methods use input-output feedback linearization and dq transformation of the reference currents.

The performance of control system performance get worse with linear control methods when the operating condition changes as a result of parameter variation, nonlinearity or different loads. Nonlinear control methods such as sliding mode controller, fuzzy logic control and artifical neural networks are studied in the literature to overcome the problems of linear techniques and results are given only for computer simulations [33-35].

Active and reactive power change of KEAS OAH1 and OAH2 feeders are shown in Fig. 3.6 and Fig. 3.7 Active and reactive power demands of Coal Preparation System are slowly varying, these demands are varying in a wide range in the medium and long terms according to needs of the thermal power plant (up to 2 MW, and 2.2 MVAr for each line, when operated independently). The load structure is also definite for Coal Preparation System. Therefore, the problem is to supply the exact reactive energy demand of the load in the long time with a slow response. Phase angle control with PI controller is best suited for this application because of the required reactive power response, choosen modulation technique (8-Angle SHEM) and load structure. Reactive power compensation of Coal Preparation System is achieved by measuring the reactive power demand on the source side and holding the source reactive power around zero by STATCOM. The control variable is the source reactive power in phase angle control. Hence, DC link voltage is indirectly controlled. Limits of the reactive power generation of STATCOM determines the voltage variation across the DC link capacitor from full inductive mode to full capacitive mode.

$$Q_{VSC} = 3 \frac{V_{lkV}(V_{lkV} - 0.4103V_d)}{X_{L_s}}$$
(3.75)

Power stage of STATCOM is designed according to the reactive power specifications given in Table 3.3. for source voltages of  $V_{smin} = 28 \text{ kV}$ ,  $V_{srated} = 31.5 \text{ kV}$  and  $V_{smax} = 36 \text{ kV}$ . Putting a limit to the current requires different current limits for different source voltages. Reactive power generation at 6.3 kV is limited instead of putting a limit to the current. This automatically changes the the current limit at different source voltages. Error in reactive power which is the input of the PI loop can be expressed as in (3.76).

$$Q_{err} = Q_{ref} - Q_{source}$$
(3.76)

 $Q_{ref}$  can be different than zero if overall system needs to be operated at inductive or capacitive reference point. However,  $Q_{ref}$  is equal to zero in our application since the reactive power compensation is done at the active & reactive power metering point.

$$Q_{err} = -Q_{source} = (Q_{statcom} - Q_{source}) - Q_{statcom} = -Q_{load} - Q_{statcom}$$
(3.77)

Negative load reactive power is obtained by subtracting source reactive power from STATCOM reactive power. Reactive power of source side (KEAS OAH2 feeder) and STATCOM are measured by Reactive Power Measurement Cards (QR) which employ Average Basis Concept Technique described in 2.4.1. Reactive Power Measurement Card is shown in Fig. 3.49.



Figure 3.49 Reactive Power Measurement Card

Load reactive power goes above the limits of STATCOM at starting instants and in the period when there is a problem in KEAS OAH1 feeder or in the coal conveyor belt lines connected to KEAS OAH1 feeder (Fig. 3.3). Therefore, the reactive power generation of STATCOM must be limited by putting upper and lower limits on the measured negative load reactive power as given in (3.78) - (3.80).

$$\left[ -Q_{\text{load}} \right]_{\text{lim}} = \begin{cases} -Q_{\text{load}} & 0 \le Q_{\text{load}} \le 1500 \\ -1500 & Q_{\text{load}} \ge 1500 \\ 0 & Q_{\text{load}} \le 0 \end{cases}$$
 (kVAr) (3.78)

$$Q_{err} = \left[-Q_{load}\right]_{lim} - Q_{statcom}$$
(3.79)

$$Q_{err} = \begin{cases} -Q_{source} & 0 \le Q_{load} \le 1500 \\ -1500 - Q_{statcom} & Q_{load} \ge 1500 \\ -Q_{statcom} & Q_{load} \le 0 \end{cases}$$
(kVAr) (3.80)

Limiting the load reactive power and processing the  $Q_{err}$  in PI loop are implemented in Control Card (KK) shown in Fig. 3.50.



Figure 3.50 Control Card

Therefore, reactive power compensation is done at the source point as long as the reactive power limits of STATCOM are not exceeded. Maximum capacitive reactive power generation of STATCOM is limited to 1500 kVAr and maximum inductive reactive power generation of STATCOM is limited to 0 kVAr. If load reactive power exceeds the limits given in equation (3.78), STATCOM operates at the prespecified limit values.

Block diagram of the control system is shown in Fig. 3.51.





Open loop transfer function of STATCOM is given in (3.81).

$$\frac{Q_{\text{statcom}}(s)}{\delta(s)} = \frac{V_{1kV}^2}{L} \frac{s^2 + \frac{R}{L}s + \frac{n^2}{2LC_d}}{s^3 + \frac{2R}{L}s^2 + \left\{\left(\frac{R}{L}\right)^2 + \frac{n^2}{2LC_d} + w^2\right\}s + \frac{n^2R}{2L^2C_d}}$$
(3.81)

The parameters of the transfer function are given below :

$$L = 484.5 \mu H$$
;  $R = 31.75 m\Omega$ ;  $C_d = 1.527 mF$ ;  $n = 1.005$ 

In the implementation, phase angle ( $\delta$ ) between line-to-line STATCOM fundamental voltage and line-to-line AC grid voltage is adjusted by comparing the output of PI controller with a ramp which is sychronised to the zero crossing of 6.3kV line-to-line voltage. The output of PI controller is adjusted to a fixed value for the open loop simulations.

$$\delta = \frac{V_{\text{open}\_\text{loop}}}{10} \times \frac{\delta_{\text{max}}}{180}$$
(3.82)

where  $\delta_{\text{max}}$  denotes the maximum phase angle (°) allowed by the control system and  $\delta$  denotes the phase angle (rad) input of the open loop transfer function. Response time is measured from 0 to 100 % of the final value since the step response of STATCOM is optimised to have either critically damped or underdamped responses. Open loop model is as shown in Fig. 3.52.

Open loop response obtained from MATLAB simulations is given in Fig. 3.53. Open loop response time is found to be 100 ms. Open loop response time is calculated the same from full inductive mode to full capacitive mode and from full capacitive mode to full inductive mode.



Figure 3.52 Open Loop Model of STATCOM (MATLAB)



Figure 3.53 Open Loop Response of STATCOM (MATLAB)

Open loop response obtained from PSCAD simulations is given in Fig. 3.54. Open loop response time are found to be 118 ms from 750 kVAr inductive reactive power to 750 kVAr capacitive reactive power transition and 110 ms from 750 kVAr inductive reactive power to 750 kVAr capacitive reactive power transition.

Open loop model of MATLAB neglects the effect of filter capacitor on the transient response. PSCAD simulations are carried out for different filter capacitor values and it is verified that input filter capacitor has negligible effect on the transient response. On the other hand, PSCAD simulates all parts of the implemented system.



Figure 3.54 Open Loop Response of STATCOM (PSCAD)

PI controller can be modelled as in (3.83).

$$\mathbf{y}(\mathbf{s}) = \left(\mathbf{K}_{\mathbf{p}} + \frac{1}{\mathbf{K}_{\mathbf{I}}\mathbf{s}}\right) \mathbf{e}(\mathbf{s}) \tag{3.83}$$

Where  $K_p$  represents the proportional gain and  $K_I$  represents the integral time constant. Closed loop model for MATLAB is given in Fig. 3.55.

In the MATLAB closed loop model, reactive power error is found by subtracting the output of STATCOM transfer function from the reference reactive power. Error is processed by the PI controller and output of PI controller is applied to the input of transfer function as the phase angle information. Reactive power is sampled at every 10 ms in order to model the reactive power measurement by Average Basis Concept. In addition to this, PI controller output is sampled at every 20ms to model the switching pattern update period ( $U_p$ ) at every zero crossing of the line-to-line voltage. Switching pattern update period is effective on the optimisation of PI parameters. Integral time constant can be reduced for lower switching pattern update periods and faster responses can be obtained.

Closed loop response is given in Fig. 3.56 with  $K_p = 0.75$  and  $K_I = 30$  ms and  $U_p = 20$  ms and in Fig. 3.57 with  $K_p = 0.85$  and  $K_I = 20$  ms and  $U_p = 5$  ms.

Closed loop response time is calculated as 120 ms from Fig. 3.56 and 75 ms from Fig. 3.57. Therefore, switching pattern update period is important for a faster response. Closed loop response is found to be the same from full inductive mode to full capacitive mode and from full capacitive mode to full inductive mode.



# Figure 3.55 Closed Loop Model of STATCOM (MATLAB)



Figure 3.57 Closed Loop Response of STATCOM (MATLAB) K<sub>c</sub>=0.85; K<sub>l</sub>=20ms; U<sub>p</sub>=5ms

PSCAD simulations are also carried out for the analyses of the closed loop performance of STATCOM. It is observed that having different PI parameters according to the sign of reactive power error makes faster the closed loop response. Closed loop response is given in Fig. 3.58 for the following PI parameters.

$$Q_{err} \rangle 0 \Rightarrow \begin{pmatrix} K_c = 0.85 \\ K_I = 26 \text{ ms} \end{pmatrix} \text{ and } Q_{err} \langle 0 \Rightarrow \begin{pmatrix} K_c = 0.9 \\ K_I = 20 \text{ ms} \end{pmatrix}$$

Closed loop response is found as 140ms from full inductive mode to full capacitive mode and 150ms from full capacitive mode to full inductive mode. Therefore, proportional gain is kept constant during the operation of STATCOM both in capacitive and inductive modes of operation in the implementation and integral time constant is changed according to the sign of reactive power error ( $Q_{err}$ ).



Figure 3.58 Closed Loop Response of STATCOM (PSCAD)

Block diagram of control system is given in in Fig. 3.59.



Figure 3.59 Block Diagram of Control System

Control system hardware is shown in Fig. 3.60.



Figure 3.60 Control System Hardware

# **3.7 Design of Protection System**

VSC STATCOM utilizes HV IGBT modules in the power stage. HV IGBT modules presumably has no dv/dt and di/dt limitations. However, voltage and current rate of rise are in the order of 1.5kV/µs and 4kA/µs in the operating range of VSC based STATCOM. This necessitates the use of special protection circuits in order to prevent power semiconductor failures in the converter. The following protection circuits are designed for proper operation of VSC based D-STATCOM :

- Arm Short Protection in One-Leg
- Overcurrent Protection of HV IGBT Module
- Controlled Start of VSC (Precharging Circuit)
- > Overvoltage/Undervoltage Protection of DC Link

# 3.7.1 Arm Short Protection in One-Leg

In 2 level, 3 leg voltage source converters, a short duration must be included between turn-off of one of the HV IGBT modules in one-leg and turn-on of the complementary HV IGBT module in the same leg to prevent short circuit in the DC link. This short duration is named as dead-time and defined in (3.84).

dead time = 
$$1.5 \times (t_{d(off)} + t_f - t_{d(on)})$$
 (3.84)

 $t_{d(off)}$  denotes turn-off delay time and  $t_{d(on)}$  denotes turn-on delay time. These values depend on the gate resistors of the HV IGBT driver.  $t_f$  denotes the time passed during active clamping of the collector-emitter voltage if the driver has active-clamping feature. Therefore, dead time depends on the turn-on and turn-off resistor values of the driver and HV IGBT module characteristics.

Dead-time has a detrimental effect which occurs at every switching instant [43]. This effect can be examined by considering one leg shown in Fig. 3.61.



Figure 3.61 One-Leg

Effect of the dead time on the switching patterns for positive and negative load currents are shown in Fig. 3.62 [43].



Figure 3.62 Ideal and Practical Switching Patterns for  $S_{A^+}$  and  $S_{A^-}$ 

Practical waveforms including the effect of dead time are shown in Fig. 3.63 [43].  $V_{A0}$  denotes the ideal line-to-neutral converter voltage and  $V_{A0}$  denotes the practical line-to-neutral converter.  $V_{err}$  is defined as

$$V_{err} = V_{A0} - V_{A0'}$$
(3.85)

It is seen that error voltage is rectangular since the width of all error pulses are equal to the dead time. Therefore, low-frequency odd voltage harmonics appear as a result of this rectangular voltage.

Average voltage deviation over a half cycle of the line-to-neutral converter voltage can be expressed as in (3.86) [43].

$$\Delta V = \frac{NT_d V_d}{T_s}$$
(3.86)

where N denotes the number of switching pulses in one period,  $T_d$  denotes dead time

and T<sub>s</sub> denotes the fundamental period of the supply voltage.



Figure 3.63 Practical Waveforms With Dead Time

As seen from Fig. 3.63, dead time causes line-to-neutral converter voltage to increase for negative load current and to decrease for positive load current. Therefore, average voltage deviation can be represented by a square wave and rms fundamental component of this square wave is expressed as in (3.87).

$$\Delta V_1 = \frac{2\sqrt{2}}{\pi} \Delta V \tag{3.87}$$

Let  $V_1^*$  be the ideal fundamental component of the line-to-neutral converter voltage with no dead time. Then we have to add  $\Delta V_1$  to  $V_1^*$  in order to find the resultant fundamental component. Phasor diagrams for the ideal and practical case are shown in Fig. 3.65 [43] :

 $I_1$  represents inductive load current. It is seen from Fig. 3.64 that dead time changes both in magnitude and phase angle of the line-to-neutral converter voltage with respect to the ideal line-to-neutral converter voltage.



Figure 3.64 Phasor Diagrams Illustrating The Effect of Dead Time

Actual line-to-neutral converter voltage as a percentage of the ideal line-to-neutral converter voltage is obtained as below [43].

$$\frac{V_1}{V_1*} = -\frac{\Delta V_1}{V_1*} + \sqrt{(1 - \frac{\Delta V_1}{V_1*}\sin^2\phi)}$$
(3.88)

$$\frac{\Delta V_1}{V_1 *} = \frac{8}{\pi} \frac{f_s T_d}{m_a}$$
(3.89)

where m<sub>a</sub> denotes the modulation index of the switching pattern.

Hence, we can conclude that the effect of dead time on the magnitude of the line-toneutral converter voltage depends on the dead time, modulation index and the switching frequency of the HV IGBT modules.

RMS voltage harmonics in the line-to-neutral converter voltage caused by the dead time can be found from the harmonic spectrum of square wave as given in (3.90).

$$(V_{A0})_n = \frac{2\sqrt{2}}{\pi} \frac{V_d T_d f_s}{n}$$
(3.90)

Phase angle controlled STATCOM controls both the magnitude and the phase of the converter voltages. Therefore, the error caused by dead time is compensated. However, dead time related harmonics must be considered especially at high switching frequencies.

Dead time control is implemented in the Firing Card (TK) shown in Fig. 3.65.



Figure 3.65 Firing Card

# 3.7.2 Overload Protection of HV IGBT Module

HV IGBT modules can be turned off at two times the rated current in saturation region without no limitations. However, this behaviour deviates in short circuit region. HV IGBT modules can withstand the short circuit currents specified in the Short Circuit Safe Operating Area (SCSOA) for 10µs. Short circuit currents can be accepted roughly as five times of the rated current for 3.3 kV HV IGBT modules. Nevertheless, HV IGBT modules can withstand short circuit currents totally 1000 times. Short circuit protection is already provided by the commercially available drivers.

A new overload protection circuit is designed for the HV IGBT module. Overload protection is available for commercial HV IPM IGBT modules [45]. Overload protection is performed by a current mirror circuit inside the module and the current limit is fixed by the HV IPM IGBT module manufacturer. However, overload protection is not included in any of the commercially available drivers.
HV IGBT module currents are sensed by the use of high bandwidth (Epcos N30 material, 5MHz bandwith) toroidal current transformers as shown in Fig. 3.66 and Fig. 3.67.



Figure 3.66 HV IGBT Module Current Sensing



Figure 3.67 CT1 and CT2 Current Transformers

As can be seen from Fig. 3.67, HV IGBT module has three parallel collector and emitter terminals. Current Transformer 1 (CT1) has a turn ratio of 1:20 and reduces 1200A collector current to 20A at the secondary of CT1. Secondary current of CT1 is used for measurement and for protection purposes. HV IGBT module currents are recorded by Pearson 110 current monitor which senses the secondary current of CT1.

For the overload protection of HV IGBT module, a second toroidal current transformer (CT2) with a ratio of 1:200 is used at the secondary of CT1 and 1200A HV IGBT module current is reduced to 100 mA for direct application to the input of the control system.

Secondary current of CT2 current transformer is processed by very high bandwith (AD8129, 200MHz) differential amplifiers and current limit is adjusted in the electronic circuitry. Resulting control system output is shown in Fig. 3.68 with HV IGBT module current waveform. Proper shielding must be used in order to obtain actual current signals without any distortion. The shielding is an important part of the current transformer design as can be understood from Fig. 3.67. Control system output with improper shielding is shown in Fig. 3.69.

Therefore, overload protection of HV IGBT modules is successfully implemented with special current transformers and electronic circuitry.



Figure 3.68 HV IGBT Module Turn-On Currents Ch1 : HV IGBT Module Current ; Ch2 : Control System Output



Figure 3.69 Control System Output with Improper Shielding Ch1 : HV IGBT Module Current ; Ch2 : Control System Output

### **3.7.3 Controlled Start of VSC (Precharging Circuit)**

DC link voltage of voltage source converters has to be charged prior to the STATCOM operation in order to prevent inrush currents in the DC link. Otherwise, FWDs of HV IGBT modules draw high inrush currents which is destructive for the converter. Alternative circuit topologies used for controlled charging of DC link voltage are shown in Fig. 3.70 where  $R_{pr}$  denotes charging resistor,  $R_{dr}$  denotes discharging resistor and  $R_d$  denotes the permanent dc link resistance in the converter.

Charging circuits shown in Fig. 3.70 (a) and (b) employ a three-phase diode bridge rectifier connected to the dc link of the converter through charging resistors,  $R_{pr}$ . Charging circuit in (a) uses resistors ( $R_{pr}$ ) in the ac side to limit the charging current, charging circuit in (b) however, uses only one resistor ( $R_{pr}$ ) in the dc side to limit the charging current. Charging circuit in (c) does not require a three-phase diode bridge rectifier and charging current is limited by the resistors ( $R_{pr}$ ) in the ac side ( $R_{pr}$ ). However, a second contactor (Cont2) bypassing the charging resistors ( $R_{pr}$ ) is needed for this circuit.







Figure 3.70 Alternatives of Charging and Discharging Circuits

Charging circuits in (a) and (b) do not need the bypass contactor and are preferred especially in low voltage applications. However, the use of a separate three-phase diode bridge rectifier is not practical in medium voltage applications, and charging circuit in (c) is preferrable for the converters connected directly to the medium voltage bus. In that case, the inherent FWDs present in the VSC are used for this purpose.

In this application, charging circuit in (b) is preferred in order not to use a second contactor for bypassing the charging resistors. Rapid discharge of the DC link is also performed by a HV IGBT module connected to the DC link through discharging resistors. Electrical specifications of the discharging and charging resistors are found to be the same and only one charging resistor is used in the DC side instead of three charging resistors in the AC side.

Implementation of the charging and discharging circuits are shown in Fig. 3.71.



Figure 3.71 Implemented Charging and Discharging Circuit

#### **3.7.4 Overvoltage/Undervoltage Protection of DC Link**

As can be seen from Table 3.7, DC link voltage of VSC changes between 1157V and 1763V in the normal operation. However, DC link voltages can differ than the normal operating range in case of loss of control, higher voltage fluctuations in the supply voltage than permitted or in case of failure in the voltage and current sensors used at the end of voltage and current transformers of STATCOM system. Therefore, DC link voltage of VSC is measured by the control system and VSC is turned off if unexpected DC link voltages are measured. Normal operation and trip range of DC link voltage is shown in Fig. 3.72.



Figure 3.72 Normal Operation and Trip Range of DC Link Voltage

Following the turn-off process of VSC, the energy stored in the input filter inductance charges the DC link capacitor. Discharging resistor is inserted into the DC link by switching HV IGBT module immediately after turning off VSC (Fig. 3.71-b), and DC link voltage is discharged rapidly. Overvoltage and undervoltage protection are integrated into the Interface and Protection card (AK) shown in Fig. 3.73.



Figure 3.73 Interface and Protection Card

# **CHAPTER 4**

# FIELD TEST RESULTS

# **4.1 System Description**

 $A \pm 750$ kVAr VSC STATCOM is designed according to the specifications given in Chapter 3. The developed system is applied to Kemerköy Thermal Power Plant (KEAS) in order to provide reactive power compensation of coal conveyor belts. The complete circuit diagram of STATCOM system is shown in Fig. 3.15. The implemented system is shown in Fig. 4.1.



Figure 4.1 VSC D-STATCOM (On The Left)

The modulation technique of the VSC part is 8-Angle SHEM with the elimination of 5<sup>th</sup>, 7<sup>th</sup>, 11<sup>th</sup>, 13<sup>th</sup>, 17<sup>th</sup>, 19<sup>th</sup>, 23<sup>rd</sup> and 25<sup>th</sup> voltage harmonics and thereby current harmonics at a fixed modulation index of 1.16.

Several records have been taken from the developed system in order to illustrate its performance. Measurement points are marked on the single line diagram of KEAŞ Coal Preparation System in Fig. 4.2.



Figure 4.2 Measurement Points On the STATCOM System

The list of the measuring apparatus is given in Appendix C.

## 4.2 Field Results

Measurements are recorded for 1500 kVAr capacitive and zero reactive power generation of STATCOM at 6.3 kV. 1500 kVAr capacitive reactive power generation of STATCOM corresponds to 750 kVAr capacitive reactive power generation of VSC and zero reactive power generation of STATCOM corresponds to 750 kVAr inductive reactive power generation of VSC. 750 kVAr capacitive reactive power generation of VSC is described as capacitive operation mode and 750 kVAr inductive reactive power generation of VSC is described as inductive operation mode in the results.

Schematic diagram and implemented power stage of VSC are as shown in Fig. 4.3 and Fig. 4.4 respectively.



Figure 4.3 Schematic Diagram of VSC



Figure 4.4 Implemented Power Stage of VSC

Collector-emitter voltage waveform of switch  $S_{A^+}$  is recorded by Tektronix P5210 HV probe. Physical measurement points of HV IGBT voltage waveform ( $V_{ce}$ ) is shown in Fig. 4.5.



Figure 4.5 Measurement Points (Vce)

HV IGBT module current waveforms are recorded by Pearson current monitor 110. In HV IGBT module current measurements, Pearson current monitors are preferred instead of the Rogowski coils because of the delay (~ 40ns) introduced by Rogowski coils. Pearson current monitor measures the HV IGBT module current from the secondary of a toroidal ferrite transformer mounted on the terminals of HV IGBT module. Pearson current monitor is shown in Fig. 4.6 and toroidal ferrite transformer mounted on the HV IGBT module is shown in Fig. 4.7.



Figure 4.6 Measurement Points (I<sub>swt</sub>)



Figure 4.7 One-Leg Implementation of VSC

DC link voltage is recorded by Tektronix P5210 probe and DC link current is meausured by Rogowski coils from one of the terminals of DC link capacitor as shown in Fig. 4.8. Three parallel DC link capacitors are used in VSC, therefore, total DC link current is found by multiplying the measured current by 9 since each DC link capacitor has three terminals in parallel as seen from Fig. 4.4.



Figure 4.8 Measurement Points (V<sub>d</sub>, I<sub>d</sub>)

1kV line-to-line voltage and VSC voltage is recorded by Tektronix P5210 probe. 1kV line current and VSC current is meausured by Rogowski coils from the busbar connections of Distribution Panel (Fig. 4.9).

Input filter capacitor line current is meausured by Rogowski coils.



Figure 4.9 Measurement Points (I<sub>1kV</sub>, I<sub>VSC</sub>)

# 4.2.1 Voltage and Current Waveforms of Power Semiconductors (V<sub>ce</sub> and I<sub>swt</sub> in Fig. 4.2)

 $S_{A^+}$  collector-emitter voltage and collector current waveform are shown in Fig. 4.10 for capacitive operation mode of STATCOM system. Gate-emitter and collectoremitter voltages of  $S_{C^+}$  and  $S_{C^-}$  during switching instant are shown in Fig. 4.11.



Figure 4.10 HV IGBT Module Waveforms in Capacitive Operation Mode a : Collector-Emitter Voltage ; b: Collector Current ; (c) : Minimum Pulse Width in Collector-Emitter Voltage



 $\begin{array}{l} Figure \ 4.11 \ Gate \ Emitter \ and \ Collector-Emitter \ Voltages \ in \ One-Leg \\ (a): \ S_{C^+} \ Gate-Emitter \ Voltage \ ; \ (b): \ S_{C^-} \ Gate-Emitter \ Voltage \\ (c): \ S_{C^+} \ Collector-Emitter \ Voltage \ ; \ (d): \ S_{C^-} \ Collector-Emitter \ Voltage \end{array}$ 

When  $S_{C^+}$  is turned off, FWD of  $S_{C^+}$  becomes on immediately and dead time can not be observed from collector-emitter voltages. Therefore, gate-emitter voltages are also recorded with collector-emitter voltages to measure the dead time between switching patterns of  $S_{C^+}$  and  $S_{C^-}$ . Dead time is found to be 10µs as shown in Fig. 4.11.

Turn-off switching waveforms of the HV IGBT module in capacitive operation mode are given in Fig. 4.12.

Turn-on switching waveforms of the HV IGBT module in capacitive operation mode are given in Fig. 4.13.

It is seen from turn-off collector-emitter voltage waveform that the peak collectoremitter voltage is 1780 V and DC link voltage is 1608 V DC. Maximum switched collector current is 800 A and maximum collector current is 1175 A as a result of the reverse recovery current of the  $S_{A-}$  FWD.

Collector-emitter voltage has 172 V overshoot as a result of turn-off process. In the laboratory tests, 250 V overshoot is recorded for a collector current of 1200 A. Therefore, 167 V overshoot is expected for a collector current of 800 A assuming di/dt is the same both for 800 A and 1200 A. The collector current waveform illustrating turn-on di/dt =  $3.3 \text{ kA/}\mu\text{s}$  has already been given in Fig. 3.35. in Chapter 3. This result also validates the effective dc link inductance found in the labaratory tests.

Negative overshoot at the collector-emitter voltage waveform occur because of the inductance between the measurement points shown in Fig. 4.5 and collector-emitter terminals of the HV IGBT Module.



Figure 4.12 HV IGBT Module Turn-Off Switching Waveforms in Capacitive Operation Mode a : Collector-Emitter Voltage ; b: Collector Current ;



Figure 4.13 HV IGBT Module Turn-On Switching Waveforms in Capacitive Operation Mode a : Collector-Emitter Voltage ; b: Collector Current ;

Collector-emitter voltage with minimum pulse width is shown in Fig. 4.10. Minimum pulse width is set to 26.5  $\mu$ s by the switching pattern. However, 10  $\mu$ s dead time reduces the minimum pulse width to 16.5  $\mu$ s as seen from Fig. 4.10. All other pulses in the switching pattern have longer pulse widths and Minimum Pulse Width constraint is satisfied in the implementation.

HV IGBT module is working safely if RBSOA, RRSOA,  $V_{LTDS}$  value and minimum pulse width constraint is satisfied. Therefore, maximum DC link voltage must be lower than 2100 V, maximum peak collector-emitter voltage must be lower than 2400 V (driver's limitation), maximum collector current must be lower than 2400 A and minimum pulse width must be larger than 16.5  $\mu$ s. Hence, HV IGBT module is working safely in capacitive operation mode.

 $S_{A+}$  collector-emitter voltage and collector current waveform are shown in Fig. 4.14 for inductive operation mode.

Turn-off switching waveforms of the HV IGBT module in inductive operation mode are given in Fig. 4.15.

Turn-on switching waveforms of the HV IGBT module in inductive operation mode are given in Fig. 4.16.

It is seen from turn-off collector-emitter voltage waveform that the peak collectoremitter voltage is 1480 V and DC link voltage is 1289 V DC. Maximum switched collector current is 850 A and maximum collector current is 1400 A as a result of the reverse recovery current of the  $S_{A-}$  FWD.

Collector-emitter voltage has 191 V overshoot as a result of turn-off process. In the laboratory tests, 250 V overshoot is recorded for a collector current of 1200 A. Therefore, 177 V overshoot is expected for a current of 850 A by assuming di/dt is the same both for 850 A and 1200 A. Therefore, effective dc link inductance found in the labaratory tests is also verified in inductive mode of operation.







Figure 4.15 HV IGBT Module Turn-Off Switching Waveforms in Inductive Operation Mode a : Collector-Emitter Voltage ; b: Collector Current



Figure 4.16 HV IGBT Module Turn-On Switching Waveforms in Inductive Operation Mode a : Collector-Emitter Voltage ; b: Collector Current

The positive part of collector current shows the conduction periods of IGBT part and negative part of collector current shows the conduction periods of FWD. It is seen that on periods of IGBT and FWD changes with respect to switching pattern in capacitive and induction operation modes.

It is concluded that HV IGBT module is working safely also in the inductive operation mode.

### 4.2.2 DC Link Voltage and Current Waveforms (V<sub>d</sub> and I<sub>d</sub> in Fig. 4.2)

DC link voltage, DC link ripple voltage and DC link current are given in Fig. 4.17 for capacitive operation mode and in Fig. 4.18 for inductive operation mode.

DC link voltage is 1608 V DC for 1500kVAr reactive power generation and 1289 V DC for zero reactive power generation. Calculated values are 1615 V DC and 1302 V DC as given in Table 3.7. Therefore, calculated and measured DC link voltages are very close to each other.

Percentage DC link ripple voltage is found as 8 % for 1500 kVAr reactive power generation and 6 % for zero reactive power generation. This value is larger than the theoretical values found by MATLAB and PSCAD simulations. DC link ripple voltage can be decreased by using capacitors with higher values at the expense of worse open loop response and thereby closed loop response. Voltage overshoots seen on the DC link ripple voltage waveforms occur because of the inductance between the measurement points shown in Fig. 4.8 (P and N) and terminals of the DC link capacitor.

Reverse recovery current of HV IGBT modules are supplied by the DC link capacitors. These are seen as positive current overhoots in Fig. 4.17 and Fig. 4.18.



Figure 4.17 DC Link Voltage and Current Waveforms in Capacitive Operation Mode a : DC Link Voltage ; b: DC Link Ripple Voltage c : DC Link Current



Figure 4.18 DC Link Voltage and Current Waveforms in Inductive Operation Mode a : DC Link Voltage ; b: DC Link Ripple Voltage ; c : DC Link Current

### 4.2.3 VSC Voltage and Current Waveforms (V<sub>VSC</sub> and I<sub>VSC</sub> in Fig 4.2)

VSC line-to-line voltage and line current waveforms are given in Fig. 4.19 for capacitive operation mode and and in Fig. 4.20 for inductive operation mode.

Variation of the fundamental component of VSC line-to-line voltage in capacitive and inductive operation modes is seen from Fig. 4.19 and Fig. 4.20. Fundamental component of VSC line-to-line voltage is controlled by changing the DC link voltage.

DC link voltage is reduced in inductive operation mode. Therefore, VSC voltage harmonics and thereby VSC current harmonics are lower for inductive operation mode.

Harmonic spectrum of VSC line-to-line voltage in capacitive and inductive operation modes are given in Fig. 4.21.

Modulation index is kept constant by 8-Angle SHEM technique. Hence, VSC lineto-line voltage harmonics as a percentage of the line-to-line fundamental voltage are same irrespective of the DC link voltage and we expect the same VSC voltage harmonic spectrum both in capacitive and inductive operation modes. This is apparent in Fig. 4.21. VSC line-to-line voltage harmonics between 250Hz(5<sup>th</sup>) and 1250Hz (25<sup>th</sup>) are eliminated as expected. The first dominant voltage harmonic is observed at 1450 Hz. Percentage of 5<sup>th</sup> and 7<sup>th</sup> harmonics are 0.7 % and 0.65 %, respectively.



Figure 4.19 VSC Waveforms in Capacitive Operation Mode a : VSC Line-to-Line Voltage ; b: VSC Line Current



Figure 4.20 VSC Waveforms in Inductive Operation Mode a : VSC Line-to-Line Voltage ; b: VSC Line Current



Figure 4.21 VSC Line-to-Line Voltage Harmonics (%  $V_{fund})$  a : Capacitive Operation Mode ; b: Inductive Operation Mode

### 4.2.4 Input Filter Capacitor Waveforms (If in Fig. 4.2)

Filter line currents are given in Fig. 4.22 for capacitive and inductive operation modes.

VSC line current waveforms given in Fig. 4.19 and Fig. 4.20 are similiar to the filter capacitor line current waveforms given in Fig. 4.22. Therefore, it can be concluded that switching harmonic currents of VSC are filtered out by the input filter of STATCOM to a certain extend.

## 4.2.5 1kV Waveforms (V<sub>1kV</sub> and I<sub>1kV</sub> in Fig. 4.2)

1kV line-to-line voltage and line current waveforms are shown in Fig. 4.23 for capacitive operation mode and in Fig. 4.24 for inductive operation mode.

Noise pick-up is seen in the line-to-line voltage waveforms because of the switching harmonics of the converter. Noise pick-up is not seen on the line current waveforms as expected.

Fig. 4.24 is recorded for zero reactive power generation. Fundamental VSC current is canceled by the fundamental input filter current. This is the reason of the line current waveform in Fig. 4.24.

5<sup>th</sup> and 7<sup>th</sup> harmonics are observed in 1kV line-to-line voltage and line current waveforms as shown in Fig. 4.25. However, VSC does not produce any voltage harmonics at these frequencies as given in Fig. 4.21. 1kV line current waveform is given in Fig. 4.26 when VSC is disconnected from 1kV bus. 18 % of 5<sup>th</sup> harmonic current and 1% of 7<sup>th</sup> harmonic current are observed in the line current for this case. Therefore, we can conclude that 5<sup>th</sup> and 7<sup>th</sup> harmonic currents are the supply harmonics sinked by the input filter of STATCOM. However, magnitude of 5<sup>th</sup> harmonic current decreases when VSC is connected to 1kV bus and STATCOM line current TDD is calculated as 4.9 % for 1500kVAr capacitive reactive power generation.



Figure 4.22 Input Filter Capacitor Line Current a : Capacitive Operation Mode ; b: Inductive Operation Mode



Figure 4.23 1kV Waveforms in Capacitive Operation Mode A: Line-to-Line Voltage ; b :Line Current



Figure 4.24 1kV Waveforms in Inductive Operation Mode a: Line-to-Line Voltage ; b :Line Current



Figure 4.25 1kV Waveforms Harmonic Spectra in Capacitive Operation Mode a: Line-to-Line Voltage ; b : and Line Current



Figure 4.26 1kV Line Current when VSC is disconnected from 1kV bus a: Waveform ; b : Harmonic Spectra
Variations in THD at STATCOM 1kV line current is shown in Fig. 4.27 with respect to STATCOM reactive power generation. It is seen from DC link voltage waveforms that DC link voltage changes between 1608V and 1289V from capacitive operation mode to inductive operation mode. Line-to-line VSC voltage harmonics are directly related to the DC link voltage since modulation index is constant. Therefore, minor voltage harmonic content is obtained in the the inductive operation mode. However, 1kV fundamental line current increases in capacitive operation mode and 1kV line current THD decreases as the reactive power generation of STATCOM increases as seen from Fig. 4.27.



Figure 4.27 1kV Line Current THD (Experimental)

TDD of 1kV line current is found to be 4.9 % and THD of 1kV line-to-line voltage is found to be 2.7 %.

#### 4.2.6 Characterization of Power Losses

Total power losses of STATCOM sytem including the coupling transformer, input filter, VSC and water cooling system are measured on 6.3kV side. The results are given in Fig. 4.28.

Main sources of power losses are given below :

- Coupling transformer
- ➢ VSC
- ➤ Input filter inductance
- Water Cooling System



Figure 4.28 Total Active Power Losses of STATCOM System with respect to Generated Capacitive Reactive Power

Water cooling system is composed of pump unit having a power rating of 2.2 kW and heat exchanger fan having a power rating of 0.85 kW. Voltage and current measurements are recorded for 2 minutes at each reactive power level. Hence, heat exchanger fan did not work during this test.

Input filter inductance fundamental current is measured as 370 A for 1500kVAr capacitive reactive power generation and 440 A for zero reactive power generation.

Therefore, power loss of input filter inductance is found to be 2.1 kW and 2.9 kW, respectively.

VSC power loss is found to be 8.57 kW from the power loss at zero reactive power generation (inductive operation mode). Calculated power loss for zero reactive power generation is 9 kW and this value is very near to the measured value.

Total power loss of STATCOM system at 1500 kVAr capacitive reactive power generation is 1.7 % of STATCOM system reactive power rating and can be said to be very low.

#### 4.2.7 Reactive Power Compensation Performance

Transient response of STATCOM is found by applying a step input to the reactive power reference of the control system. Control system of STATCOM accepts 1500 kVAr as -5 V. A step input from 0 V to -5 V is applied to the control system to obtain the transient response from inductive operation mode to capacitive operation mode and a step input from -5 V to 0 V is applied to the control system to obtain the transient response from capacitive operation mode to inductive operation mode. Results are given in Fig. 4.29.

Closed loop response time is found to be 160 ms from capacitive operation mode to inductive operation mode and 165 ms from inductive operation mode to capacitive operation mode.

In PSCAD simulations, closed loop response time is found to be 150 ms from capacitive operation mode to inductive operation mode and 140 ms from inductive operation mode to capacitive operation mode.



Figure 4.29 Transient Response a: Inductive Operation Mode to Capacitive Operation Mode b : Capacitive Operation Mode to Inductive Operation Mode

In MATLAB simulations, closed loop response time is found to be 120 ms for both cases.

It is seen that PSCAD simulations are more realistic than MATLAB simulations since MATLAB model depends solely on the transfer function of STATCOM and PSCAD models power system, power electronic circuits and the control block. Therefore, it gives more accurate results. Satisfactory responses are obtained with closed loop control of STATCOM.

## 4.2.8 Waveforms at PCC ( $V_{6.3kV}$ and $I_{6.3kV}$ in Fig. 4.2)

Voltage and current waveforms are recorded at STATCOM 6.3 kV side for capacitive operation mode. Results are given in Fig. 4.30.

TDD of 6.3 kV (PCC) line current is found to be 4.8 % and THD of 6.3kV (PCC) line-to-line voltage is found to be 1 %.

Therefore, current TDD and voltage THD design specifications given in Chapter 3 are said to be satisfied.

## 4.2.9 Waveforms at PCC ( $V_{31.5kV}$ and $I_{31.5kV}$ in Fig. 4.2)

Voltage and current measurements are recorded at 31.5 kV and 6.3 kV side to obtain 31.5 kV source reactive power and STATCOM reactive power. Load reactive power is found by subtracting STATCOM reactive power from 31.5 kV source reactive power. Measurements are performed simultaneously for this purpose. Results are given in Fig.4.31.

It is seen from Fig. 4.31 that STATCOM produces the negative of the load reactive power semand as long as the load reactive power does not exceed the limits of STATCOM. A zoomed-in part of Fig. 4.31. is also given in Fig. 4.32.



Figure 4.30 STATCOM Voltages and Currents at 6.3 kV a: Line-to-Line Voltage ; b : Line Current



Figure 4.31 Measured Reactive Powers A : Load and STATCOM Reactive Power ; b : 31.5kV Source Reactive Power



Figure 4.32 Load and STATCOM Reactive Power (Zoomed-In)

31.5 kV side voltage and current waveforms recorded before compensation are shown in Fig. 4.33.



Figure 4.33 Line-to-Line Voltage and Line Current Before Compensation

31.5 kV side voltage and current waveforms recorded after compensation are shown in Fig. 4.34.



Figure 4.34 Line-to-Line Voltage and Line Current After Compensation

Following conclusions can be drawn from Fig. 4.33 and Fig. 4.34.

- Reactive power compensation of coal conveyor belt motors reduces the line current drawn from the supply by nearly 45 % for the corresponding operating conditions.
- After compensation, line current on supply side is observed to be slightly distorted. This is an expected result, because input filter sinks part of the supply side harmonics.

#### 4.2.10. Energy Meter Results

STATCOM system is tested for one week in the field. Recorded active and reactive energy meter readings are given in Table 4.1. Daily results show the ratio of inductive and capacitive energy meter changes as a percentage of the active energy meter change on the daily basis and weekly results show the ratio of inductive and capacitive energy meter changes as a percentage of the active energy meter change with respect to the active and reactive meter reading in 12/03/2007.

|          | Activo    | Inductive | Capacitive | ΔΙ    | ΔC   | ΔΙ     | ΔC   |
|----------|-----------|-----------|------------|-------|------|--------|------|
| D        | Active    | Reactive  | Inductive  | ΔΑ    | ΔΑ   | ΔΑ     | ΔΑ   |
| Date     | Meter (A) | Meter     | Meter      | (%)   | (%)  | (%)    | (%)  |
|          | (A)       | (I)       | (C)        | Daily |      | Weekly |      |
| 12/03/07 | 169.227   | 165.546   | 7.668      |       |      |        |      |
| 13/03/07 | 170.435   | 165.666   | 7.727      | 9.93  | 4.88 | 9.93   | 4.88 |
| 14/03/07 | 171.722   | 165.692   | 7.803      | 2.02  | 5.91 | 5.85   | 5.41 |
| 15/03/07 | 173.333   | 165.719   | 7.891      | 1.68  | 5.46 | 4.21   | 5.43 |
| 16/03/07 | 174.692   | 165.739   | 7.976      | 1.47  | 6.25 | 3.53   | 5.64 |
| 17/03/07 | 175.935   | 165.759   | 8.051      | 1.61  | 6.03 | 3.18   | 5.71 |
| 18/03/07 | 177.576   | 165.782   | 8.134      | 1.40  | 5.06 | 2.83   | 5.58 |
| 19/03/07 | 179.110   | 165.808   | 8.210      | 1.69  | 4.95 | 2.65   | 5.48 |

 Table 4.1 STATCOM One Week Field Test Energy Meter Results

Ratio of inductive energy meter change as a percentage of active energy meter change on the weekly basis is found to be 2.65 %. This corresponds to a displacement factor of 0.9996.

Ratio of capacitive energy meter change as a percentage of active energy meter change on the weekly basis is found to be 5.48 %. This corresponds to a displacement factor of 0.99985.

It can therefore be concluded that STATCOM system fulfills the reactive power compensation of coal conveyor belts successfully in accordance with current regulations.

## **CHAPTER 5**

## CONCLUSIONS

Critical industrial processes have been increasingly affected by power quality problems caused by distorting loads in electric power systems. To cope with this problem, Static VAR compensators become necessary both at the utility and at the load sides. STATCOM systems constitute a good alternative for reactive power compensation problems with the advantages such as faster response, minimum harmonic content and smaller system size.

Reactive energy penalty limits imposed by Energy Market Regulatory Authority of Turkey necessitate nearly unity power factor operation, and therefore the use of static reactive power compensators. D-STATCOMs have outstanding features as compared to the other SVC systems, such as the capability of supplying the same reactive power irrespective of the supply voltage fluctuations, with faster response and smaller system size. VSC based D-STATCOM, designed and implemented within the scope of this work, has been applied to solve the reactive power compensation problem of coal conveyor belts for the first time in the literature.

In this research work, a prototype VSC based -STATCOM with phase angle control, and employing SHEM technique has been designed and implemented with the simplest converter topology (2 level, 3 leg) employing HV IGBT modules by using the theoretical work given in Chapters 2 and 3.

D-STATCOM implementations reported in the literature so far employ high frequency PWM technique. However, in this thesis, SHEM technique is applied to to medium power VSC based D-STATCOM for the first time, for reactive power compensation of industrial loads. It is shown that SHEM technique is superior to PWM technique when switching losses of HV IGBT modules are considered. IEEE Std. 519-1992 for weak supply conditions is satisfied with the use of SHEM

technique and STATCOM currents close to sine wave are obtained with a current THD less than 5 %.

STATCOM system parameters have been optimized for phase angle control technique, making a compromise between system performance and transient response. In view of these considerations, input filter size has been investigated in order to meet the IEEE Std. 519-1992 standard. Current TDD and voltage THD formulations are found for only L and low pass LC filters, for the selected SHEM technique. Only L filter necessitates the use of higher filter inductances for weak supply cases. When using lowpass LC filters, a filter capacitance having a power rating of 10-20 % of the converter is sufficient to filter out the switching frequency harmonics of the converter. However, larger input filter size can be used to lower the voltage THD at the PCC, where VSC is connected (secondary of the coupling transformer). This can be achieved either by using higher inductances or higher capacitance values. Input filter size is also effective on the open loop response time of D-STATCOM. In addition to this, input filter size determines the voltage regulation on the DC link capacitor and thereby limits the maximum reactive power that can be generated by the converter because of LTDS (Long Time DC Stability) voltage of HV IGBT modules.

In MV converters, different from LV ones, high switching frequencies are not feasible because of higher switching losses, and single side cooling of the HV IGBT modules. Therefore, switching frequency optimization must be carried out by considering the converter part, input side voltage and current TDD specifications. By taking the present status of HV IGBT technology into account, the number of harmonics to be eliminated and the value of modulation index have been optimised by a hybrid method that uses genetic algorithm as the first phase of the solution and then MATLAB's gradient based constraint optimization method for fine tuning. By this way, the switching frequency of VSC STATCOM and modulation index have been determined. In the thesis, 7-Angle (6 Harmonics Elimination with Modulation Index Control) SHEM, 9-Angle (8 Harmonics Elimination with Modulation Index Control) SHEM and 11-Angle (10 Harmonics Elimination with Modulation Index Control) SHEM techniques have been compared and 9-Angle SHEM technique with a modulation index of 0.9 p.u. is found to be the optimum solution considering the design constraints for the modulation index. Finally, to decrease the switching frequency further, 8-Angle (8 Harmonics Elimination with No Modulation Index Control) SHEM technique is searched for a solution having a modulation index of 0.9 p.u., and the found solution is used as the switching pattern in the implemented converter.

Different reactive power control methods described in Chapter 2 have been studied in the thesis. Phase angle control has been found as the most suitable control method for SHEM technique and has been used in the implemented converter. Transient response of the STATCOM system is measured as 160ms from full capacitive to full inductive mode, and 165ms from full inductive to full capacitive mode. These response times are adequate for the performance needed in coal conveyor belts. Switching pattern is updated at every zero crossing of the line-toline voltage in the implementation. Updating the switching pattern at every half cycle will decrease the closed loop response under 100 ms. Other control methods discussed in Chapter 2 can be used when faster closed responses are needed by different loads.

Simulation studies have been performed by PSCAD/EMTDC, MATLAB and ORCAD programs. All parts of the STATCOM system including medium voltage transformers, power stage and control block are simulated in PSCAD successfully. Since, PSCAD program can not simulate switching transients of HV IGBT modules, switching transient simulations are carried out in ORCAD/PSPICE. Control system of STATCOM is simulated both in MATLAB and PSCAD. MATLAB model is not a complete model of STATCOM as in PSCAD, only the control system performance and the variation of the system parameters on the response have been obtained from the MATLAB simulations. PSCAD simulation results are consistent with the field results obtained for the converter, input filter part and the closed loop system response. However, shorter closed loop response times are obtained with MATLAB when compared with the field test results.

It is worth to note that, in the medium power converter implementation, careful design of laminated busbar of the converter, and thereby minimization of the effective dc link inductance is very important. Correct design of the laminated busbar is not sufficient, also dc link capacitors must be selected carefully in order to use the HV IGBT modules efficiently. Higher effective dc link inductances necessiate the use of decoupling capacitors over one-leg for low power converters, and RCD clamping snubbers for medium power converters. 59.3 nH effective DC link inductance is obtained in the designed system according to the measurements carried out in laboratory and field test. Laminated busbar design becomes even more important for higher power converters.

Based on these operating principles described in this research work, not only qualitative but also quantative design criteria for developing a VSC based STATCOM have been given. These are summarized in Table 5.1.

| System Component<br>Choosen                | Advantages                                                                                                                          | Disadvantages                                                                                                                                                                                              |  |  |
|--------------------------------------------|-------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| The use of larger filter inductance        | <ul> <li>lowers harmonic<br/>current content</li> </ul>                                                                             | <ul> <li>higher cost</li> <li>worse closed loop<br/>response</li> <li>higher voltage<br/>regulation on the DC<br/>link capacitor and<br/>thereby limiting<br/>STATCOM reactive<br/>power rating</li> </ul> |  |  |
| The use of bigger input filter capacitance | <ul> <li>lowers harmonic<br/>current content</li> <li>low cost compensation<br/>of fixed part of the<br/>load VAR demand</li> </ul> | <ul> <li>makes VAR<br/>characteristic<br/>asymmetric</li> <li>series resonant risk at<br/>low order supply<br/>harmonics</li> </ul>                                                                        |  |  |

|  | Table 5.1 Effect of Main | <b>System Parameters</b> | <b>On Cost and Performance</b> |
|--|--------------------------|--------------------------|--------------------------------|
|--|--------------------------|--------------------------|--------------------------------|

| System Component<br>Choosen                                                                                                                                | Advantages                                                                                                                               | Disadvantages                                                                                                |
|------------------------------------------------------------------------------------------------------------------------------------------------------------|------------------------------------------------------------------------------------------------------------------------------------------|--------------------------------------------------------------------------------------------------------------|
| DC link capacitor with<br>minimum storage<br>capacity                                                                                                      | <ul><li> fast closed loop<br/>response</li><li> lower cost</li></ul>                                                                     | • higher harmonic current content                                                                            |
| Higher switching frequency                                                                                                                                 | <ul> <li>lowers harmonic<br/>content</li> <li>permits the use of<br/>minimised<br/>intermagnetic<br/>components</li> </ul>               | <ul> <li>higher switching<br/>losses</li> <li>more costly cooling<br/>system</li> </ul>                      |
| The use of presspack<br>HV IGBTs instead of<br>wirebond HV IGBTs                                                                                           | <ul> <li>higher power<br/>dissipation capability</li> <li>higher VAR<br/>generation capability</li> </ul>                                | <ul><li>few candidate<br/>presspack IGBTs</li><li>higher cost</li></ul>                                      |
| The use of SHEM with<br>phase angle control<br>instead of on-line<br>PWM techniques with<br>simultaneous control of<br>modulation index and<br>phase angle | <ul> <li>allows optimised fixed<br/>PWM</li> <li>allows lower<br/>switching frequencies</li> <li>easier in<br/>implementation</li> </ul> | <ul> <li>slower transient<br/>response</li> <li>coupled active and<br/>reactive power<br/>control</li> </ul> |

# Table 5.1 (Cont'd) Effect of Main System Parameters On Cost and<br/>Performance

The subsitution of PI controllers with other linear and nonlinear control methods, and performance comparisons will be one of the future work.

Reactive power capability of two level, three leg Voltage Source Converter can be increased beyond 2 MVAr with presspack HV IGBT modules. Redesign of the VSC STATCOM with presspack HV IGBBT modules will be another future work.

SHEM is known as an off-line PWM technique with fixed modulation index. However, the modulation index can be varied in steps. Due to advantages of SHEM over on-line PWM techniques, control of the phase angle and modulation index with the use of SHEM technique in VSC STATCOM will be an interesting future work topic. In this research work, VSC based STATCOM is designed for reactive power compensation of balanced loads. Another future work can be the modification of the developed system for reactive power compensation of unbalanced loads.

## REFERENCES

- [1] S. Kumar, "Static Synchronous Compensators", Lecture Note, 2003
- [2] C. Schauder, M. Gernhardt, E. Stacey, T. Lemak, L. Gyugyi, W.T. Cease, A. Edris, "Development of a ±100 MVAr static condenser for voltage control of transmission systems", IEEE Transactions on Power Delivery, vol.10, no.3, pp.1486 1496, 1995
- [3] Siemens, "Power Compensation In Transmission Systems", Siemens Power Engineering Guide, Transmission and Distribution, 4th edition
- [4] B.Mutluer, I.Çadırcı, M.Ermis, A. Çetin, et.al., "A Unified Relocatable SVC for Open-Cast Lignite Mining in Turkey", IEEE Transactions on Industrial Applications., vol. 40, no.2, pp. 650-663, Mar-April 2004
- [5] IEEE Std. 1159-1995, "IEEE Recommended Practice for Monitoring Electric Power Quality"
- [6] C. Schauder, M. Gernhardt, E. Stacey, T. Lemak, L. Gyugyi, W.T. Cease, A. Edris, "Operation of ±100 MVAr TVA STATCON" IEEE Transactions on Power Delivery, vol. 12, Issue 4, pp. 1805 1811, 1997
- [7] C. Schauder , E. Stacey, M. Lund, L. Gyugyi, L. Kovalksy, A. Keri, A. Mehreban, A. Edris, "AEP UPFC Project: Installation, commissioning and Operation of the ±160 MVA STATCOM (PHASE I)" IEEE Transactions on Power Delivery, vol. 13, No 4, pp.1530-1535, 1998
- [8] B.A. Renz, A. Keri, A.S. Mehreban C. Schauder, E. Stacey, L. Kovalksy, L. Gyugyi, A. Edris, "AEP Unified Power Flow Controller Performance", IEEE Transactions on Power Delivery, vol. 14, No 4, pp.1374-1381, 1999
- [9] EPRI, "D-STATCOM Waves Away Pollution for Flicker Free Power on BC Hydro Lines",1998

- [10] L. Wenhua, L. Xu, L. Feng, L. Chenglian, G. Hang, "Development of 20MVA static synchronous compensator", Power Engineering Society Winter Meeting, IEEE, Vol. 4, pp.2648-2653, 2000
- [11] J. D. Hanson, C. Horwill, J. Loughran, R.D. Monkhouse, "The application of a relocatable STATCOM-based SVC on the UK National Grid System", Transmission and Distribution Conference and Exhibition, IEEE/PES, vol. 2, pp.1202-1207, 2002
- [12] G.F.Reed, et.al, "Application of a 5MVA, 4.16kV D-STATCOM System for Voltage Flicker Compensation at Seattle Iron&Metals", IEEE Pow. Eng. Soc. Summer Meet., vol. 3, pp. 1605-1611, July 2000
- [13] G. Reed, J. Paserba, T. Croasdaile, M. Takeda, Y. Hamasaki, T. Aritsuka, N. Morishima, S. Jochi, I. Iyoda, M. Nambu, N. Toki, L. Thomas, G. Smith, D. LaForest, W. Allard, D. Haas, "The VELCO STATCOM based transmission system project" IEEE Power Engineering Society Winter Meeting, vol. 3, pp.1109 1114, 2001
- [14] G. Reed, J. Paserba, T. Croasdaile, R. Westover, S. Jochi, N. Morishima, M. Takeda, T. Sugiyama, Y. Hamasaki, T. Snow, A. Abed, 'SDG&E Talega STATCOM project-system analysis, design, and configuration', IEEE/PES, Transmission and Distribution Conference and Exhibition, vol. 2, pp. 1393 1398, 2002
- [15] K. Fujii, K. Kunomura, K. Yoshida, A. Suzuki, S. Konishi, M. Daiguji, K. Baba, 'STATCOM Applying Flat-Packaged IGBTs Connected In Series', IEEE Transactions on Power Electronics, vol.20, No.5. pp. 1125-1132, 2005
- [16] H.F. Bilgin, M. Ermiş, K.N. Köse, A. Cetin, I. Cadirci, A. Acik, A. Terciyanli, C. Kocak, M. Yorukoglu, 'Reactive power compensation of coal mining excavators by using a new generation STATCOM', IEEE Transactions on Industrial Applications, vol.43,no.1,pp.97-110, Jan-Feb. 2007
- [17] L.T. Moran, P.D. Ziogas, G. Joos, 'Analysis and Design of a Three-Phase Synchronous Solid-State VAR Compensator', IEEE Transactions on Industrial Applications, vol.25, No.4, pp. 598-608,1989

- [18] K.K. Sen, "STATCOM-STATic synchronous COMpensator : Theory, Modeling, and Applications", Power Engineering Society, vol.2, pp. 1177-1183,1999
- [19] P.S. Sensarma, K.R. Padiyar, V. Ramanarayanan, "Analysis and Performance Evaluation of a Distribution STATCOM for Compensating Voltage Fluctuations", IEEE Transactions on Power Delivery, vol.16, No.2, pp. 259-264, 2001
- [20] M.K. Mishra, A. Ghosh, A. Joshi, "Operation of a STATCOM in Voltage Control Mode", IEEE Transactions on Power Delivery, vol.18, No.1, pp. 258-264, 2003
- [21] N. Voraphonpitut, S. Chateatana, "STATCOM Analysis and Controller Design for Power System Voltage Regulation", Transmission and Distribution Conference & Exhibition, IEEE/PES, pp. 1-6, 2005
- [22] D. Shen, X. Liang, Y. Han, "A modified per-unit STATCOM model and analysis of open loop response time", Power Engineering Society, vol. 4, , pp. 2624-2629,2000
- [23] M.T. Bina, D.C. Hamill, "Average circuit model for angle-controlled STATCOM", Electric Power Applications, IEE Proceedings, vol.152, No.3, pp. 653-659,2005
- [24] P.G. Gonzalez, A. G. Cerrada, "Control System for a PWM-Based STATCOM", IEEE Transactions on Power Delivery, vol.15, No.4, pp. 1252-1257,2000
- [25] D. Masand, S. Jin, G. Agnihotri, "Control Algorithms for Distribution Static Compensator", Internal Symposium on Industrial Electronics, vol.3, pp. 1830-1834,2006
- [26] M. Mohaddes, A.M. Gole, S. Elez, "Steady-State Frequency Response of STATCOM", IEEE Transactions on Power Delivery, vol.16, No.1, pp.18-23,2001
- [27] S. Dong, W. Zhonghong, J.Y. Chen, Y.H. Song, "Harmonic Resonance Phenomena in STATCOM and Relationship to Parameters Selection of Passive Components", IEEE Transactions on Power Delivery, vol.16, No.1, pp.18-23,2001

- [28] A.R. Wood, C.M. Osauskas, "A Linear Frequency-Domain Model of a STATCOM", IEEE Transactions on Power Delivery, vol.19, No.3, pp.1410-1418,2004
- [29] T. XiangQian, X. Keqing, S. Ming, M. Xianhong, "Reactive Power and Unbalance Compensation with DSTATCOM", Electrical Machines and Systems, ICEMS, vol.2, pp.1181-1184,2005
- [30] B. Blazic, I. Papic, "Improved D-STATCOM Control for Operation with Unbalanced Currents and Voltages", IEEE Transactions on Power Delivery, vol.21, No.1, pp.225-233,2006
- [31] C. Hochgraf, R. H. Lasseter, "STATCOM Controls for Operation with Unbalanced Voltages", IEEE Transactions on Power Delivery, vol.13, No.2, pp.538-544, 1998
- [32] N. Mariun, H. Hizam, A.N. Izzri, S. Aizam, "Design of the Pole Placement Controller for D-STATCOM in Mitigating Three Phase Fault", Power Engineering Conference, IPEC, pp.349-355, 2005
- [33] M.A. Elderly, E.F. El-Saadany, M.M.A. Salama, "Sliding Mode Controller for Pulse Width Modulated Based DSTATCOM", Canadian Conference on Electrical and Computer Engineering, pp.2216-2219, 2006
- [34] Y. Xiao-ping, Z. Yan-ru, W. Yan, "A Novel Control Method for DSTATCOM Using Artificial Neural Network", Power Electronics and Motion Control Conference, vol.3, pp.1-4, 2006
- [35] S.H. Hosseini, R. Rahnavard, Y. Ebrahimi, "Reactive Power Compensation in Distribution Networks with STATCOM by Fuzzy Logic Theory Application", Power Electronics and Motion Control Conference, vol.2, pp.1-5, 2006
- [36] A. Cetin, M.Ermis, "VSC Based D-STATCOM with Selective Harmonic Elimination", will be presented in IAS Conference, 2007, accepted by Industrial Power Converter Committee
- [37] A. Cetin, H. F. Bilgin, et.al, "Reactive Power Compensation of Coal Conveyor Belts by Using D-STATCOMs", will be presented in IAS Conference,2007, accepted by Mining Committee

- [38] M. Mohaddes, A.M. Gole, P.G. Mclaren, "A Neural Network Controlled Optimal Pulse-Width Modulated STATCOM", IEEE Transactions on Power Delivery, vol.14, No.2, pp. 481-488, 1999
- [39] C. A.C. Cavaliere, E.H. Watanabe, m. Aredes, "Comparison Between The Conventional STATCOM and the PWM STATCOM", pp. 1-4
- [40] H. Akagi, Y. Kanazawa, A. Nabae, "Instantaneous Reactive Power Compensators Comprising Switching Devices without Energy Storage Components', IEEE Transactions on Industrial Applications, vol. IA-20, No.3, pp. 625-630,1984
- [41] R. Grünbaum, T. Johansson, U. Olsson "Energy and Environmental Savings in Steel Making By Means of SVC Light ',www.abb.com
- [42] N. Mohan, T.M. Undeland, W.P. Robbins, "Power Electronics", 1995
- [43] D.G. Holmes, T.A. Lipo, "Pulse Width Modulation For Power Converters", 2003
- [44] P. Enjeti, P.D. Ziogas, J.F. Lindsay, "Programmed PWM Techniques to Eliminate Harmonics : A Critical Evaluation", IEEE Transactions on Industrial Applications, vol.26, No.2, pp. 302-316, 1990
- [45] "PM1200HCE330-1 Datasheet", Mitsubishi Semiconductor
- [46] J-S. Lai, L. Leslie, J. Ferrel, T. Nergaard, "Characterization of HV-IGBT for HV-IGBT for high-power inverter applications", IEEE IAS Conference., vol. 1, pp. 377-382, 2005
- [47] J. Rodriguez, J. Pontt, N. Becker and A.Weinstein, "Regenerative Drives in the Megawatt Range for High Performance Downhill Belt Conveyors", IEEE Transactions on Industrial Applications, vol. 38, no.1, pp. 203-210, Jan/Feb 2002
- [48] M. Ermis, Z. Çakir, I. Çadirci, G. Zenginobuz, and H. Tezcan, "Self-Excitation of Induction Motors Compensated by Permanently Connected Capacitors and Recommendations for IEEE Std.141-1993", IEEE Transactions on Industrial Applications, vol.39, no.2, pp. 313-324, March/April 2003
- [49] "IEC Standard Voltages", IEC38, Sixth Edition, 1983
- [50] "1SD418F2-CM1200HC-66H Datasheet", Concept, 2005

- [51] "Feature and Application of Gate Turn-Off Thyristors", Mitsubshi High Power Semicondcutors, 1998
- [52] "Lissajous's Figure of Measured Turn-off Switching Waveform at 2400V", HCM-1083, Mitsubishi Semiconductor
- [53] "CM1200HC-66H Datasheet", Mitsubishi Semiconductor
- [54] T. Schütze, "Design Aspects for Inverters with IGBT High Power Modules", Eupec, 1997
- [55] M.C. Caponet, F. Profumo, W.D. Doncker, A. Tenconi, "Low Stray Inductance Bus Bar Design and Construction for good EMC Performance in Power Electronic Circuits", IEEE Transactions on Industrial Applications, vol. 38, no.1, pp. 203-210, Jan/Feb 2002
- [56] H.J. Beukes, J.H.R. Enslin, R. Spee, "Busbar Design Considerations for High Power IGBT Converters", IEEE PESC., vol. 2, pp. 847-853, June 1997
- [57] "Measurement of the circuit stray inductance  $L_{\sigma}$ ", Eupec Application Note
- [58] "Capacitors for Power Electronics", Electronicon, 2005

# **APPENDIX** A

# P, Q FLOW BETWEEN SOURCE and STATCOM



Figure A.1 Single Line Diagram of STATCOM

- $V_{s}^{'}$  : RMS Line-to-neutral AC grid voltage with a phase angle of 0 referred to STATCOM side.
- Vc : RMS Line-to-neutral STATCOM Fundamental Voltage
- $I_s$  : RMS source current
- I<sub>L</sub> : RMS load current
- $I_C$ : RMS STATCOM current
- $Q_s$ : Source reactive power
- $\boldsymbol{Q}_L$  : Load reactive power
- $Q_C$  : STATCOM reactive power
- $\delta$  : Phase angle between fundamental voltage of STATCOM and AC grid

- R : Y equivalent total loss resistance including coupling transformer losses, series inductor, losses and converter losses
- L : Y equivalent total inductance including series inductance and leakage inductance of coupling transformer.

The phasor representation of the single line diagram of STATCOM is given in Fig.A.2. The phasors are drawn for the case in which inductive reactive power is absorbed by STATCOM.

Power sink convension has been used in the formulations given (A.1)-(A.6). This convention associates a positive sign with the reactive power flowing into an inductive reactance. Real power ( $P_c$ ) and reactive power ( $Q_c$ ) are given according to phase quantities.



**Figure A.2 Phasor Diagram** 

$$V_{s} - V_{c} \cos \delta = XI_{c} \sin \theta + RI_{c} \cos \theta = I_{c} (X \sin \theta + R \cos \theta)$$
(A.1)

$$V_{c} \sin \delta = XI_{c} \cos \theta - RI_{c} \sin \theta = I_{c} (X \cos \theta - R \sin \theta)$$
(A.2)

$$Q_{c} = V_{s}I_{c}\sin\theta = V_{s}\frac{V_{s} - V_{c}\cos\delta}{X\sin\theta + R\cos\theta}\sin\theta$$
(A.3)

$$P_{c} = V_{s}I_{c}\cos\theta = V_{s}\frac{V_{c}\sin\delta + RI_{c}\sin\theta}{X}$$
(A.4)

$$P_{c} = \frac{V_{s}}{X} \left[ V_{c} \sin \delta + R \sin \theta \frac{V_{s} - V_{c} \cos \delta}{X \sin \theta + R \cos \theta} \right]$$
(A.5)

$$P_{c} = \frac{V_{s}}{X} \left[ \frac{RV_{s}\sin\theta + XV_{c}\sin\theta\sin\delta - RV_{c}\sin\theta\cos\delta + RV_{c}\sin\delta\cos\theta}{X\sin\theta + R\cos\theta} \right]$$
(A.6)

# **APPENDIX B**

# PSCAD/EMTDC MODEL FOR VSC BASED STATCOM

VSC based STATCOM system is simulated in PSCAD/EMTC program. Converter waveforms, input filter waveforms, line currents are analyzed and closed loop control of STATCOM system is tested.

6.3 kV feeder model is given in Fig. B.1.



Figure B.1 6.3 kV Feeder Model

Coupling transformer model is given in Fig. B.2.



**Figure B.2 Coupling Transformer Model** 

Input filter inductance model is given in Fig. B.3.



**Figure B.3 Input Filter Inductance Model** 

Input filter capacitor model is given in Fig. B.4.



Figure B.4 Input Filter Capacitance Model

Converter model is given in Fig. B.5.



**Figure B.5 Converter Model** 

Precharging and discharging circuit model is given in Fig. B.6.



Figure B.6 Precharging and Discharging Circuit Model

# **APPENDIX C**

# **MEASUREMENT APPARATUS**

- Tektronix TDS5054 Digital Phosphor Oscilloscope
- Tektronix P5210 High Voltage Differential Probe
- Tektronix P5050 Voltage Probe
- Pearson Current Monitor 110
- Powertek, Rogowski Current Waveform Transducers
  - ➢ CWT 15B (2mV/A)
  - $\succ$  CWT 6B (5mV/A)
- National Instruments
  - DAQ 6062 E Data Acquisition System
  - SC2040 Sample and Hold Card
- Fluke 80i-110S AC/DC Current Probe

# **CURRICULUM VITAE**

# PERSONAL INFORMATION

Surname, Name: Çetin, Alper Nationality: Turkish (TC) Date and Place of Birth: 14 April 1973 , Ankara Marital Status: Single Phone: +90 312 482 35 50 Fax: +90 312 210 13 15

email: alper.cetin@uzay.tubitak.gov.tr

# **EDUCATION**

| Degree      | Institution                            | Year of Graduation |
|-------------|----------------------------------------|--------------------|
| MS          | METU Electrical-Electronic Engineering | 2000               |
| BS          | METU Electrical-Electronic Engineering | 1995               |
| High School | Ankara Fen High School, Ankara         | 1991               |

## WORK EXPERIENCE

| Year          | Place                                 | Enrollment   |
|---------------|---------------------------------------|--------------|
| 2000- Present | TÜBİTAK-UZAY, Power Electronics Group | R&D Engineer |
| 1995-2000     | ASELSAN A.Ş., MST Group               | R&D Engineer |

# FOREIGN LANGUAGES

Advanced English.

## PUBLICATIONS

- B.Mutluer, I.Çadırcı, M.Ermis, A. Çetin, et.al., "A Unified Relocatable SVC for Open-Cast Lignite Mining in Turkey", IEEE Tran. on Ind. Appl., vol.40, no.2, pp. 650-663, Mar-April 2004
- [2] H.F. Bilgin, M. Ermiş, K.N. Köse, A. Cetin, I. Cadirci, A. Acik, A. Terciyanli, C. Kocak, M. Yorukoglu, 'Reactive power compensation of coal mining excavators by using a new generation STATCOM', IEEE Tran. on Ind. Appl. vol.43,no.1,pp.97-110, Jan-Feb. 2007
- [3] A. Cetin, M.Ermis, "VSC Based D-STATCOM with Selective Harmonic Elimination", will be presented in IAS Conference, 2007, accepted by Industrial Power Converter Committee
- [4] A. Cetin, H. F. Bilgin, et.al, "VSC Based D-STATCOM with Selective Harmonic Elimination", will be presented in IAS Conference, 2007, accepted by Mining Committee

## HOBBIES

Movies, Basketball, Swimming, Sailing