

## **Error Correction Code (ECC) Management for TCFlash Protection in Traveo** Family

#### Author: Nesrine ELMHIRI Associated Part Family: Traveo™ Family

This application note describes the Error Correct Code (ECC) mechanism used to protect the contents of TCFlash of Traveo family. ECC protection of external memories and other internal memories is possible, but its implementation is not within the scope of this application note.

#### 1 Introduction

The automotive qualified Traveo family of microcontrollers offer a high-performance core – an Arm<sup>®</sup> Cortex<sup>®</sup>-R5 with an Advanced Memory Architecture. The Traveo Main Flash memory is accessible via two main interfaces for read, write, or both accesses: AXI interface for instruction fetch and data load bandwidth and ATCM interface to ensure a high-speed, low latency, and deterministic access for time critical code and data. In addition, to multi-port memory architecture, TCFlash supports ECC which differs according to the user interface.

Note that this application note is complementary to Traveo family hardware manual platform part.

## 2 Error Detection and Correction Techniques

Data stored in flash memories might get corrupted due to flash stress or over long lifetime. This creates a necessity for the system to verify the correctness of the data before or while executing the software. The error detection techniques help the system to check the integrity of the data in the memory:

- Parity This technique requires additional bits to be added corresponding to the data. Parity only detects single bit failures in a memory. This is a simpler well-known error detection technique.
- ECC This technique adds ECC bits along with the original data, which helps in detecting and correcting errors. The ECC scheme used in Traveo devices can detect up to 2-bit failures and correct single bit failures.

#### 2.1 ECC Overview

ECC protection is one of the highly recommended measures of memory protection in highly reliable and safety-relevant systems.

There are several conventional algorithms used for ECC protection: single-error-correcting (SEC) Hamming code, single-error-correcting-double-error-detecting (SEC-DED) modified Hamming, and SEC-DED Hsiao code. Most of these algorithms are based on the principle of extending information bits with check bits in a way that the bit error is identified and corrected in case of one-bit error or detected in case of two errors.

**Note:** For the typical retention time and life cycle of the Flash memory, see the <u>device datasheet</u>. There is a minimum number of check bits needed for SEC-DED protection. Table 1 shows the relation between data width and the number of check bits.

| Data Width | Number of Check Bits |
|------------|----------------------|
| 16         | 6                    |
| 32         | 7                    |
| 64         | 8                    |
| 128        | 9                    |

Table 1. Number of Error Check Bits Used for SEC-DED



## 3 TCFlash ECC Handling in Traveo

TCFlash is a flash memory used mainly to store programs. In user mode, Traveo device will be mapped to two regions:

- TCM region: TCFLASH is treated as an L1 memory in Arm architecture.
- AXI region: TCFLASH treated as an L2 memory in Arm architecture.

#### 3.1 Block Diagram

Figure 1 shows that Flash in Traveo is accessible via two independent interfaces, and ECC is handled based on these interfaces.





## 3.2 TCFlash Connected to AXI: Single Bit Error Handling

If TCFlash is accessed through the AXI interface, ECC will be handled by the logic in the TCFlash interface, which supports single-bit error correction and double-bit error detection (SEC-DED).



Figure 2. TCFLASH/AXI Simplified Block Diagram



The ECC logic used in TCFlash performs ECC generation during write access and syndrome check during read access similar to 64-bit ECC in the Arm Cortex-R5F core

Based on the value of the calculated syndrome, either of the following decision is made:

- No error is detected
- Single-bit error is detected
- Double-bit-or-more error is detected

The single-bit errors can be detected and corrected. If the result is double-bit-or-more error, error correction cannot be performed.

See Traveo Family Hardware Manual Platform Part for further details on the ECC Generation and Check.

#### 3.3 TCFlash Connected to ATCM

The Traveo family offers an additional interface, TCM interface, to access TCFlash memory.

The advantage of accessing TCFlash through the TCM interface is that TCFlash is treated as an L1 memory in Arm architecture. Therefore, non-cacheable and low-latency access is possible. Hence, the deterministic behavior of TCM access.





Figure 3. Simplified Block Diagram ATCM/TCM Interface

When accessing TCFlash through the TCM interface, the ECC mechanism is handled by the Arm Cortex-R5. It is assumed that you are aware of the Cortex-R5 configuration option related to ATCM and ECC:

You can enable the TCM external errors (ACTRL.ATCMECEN) and TCM ECC check (ACTRL.ATCMPCEN) separately by setting the appropriate bits in the Cortex-R5 Auxiliary Control Register.

You can enable the TCM ECC correction by setting the appropriate (SACTRL.ATCMECC) bit in the Cortex-R5 Secondary Auxiliary Control Register:

- If the SACTRL.ATCMECC bit is disabled, a Data/Prefetch Abort exception will be generated for single bit errors.
- If the SACTRL.ATCMECC bit is enabled, the correct-and-retry scheme will cause a Data Abort exception because Flash is connected to ATCM port and will respond with an error on the write attempt.

In Arm architecture, when a correctable ECC error is detected on a TCM read made by instruction-side or data-side, the processor generates the correct data and tries to write it back to the TCM ("correct-and-retry" scheme). Since writing to Flash memory is in general not possible, an error is triggered, and the CPU enters a Data Abort exception.

This behavior or feature on the TCM port protocol is a good indicator during development, test, and qualification to detect different error conditions listed in External TCM Port Signals.

#### 3.4 External TCM Port Signals

The TCM port includes signals that can be used to signal an error on a TCM transaction. If enabled, this causes the processor to take the appropriate type of abort for instruction and data accesses or to generate a SLVERR response to an AXI-slave transaction.

The TCM External Error signal is used by the TCFlash I/F to signal different error conditions to the CPU:

- Any write access to ATCM area: This occurs due to the "correct-and-retry" scheme.
- Access to an illegal /reserved address: Reserved areas exist because TCM address space = 2<sup>n</sup>, but flash-size (for example, 64 KB + 4 MB) ≠ 2<sup>n</sup>.
- Access during program/erase algorithm execution.

To get the intended behavior, single bit error correction and double bit error detection. when accessing through the TCM interface, disable the TCM external error by writing 0 to the ATCMECEN bit in the Cortex-R5 ACTLR register.



Figure 4. Disabling TCM External Error



Note that if the TCM external error is disabled:

- Data abort exception caused by corrected data write-back is prevented.
- Cortex-R5 will work with the corrected data.
- Cortex-R5 will no longer be notified of the error conditions.

#### 4 Summary

Memory cells are more prone to bit failures under flash stress or over long lifetime. While the probability of single-bit error is relatively high and needs the countermeasure ECC to avoid data loss, double-bit errors within a word (data width) are very rare and will hardly been seen during the lifetime of a vehicle. Nevertheless, double-bit errors are detected by ECC and erroneous code execution is prevented.

## 5 Related Documents

- Cortex<sup>®</sup>-R5 and Cortex-R5F Technical Reference Manual
- Technical Reference Manuals
  - o S6J3110 Series Hardware Manual (Doc.No.002-10667)
  - o S6J3120 Series Hardware Manual (Doc.No.002-04855)
  - o S6J3200 Series Hardware Manual (Doc.No.002-04852)
  - o S6J32E/F/G Series Hardware Manual (Doc.No.002-12500)
  - Traveo Family Hardware Manual Platform Part for S6J3200 Series (Doc.No.002-04854)
  - o S6J3310/20/30/40/50 Series Hardware Manual (Doc.No.002-10185)
  - Traveo Family Hardware Manual Platform Part for S6J3310/3320/3330/3340/3350 Series (Doc.No.002-07884)
  - o S6J3400 Series Hardware Manual (Doc.No.002-09919)

#### Series Datasheet

- o S6J311E/D/C/B Series Datasheet (Doc. No.002-05681)
- o S6J311A/9/8 Series Datasheet (Doc. No.002-04632)
- o S6J3120 Series Datasheet (Doc.No.002-04863)
- o S6J3200 Series Datasheet (Doc.No.002-05682)
- S6J32E/F/G Series Datasheet (Doc.No.002-10689)
- o S6J3310/20/30/40 Series Datasheet (Doc.No.002-10635)
- o S6J3350 Series Datasheet (Doc.No.002-10634)
- o S6J3400 Series Datasheet (Doc.No.001-97829)



# **Document History**

Document Title: AN229411 - Error Correction Code (ECC) Management for TCFlash Protection in Traveo Family

Document Number: 002-29411

| Revision | ECN     | Submission<br>Date | Description of Change |
|----------|---------|--------------------|-----------------------|
| **       | 6830530 | 03/17/2020         | New Application Note. |



## Worldwide Sales and Design Support

Cypress maintains a worldwide network of offices, solution centers, manufacturer's representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.

## **Products**

| Arm <sup>®</sup> Cortex <sup>®</sup> Microcontrollers | cypress.com/arm        |
|-------------------------------------------------------|------------------------|
| Automotive                                            | cypress.com/automotive |
| Clocks & Buffers                                      | cypress.com/clocks     |
| Interface                                             | cypress.com/interface  |
| Internet of Things                                    | cypress.com/iot        |
| Memory                                                | cypress.com/memory     |
| Microcontrollers                                      | cypress.com/mcu        |
| PSoC                                                  | cypress.com/psoc       |
| Power Management ICs                                  | cypress.com/pmic       |
| Touch Sensing                                         | cypress.com/touch      |
| USB Controllers                                       | cypress.com/usb        |
| Wireless Connectivity                                 | cypress.com/wireless   |

# **PSoC<sup>®</sup> Solutions**

PSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCU

## **Cypress Developer Community**

Community | Code Examples | Projects | Videos | Blogs | Training | Components

## **Technical Support**

cypress.com/support

All other trademarks or registered trademarks referenced herein are the property of their respective owners.



Cypress Semiconductor 198 Champion Court San Jose, CA 95134-1709

© Cypress Semiconductor Corporation, 2020. This document is the property of Cypress Semiconductor Corporation and its subsidiaries ("Cypress"). This document, including any software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide. Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectual property rights. If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software (a) for Software provided in source code form, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify and reproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (either directly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress hardware products. Any other use, reproduction, modification, translation, or compilation of the Software is prohibited.

TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWARE OR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computing device can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress shall have no liability arising out of any security breach, such as unauthorized access to or use of a Cypress product. CYPRESS DOES NOT REPRESENT, WARRANT, OR GUARANTEE THAT CYPRESS PRODUCTS, OR SYSTEMS CREATED USING CYPRESS PRODUCTS, WILL BE FREE FROM CORRUPTION, ATTACK, VIRUSES, INTERFERENCE, HACKING, DATA LOSS OR THEFT, OR OTHER SECURITY INTRUSION (collectively, "Security Breach"). Cypress disclaims any liability relating to any Security Breach, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any Security Breach. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the product to deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume any liability arising out of the application or use of any product or circuit described in this document. Any information provided in this document, including any sample design information or programming code, is provided only for reference purposes. It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of this information and any resulting product. "High-Risk Device" means any device or system whose failure could cause personal injury, death, or property damage. Examples of High Risk Devices are weapons, nuclear installations, surgical implants, and other medical devices. "Critical Component" means any component of a High-Risk Device whose failure to perform can be reasonably expected to cause, directly or indirectly, the failure of the High-Risk Device, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and you shall and hereby do release Cypress from any claim, damage, or other liability arising from any use of a Cypress product as a Critical Component in a High-Risk Device. You shall indemnify and hold Cypress, its directors, officers, employees, agents, affiliates, distributors, and assigns harmless from and against all claims, costs, damages, and expenses, arising out of any claim, including claims for product liability, personal injury or death, or property damage arising from any use of a Cypress product as a Critical Component in a High-Risk Device. Cypress products are not intended or authorized for use as a Critical Component in any High-Risk Device except to the limited extent that (i) Cypress's published data sheet for the product explicitly states Cypress has gualified the product for use in a specific High-Risk Device, or (ii) Cypress has given you advance written authorization to use the product as a Critical Component in the specific High-Risk Device and you have signed a separate indemnification agreement.

Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress in the United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.