# intersil

## DATASHEET

### ISL70219ASEH

40V Radiation Hardened and SET Enhanced, Precision Low-Power Operational Amplifier FN8459 Rev. 2.00 Jun 11, 2018

The <u>ISL70219ASEH</u> is a very high precision amplifier featuring the perfect combination of low noise vs power consumption. The ISL70219ASEH's low offset voltage, low I<sub>BIAS</sub> current, and low temperature drift make it the ideal choice for applications requiring both high DC accuracy and AC performance. The combination of high precision, low noise, low power, and a small footprint provides outstanding value and flexibility relative to similar competitive parts.

Applications for these amplifiers include precision active filters, medical and analytical instrumentation, precision power supply controls, and industrial controls.

The ISL70219ASEH is offered in a 10 Ld hermetic ceramic flatpack. The device is packaged in industry standard pin configurations and operates across the extended temperature range from -55°C to +125°C.

### **Related Literature**

For a full list of related documents, visit our website

ISL70219ASEH product page

### Applications

- Precision instrumentation
- Spectral analysis equipment
- Active filter blocks, thermocouples, and RTD reference buffers
- Data acquisition and power supply control

### **Features**

- Electrically screened to DLA SMD# 5962-14226
- + Low input offset voltage. . . . . . . . .  $\pm 110 \mu V,$  maximum
- Superb offset temperature coefficient. . .1µV/°C, maximum
- Input bias current ...... ±15nA, maximum
- Input bias current TC ..... ±5pA/°C, maximum

- Wide supply range ......4.5V to 36V
- Operating temperature range.....55°C to +125°C
- Radiation environment

  - SET recovery time ...... ≤10µs at 60MeV cm<sup>2</sup>/m
  - SEL immune (SOI process)
  - Total dose HDR (50 to 300rad(Si)/s)..... 300krad(Si)
  - Total dose LDR (10mrad(Si)/s) .....100krad(Si) \*

\* Product capability established by initial characterization. The EH version is acceptance tested on a wafer-by-wafer basis to 50krad(Si) at low dose rate.



FIGURE 1. TYPICAL APPLICATION: SALLEN-KEY LOW PASS FILTER ( $F_C = 10$ kHz)



**inter<sub>sil</sub>** 

### **Pin Configuration**



### **Pin Descriptions**

| PIN NUMBER | PIN NAME                                                                               | EQUIVALENT ESD CIRCUIT | DESCRIPTION                                                                                  |
|------------|----------------------------------------------------------------------------------------|------------------------|----------------------------------------------------------------------------------------------|
| 1          | OUT <sub>A</sub>                                                                       | Circuit 2              | Amplifier A output                                                                           |
| 2          | -IN <sub>A</sub>                                                                       | Circuit 1              | Amplifier A inverting input                                                                  |
| 3          | +IN <sub>A</sub>                                                                       | Circuit 1              | Amplifier A noninverting input                                                               |
| 10         | V+                                                                                     | Circuit 3              | Positive power supply                                                                        |
| 7          | +IN <sub>B</sub>                                                                       | Circuit 1              | Amplifier B noninverting input                                                               |
| 8          | -IN <sub>B</sub>                                                                       | Circuit 1              | Amplifier B inverting input                                                                  |
| 9          | OUTB                                                                                   | Circuit 2              | Amplifier B output                                                                           |
| 5          | V-                                                                                     | Circuit 3              | Negative power supply                                                                        |
| -          | E-Pad                                                                                  | None                   | E-Pad under package (unbiased, tied to package lid)                                          |
| 4          | NC                                                                                     | -                      | No connect                                                                                   |
| 6          | LID                                                                                    | NA                     | Unbiased, tied to package lid                                                                |
|            | V <sup>+</sup><br>V <sup>+</sup><br>N+<br>V <sup>+</sup><br>N+<br>V <sup>-</sup><br>N+ |                        | - V <sup>+</sup> V <sup>+</sup> □<br>□ OUT CAPACITIVELY<br>COUPLED<br>ESD CLAMP<br>CIRCUIT 3 |

### **Ordering Information**

| ORDERING/SMD NUMBER<br>( <u>Note 2</u> ) | PART NUMBER ( <u>Note 1</u> )           | TEMP RANGE<br>(°C) | PACKAGE<br>(RoHS COMPLIANT) | PKG.<br>DWG. # |
|------------------------------------------|-----------------------------------------|--------------------|-----------------------------|----------------|
| 5962F1422602VYC                          | ISL70219ASEHVF                          | -55 to +125        | 10 Ld Flatpack              | K10.A          |
| 5962F1422602V9A                          | ISL70219ASEHVX                          | -55 to +125        | Die                         |                |
| N/A                                      | ISL70219ASEHF/PROTO (Note 3)            | -55 to +125        | 10 Ld Flatpack              | K10.A          |
| N/A                                      | ISL70219ASEHVX/SAMPLE ( <u>Note 3</u> ) | -55 to +125        | Die                         |                |
| N/A                                      | ISL70219ASEHEV1Z ( <u>Note 4</u> )      | Evaluation Board   |                             | •              |

NOTES:

1. These Pb-free Hermetic packaged products employ 100% Au plate - e4 termination finish, which is RoHS compliant and compatible with both SnPb and Pb-free soldering operations.

2. Specifications for Rad Hard QML devices are controlled by the Defense Logistics Agency Land and Maritime (DLA). The SMD numbers listed must be used when ordering.

3. The /PROTO and /SAMPLE are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity. These parts are intended for engineering evaluation purposes only. The /PROTO parts meet the electrical limits and conditions across the temperature range specified in the DLA SMD and are in the same form and fit as the qualified device. The /SAMPLE die is capable of meeting the electrical limits and conditions specified in the DLA SMD at +25°C only. The /SAMPLE is a die and does not receive 100% screening across the temperature range to the DLA SMD electrical limits. These part types do not come with a certificate of conformance because there is no radiation assurance testing and they are not DLA qualified devices.

4. Evaluation board uses the /PROTO parts. The /PROTO parts are not rated or certified for Total Ionizing Dose (TID) or Single Event Effect (SEE) immunity.

#### **Absolute Maximum Ratings**

#### **Thermal Information**

| Thermal Resistance (Typical)                 | θ <sub>JA</sub> (°C/W) | θ <sub>JC</sub> (°C∕W) |
|----------------------------------------------|------------------------|------------------------|
| 10 Ld Flatpack Package ( <u>Notes 5, 6</u> ) | 40                     | 8                      |
| Storage Temperature Range                    | €                      | 5°C to +150°C          |

#### **Recommended Operating Conditions**

| Ambient Operating Temperature Range    | -55°C to +125°C  |
|----------------------------------------|------------------|
| Maximum Operating Junction Temperature | +150°C           |
| Single Supply Voltage                  | 4.5V to 36.0V    |
| Split Rail Supply Voltage              | . ±2.25V to ±18V |

CAUTION: Do not operate at or near the maximum ratings listed for extended periods of time. Exposure to such conditions can adversely impact product reliability and result in failures not covered by warranty.

#### NOTES:

- 5. θ<sub>JA</sub> is measured in free air with the component mounted on a high-effective thermal conductivity test board with "direct attach" features. See <u>TB379</u> for details.
- 6. For  $\theta_{\text{JC}}$  the "case temp" location is the center of the package underside.
- 7. Tested in a heavy ion environment at LET = 86.4MeV cm<sup>2</sup>/mg at +125° C (TC) for SEB. Refer to Single Event Effects Test Report for more information.

**Electrical Specifications ±18.0V**  $V_S = \pm 18.0V$ ,  $V_{CM} = V_0 = 0V$ ,  $R_L = Open$ ,  $T_A = \pm 25$  °C, unless otherwise noted. Boldface limits apply across the operating temperature range, -55 °C to +125 °C; over a total ionizing dose of 300krad(Si) with exposure at a high dose rate of 50ad(Si)/s to 300rad(Si)/s or over a total ionizing dose of 50krad(Si) with exposure at a low dose rate of <10mrad(Si)/s, unless otherwise noted.

| PARAMETER                                       | PARAMETER SYMBOL TEST CONDITIONS |                                                   | MIN<br>( <u>Note 8</u> ) | ТҮР   | MAX<br>( <u>Note 8</u> ) | UNIT   |
|-------------------------------------------------|----------------------------------|---------------------------------------------------|--------------------------|-------|--------------------------|--------|
| Input Offset Voltage                            | V <sub>os</sub>                  | V <sub>os</sub>                                   |                          | 10    | 85                       | μV     |
|                                                 |                                  |                                                   | -                        | -     | 110                      | μV     |
| Offset Voltage Drift                            | TCV <sub>OS</sub>                | ( <u>Note 9</u> )                                 | -                        | 0.1   | 1                        | µV∕°C  |
| Input Bias Current                              | I <sub>B</sub>                   | $T_A = +25 \degree C$                             | -2.50                    | 0.08  | 2.50                     | nA     |
|                                                 |                                  | T <sub>A</sub> = -55°C, +125°C                    | -5                       | -     | 5                        | nA     |
|                                                 |                                  | $T_A = +25$ °C, post HDR/LDR Rad                  | -15                      | -     | 15                       | nA     |
| Input Bias Current Temperature<br>Coefficient   | TCIB                             | ( <u>Note 9</u> )                                 | -5                       | 1     | 5                        | pA∕ °C |
| Input Offset Current                            | I <sub>os</sub>                  | T <sub>A</sub> = +25°C                            | -2.5                     | 0.08  | 2.5                      | nA     |
|                                                 |                                  | T <sub>A</sub> = -55°C, +125°C                    | -3                       | -     | 3                        | nA     |
|                                                 |                                  | $T_A = +25$ °C, post HDR/LDR Rad                  | -10                      | -     | 10                       | nA     |
| Input Offset Current Temperature<br>Coefficient | TCI <sub>OS</sub>                | ( <u>Note 9</u> )                                 | -3                       | 0.42  | 3                        | pA∕ °C |
| Input Voltage Range                             | V <sub>CM</sub>                  | Guaranteed by CMRR test                           | -16                      | -     | 16                       | V      |
| Common-Mode Rejection Ratio                     | CMRR                             | V <sub>CM</sub> = -16V to +16V                    | 120                      | 145   | -                        | dB     |
|                                                 |                                  |                                                   | 120                      | -     | -                        | dB     |
| Power Supply Rejection Ratio                    | PSRR                             | $V_{S} = \pm 2.25V \text{ to } \pm 20V$           | 120                      | 145   | -                        | dB     |
|                                                 |                                  |                                                   | 120                      | -     | -                        | dB     |
| Open-Loop Gain                                  | A <sub>VOL</sub>                 | $V_0 = -16V$ to +16V, $R_L = 10k\Omega$ to ground | 3000                     | 14000 | -                        | V/mV   |
| Output Voltage High                             | V <sub>OH</sub>                  | $R_L = 10k\Omega$ to ground                       | 16.5                     | 16.7  | -                        | V      |
|                                                 |                                  |                                                   | 16.2                     | -     | -                        | V      |
|                                                 |                                  | $R_L = 2k\Omega$ to ground                        | 16.3                     | 16.5  | -                        | V      |
|                                                 |                                  |                                                   | 16.0                     | -     | -                        | V      |

**Electrical Specifications \pm18.0V**  $V_{S} = \pm 18.0V$ ,  $V_{CM} = V_{0} = 0V$ ,  $R_{L} = Open$ ,  $T_{A} = \pm 25$  °C, unless otherwise noted. Boldface limits apply across the operating temperature range, -55 °C to +125 °C; over a total ionizing dose of 300krad(Si) with exposure at a high dose rate of 50ad(Si)/s to 300rad(Si)/s or over a total ionizing dose of 50krad(Si) with exposure at a low dose rate of <10mrad(Si)/s, unless otherwise noted. (Continued)

| PARAMETER                                                   | SYMBOL                            | TEST CONDITIONS                                                                                                                                                      | MIN<br>( <u>Note 8</u> ) | ТҮР   | MAX<br>( <u>Note 8</u> ) | UNIT              |
|-------------------------------------------------------------|-----------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------------|--------------------------|-------|--------------------------|-------------------|
| Output Voltage Low                                          | Vol                               | $R_1 = 10k\Omega$ to ground                                                                                                                                          | -                        | -16.7 | -16.5                    | v                 |
|                                                             | 02                                |                                                                                                                                                                      | -                        | -     | -16.2                    | v                 |
|                                                             |                                   | $R_1 = 2k\Omega$ to ground                                                                                                                                           | -                        | -16.5 | -16.3                    | v                 |
|                                                             |                                   |                                                                                                                                                                      | -                        | -     | -16.0                    | v                 |
| Supply Current/Amplifier                                    | اح                                |                                                                                                                                                                      | -                        | 0.490 | 0.725                    | mA                |
|                                                             |                                   |                                                                                                                                                                      | -                        | -     | 0.85                     | mA                |
| Output Short-Circuit Current                                | I <sub>SC</sub>                   | Sourcing: V <sub>IN</sub> = 0V, V <sub>OUT</sub> = -16V<br>( <u>Note 9</u> )                                                                                         | -                        | 41    | -                        | mA                |
|                                                             |                                   | Sinking: V <sub>IN</sub> = 0V, V <sub>OUT</sub> = +16V<br>( <u>Note 9</u> )                                                                                          | -                        | -42   | -                        | mA                |
| Supply Voltage Range                                        | V <sub>SUPPLY</sub>               | Guaranteed by PSRR                                                                                                                                                   | ±2.25                    | -     | ±20                      | v                 |
| AC SPECIFICATIONS                                           | I                                 | 1                                                                                                                                                                    |                          |       | 11                       |                   |
| Gain Bandwidth Product                                      | GBWP                              | $A_V = 1k, R_L = 2k\Omega (Note 9)$                                                                                                                                  | -                        | 1.5   | -                        | MHz               |
| Voltage Noise V <sub>P-P</sub>                              | e <sub>nVp-p</sub>                | 0.1Hz to 10Hz ( <u>Note 9</u> )                                                                                                                                      | -                        | 0.25  | -                        | μV <sub>P-P</sub> |
| Voltage Noise Density                                       | e <sub>n</sub>                    | f = 10Hz ( <u>Note 9</u> )                                                                                                                                           | -                        | 10    | -                        | nV/√Hz            |
| Voltage Noise Density                                       | e <sub>n</sub>                    | f = 100Hz ( <u>Note 9</u> )                                                                                                                                          | -                        | 8.2   | -                        | nV/√Hz            |
| Voltage Noise Density                                       | e <sub>n</sub>                    | f = 1kHz ( <u>Note 9</u> )                                                                                                                                           | -                        | 8     | -                        | nV/√Hz            |
| Voltage Noise Density                                       | e <sub>n</sub>                    | f = 10kHz ( <u>Note 9</u> )                                                                                                                                          | -                        | 8     | -                        | nV/√Hz            |
| Current Noise Density                                       | i <sub>n</sub>                    | f = 1kHz ( <u>Note 9</u> )                                                                                                                                           | -                        | 0.1   | -                        | pA/√Hz            |
| TRANSIENT RESPONSE                                          | I.                                |                                                                                                                                                                      |                          |       | 1 1                      |                   |
| Slew Rate, V <sub>OUT</sub> 20% to 80%                      | SR                                | $A_V = 1, R_L = 2k\Omega, V_0 = 4V_{P-P}$                                                                                                                            | 0.3                      | 0.5   | -                        | V/µs              |
|                                                             |                                   |                                                                                                                                                                      | 0.2                      | -     | -                        | V/µs              |
| Rise Time                                                   | t <sub>r</sub> , t <sub>f</sub> , | $ \begin{array}{ll} t_{r}, t_{f}, & A_{V} = \texttt{1}, V_{OUT} = \texttt{50mV}_{P,P}, \\ Small Signal & R_{L} = \texttt{10k}\Omega \text{ to } V_{CM} \end{array} $ | -                        | 130   | 450                      | ns                |
| 10% to 90% of V <sub>OUT</sub>                              | Small Signal                      |                                                                                                                                                                      | -                        | -     | 625                      | ns                |
| Fall Time                                                   |                                   | $A_V = 1, V_{OUT} = 50 m V_{P-P}, R_L = 10 k \Omega$                                                                                                                 | -                        | 130   | 600                      | ns                |
| 90% to 10% of V <sub>OUT</sub>                              |                                   | to V <sub>CM</sub>                                                                                                                                                   | -                        | -     | 700                      | ns                |
| Settling Time to 0.1%<br>10V Step; 10% to V <sub>OUT</sub>  | t <sub>s</sub>                    | $A_V = -1$ , $V_{OUT} = 10V_{P-P}$ , $R_L = 5k\Omega$ to $V_{CM}$ (Note 9)                                                                                           | -                        | 21    | -                        | μs                |
| Settling Time to 0.01%<br>10V Step; 10% to V <sub>OUT</sub> |                                   | $A_V = -1$ , $V_{OUT} = 10V_{P-P}$ , $R_L = 5k\Omega$ to $V_{CM}$ (Note 9)                                                                                           | -                        | 24    | -                        | μs                |
| Settling Time to 0.1%<br>4V Step; 10% to V <sub>OUT</sub>   |                                   | $A_V = -1$ , $V_{OUT} = 4V_{P-P}$ , $R_L = 5k\Omega$ to $V_{CM}$ (Note 9)                                                                                            | -                        | 13    | -                        | μs                |
| Settling Time to 0.01%<br>4V Step; 10% to V <sub>OUT</sub>  |                                   | $A_V = -1$ , $V_{OUT} = 4V_{P-P}$ , $R_L = 5k\Omega$ to $V_{CM}$ (Note 9)                                                                                            | -                        | 18    | -                        | μs                |
| Output Positive Overload Recovery<br>Time                   | t <sub>OL</sub>                   | $A_V = -100, V_{IN} = 0.2V_{P.P}, R_L = 2k\Omega$ to $V_{CM}$ (Note 9)                                                                                               | -                        | 5.6   | -                        | μs                |
| Output Negative Overload Recovery<br>Time                   |                                   | $A_V = -100, V_{IN} = 0.2V_{P-P}, R_L = 2k\Omega$ to $V_{CM}$ (Note 9)                                                                                               | -                        | 10.6  | -                        | μs                |
| Positive Overshoot                                          | 0S+                               | $A_V = 1, V_{OUT} = 10V_{P-P}, R_f = 0\Omega$                                                                                                                        | -                        | 15    | -                        | %                 |
|                                                             |                                   | $R_L = 2k\Omega$ to $V_{CM}$                                                                                                                                         | -                        | -     | 33                       | %                 |
| Negative Overshoot                                          | 0S-                               | $A_V = 1, V_{OUT} = 10V_{P-P}, R_f = 0\Omega$                                                                                                                        | -                        | 15    | -                        | %                 |
|                                                             |                                   | $R_L = 2k\Omega$ to $V_{CM}$                                                                                                                                         | -                        | -     | 33                       | %                 |

**Electrical Specifications \pm5.0V**  $V_S = \pm 5.0V$ ,  $V_{CM} = V_0 = 0V$ ,  $R_L = 0$  pen,  $T_A = +25$  °C, unless otherwise noted. Boldface limits apply across the operating temperature range, -55 °C to +125 °C; over a total ionizing dose of 300krad(SI) with exposure at a high dose rate of 50rad(Si)/s to 300rad(Si)/s or over a total ionizing dose of 50krad(Si) with exposure at a low dose rate of <10mrad(Si)/s, unless otherwise noted.

| PARAMETER                                       | SYMBOL             | TEST CONDITIONS                                       | MIN<br>( <u>Note 8</u> ) | ТҮР   | MAX<br>( <u>Note 8</u> ) | UNIT              |
|-------------------------------------------------|--------------------|-------------------------------------------------------|--------------------------|-------|--------------------------|-------------------|
| Input Offset Voltage                            | V <sub>os</sub>    |                                                       | -                        | 10    | 150                      | μV                |
|                                                 |                    |                                                       | -                        | -     | 250                      | μV                |
| Offset Voltage Drift                            | TCV <sub>OS</sub>  | ( <u>Note 9</u> )                                     | -                        | 0.1   | 1                        | µV∕°C             |
| Input Bias Current                              | I <sub>B</sub>     | T <sub>A</sub> = +25°C                                | -2.50                    | 0.08  | 2.50                     | nA                |
|                                                 |                    | T <sub>A</sub> = -55°C, +125°C                        | -5                       | -     | 5                        | nA                |
|                                                 |                    | $T_A = +25^{\circ}C$ , post HDR/LDR Rad               | -15                      | -     | 15                       | nA                |
| Input Bias Current Temperature<br>Coefficient   | TCIB               | ( <u>Note 9</u> )                                     | -5                       | 1     | 5                        | pA/°C             |
| Input Offset Current                            | I <sub>OS</sub>    | T <sub>A</sub> = +25°C                                | -2.5                     | 0.3   | 2.5                      | nA                |
|                                                 |                    | $T_A = -55^{\circ}C, +125^{\circ}C$                   | -3                       | -     | 3                        | nA                |
|                                                 |                    | T <sub>A</sub> = +25°C, post HDR/LDR Rad              | -10                      | -     | 10                       | nA                |
| Input Offset Current Temperature<br>Coefficient | TCI <sub>OS</sub>  | ( <u>Note 9</u> )                                     | -3                       | 0.42  | 3                        | pA/°C             |
| Input Voltage Range                             | V <sub>CM</sub>    | Guaranteed by CMRR test                               | -3                       |       | 3                        | v                 |
| Common-Mode Rejection Ratio                     | CMRR               | $V_{CM} = -3V$ to $+3V$                               | 120                      | 145   | -                        | dB                |
|                                                 |                    |                                                       | 120                      |       | -                        | dB                |
| Power Supply Rejection Ratio                    | PSRR               | $V_{S} = \pm 2.25V \text{ to } \pm 5V$                | 120                      | 145   | -                        | dB                |
|                                                 |                    |                                                       | 120                      |       | -                        | dB                |
| Open-Loop Gain                                  | A <sub>VOL</sub>   | $V_0 = -3.0V$ to +3.0V<br>$R_L = 10k\Omega$ to ground | 3000                     | 14000 | -                        | V/mV              |
| Output Voltage High                             | V <sub>OH</sub>    | $R_L = 10k\Omega$ to ground                           | 3.5                      | 3.7   | -                        | V                 |
|                                                 |                    |                                                       | 3.2                      |       | -                        | ٧                 |
|                                                 |                    | $R_L = 2k\Omega$ to ground                            | 3.30                     | 3.55  | -                        | V                 |
|                                                 |                    |                                                       | 3.0                      |       | -                        | V                 |
| Output Voltage Low                              | V <sub>OL</sub>    | $R_L = 10k\Omega$ to ground                           | -                        | -3.7  | -3.5                     | ٧                 |
|                                                 |                    |                                                       | -                        |       | -3.2                     | V                 |
|                                                 |                    | $R_L = 2k\Omega$ to ground                            | -                        | -3.55 | -3.30                    | ٧                 |
|                                                 |                    |                                                       | -                        |       | -3.0                     | V                 |
| Supply Current/Amplifier                        | ا <sub>S</sub>     |                                                       | -                        | 0.470 | 0.675                    | mA                |
|                                                 |                    |                                                       | -                        |       | 0.8                      | mA                |
| AC SPECIFICATIONS                               |                    |                                                       | 4                        | L     |                          |                   |
| Gain Bandwidth Product                          | GBWP               | $A_V = 1k, R_L = 2k\Omega (Note 9)$                   | -                        | 1.5   | -                        | MHz               |
| Voltage Noise V <sub>P-P</sub>                  | e <sub>nVp-p</sub> | 0.1Hz to 10Hz ( <u>Note 9</u> )                       | -                        | 0.25  | -                        | μV <sub>P-P</sub> |
| Voltage Noise Density                           | e <sub>n</sub>     | f = 10Hz ( <u>Note 9</u> )                            | -                        | 12    | -                        | nV/√Hz            |
| Voltage Noise Density                           | e <sub>n</sub>     | f = 100Hz ( <u>Note 9</u> )                           | -                        | 8.6   | -                        | nV/√Hz            |
| Voltage Noise Density                           | e <sub>n</sub>     | f = 1kHz ( <u>Note 9</u> )                            | -                        | 8     | -                        | nV/√Hz            |
| Voltage Noise Density                           | e <sub>n</sub>     | f = 10kHz ( <u>Note 9</u> )                           | -                        | 8     | -                        | nV/√Hz            |
| Current Noise Density                           | i <sub>n</sub>     | f = 1kHz ( <u>Note 9</u> )                            | -                        | 0.1   | -                        | pA/√Hz            |

**Electrical Specifications \pm5.0V**  $V_S = \pm 5.0V$ ,  $V_{CM} = V_0 = 0V$ ,  $R_L = 0$  pen,  $T_A = \pm 25^{\circ}$ C, unless otherwise noted. Boldface limits apply across the operating temperature range,  $\pm 55^{\circ}$ C to  $\pm 125^{\circ}$ C; over a total ionizing dose of 300krad(SI) with exposure at a high dose rate of 50rad(SI)/s to 300rad(SI)/s or over a total ionizing dose of 50krad(SI) with exposure at a low dose rate of <10mrad(SI)/s, unless otherwise noted. (Continued)

| PARAMETER                                                  | SYMBOL                                            | TEST CONDITIONS                                                                    | MIN<br>( <u>Note 8</u> ) | ТҮР | MAX<br>( <u>Note 8</u> ) | UNIT |
|------------------------------------------------------------|---------------------------------------------------|------------------------------------------------------------------------------------|--------------------------|-----|--------------------------|------|
| TRANSIENT RESPONSE                                         |                                                   |                                                                                    |                          |     | +                        |      |
| Slew Rate, V <sub>OUT</sub> 20% to 80%                     | SR                                                |                                                                                    | -                        | 0.5 | -                        | V/µs |
| Rise Time<br>10% to 90% of V <sub>OUT</sub>                | t <sub>r</sub> , t <sub>f</sub> ,<br>Small Signal |                                                                                    | -                        | 130 | -                        | ns   |
| Fall Time<br>90% to 10% of V <sub>OUT</sub>                |                                                   |                                                                                    | -                        | 130 | -                        | ns   |
| Settling Time to 0.1%<br>4V Step; 10% to V <sub>OUT</sub>  | t <sub>s</sub>                                    | $A_V = -1$ , $V_{OUT} = 4V_{P-P}$ , $R_L = 5k\Omega$ to $V_{CM}$ (Note 9)          | -                        | 12  | -                        | μs   |
| Settling Time to 0.01%<br>4V Step; 10% to V <sub>OUT</sub> |                                                   | $A_V = -1$ , $V_{OUT} = 4V_{P-P}$ , $R_L = 5k\Omega$ to $V_{CM}$ ( <u>Note 9</u> ) | -                        | 19  | -                        | μs   |
| Output Positive Overload Recovery<br>Time                  | t <sub>OL</sub>                                   |                                                                                    | -                        | 7   | -                        | μs   |
| Output Negative Overload Recovery<br>Time                  |                                                   |                                                                                    | -                        | 5.8 | -                        | μs   |
| Positive Overshoot                                         | 0S+                                               |                                                                                    | -                        | 15  | -                        | %    |
| Negative Overshoot                                         | OS-                                               |                                                                                    | -                        | 15  | -                        | %    |

**Electrical Specifications \pm 2.25V**,  $V_S = \pm 2.25V$ ,  $V_{CM} = V_0 = 0V$ ,  $R_L = Open$ ,  $T_A = \pm 25$  °C, unless otherwise noted. Boldface limits apply across the operating temperature range, -55 °C to  $\pm 125$  °C; over a total ionizing dose of 300krad(Si) with exposure at a high dose rate of 50rad(Si)/s to 300rad(Si)/s or over a total ionizing dose of 50krad(Si) with exposure at a low dose rate of <10mrad(Si)/s, unless otherwise noted.

| PARAMETER                                       | SYMBOL            | TEST CONDITIONS                          | MIN<br>( <u>Note 8</u> ) | TYP  | MAX<br>( <u>Note 8</u> ) | UNIT  |
|-------------------------------------------------|-------------------|------------------------------------------|--------------------------|------|--------------------------|-------|
| Input Offset Voltage                            | V <sub>OS</sub>   |                                          | -                        | 10   | 150                      | μV    |
|                                                 |                   |                                          | -                        |      | 250                      | μV    |
| Offset Voltage Drift                            | TCV <sub>OS</sub> | ( <u>Note 9</u> )                        | -                        | 0.1  | 1                        | μV∕°C |
| Input Bias Current                              | I <sub>B</sub>    | T <sub>A</sub> = +25°C                   | -2.50                    | 0.18 | 2.50                     | nA    |
|                                                 |                   | T <sub>A</sub> = -55°C, +125°C           | -5                       | -    | 5                        | nA    |
|                                                 |                   | $T_A = +25$ °C, post HDR/LDR Rad         | -15                      | -    | 15                       | nA    |
| Input Bias Current Temperature<br>Coefficient   | TCIB              | ( <u>Note 9</u> )                        | -5                       | 1    | 5                        | pA/°C |
| Input Offset Current                            | I <sub>os</sub>   | $T_A = +25 \degree C$                    | -2.5                     | 0.3  | 2.5                      | nA    |
|                                                 |                   | T <sub>A</sub> = -55°C, +125°C           | -3                       | -    | 3                        | nA    |
|                                                 |                   | T <sub>A</sub> = +25°C, post HDR/LDR Rad | -10                      | -    | 10                       | nA    |
| Input Offset Current Temperature<br>Coefficient | TCI <sub>OS</sub> | ( <u>Note 9</u> )                        | -3                       | 0.42 | 3                        | pA/°C |
| Input Voltage Range                             | V <sub>CM</sub>   | Guaranteed by CMRR Test                  | -0.25                    | -    | 0.25                     | V     |
| Common-Mode Rejection Ratio                     | CMRR              | V <sub>CM</sub> = -0.25V to +0.25V       | 90                       | 110  | -                        | dB    |
|                                                 |                   |                                          | 90                       | -    | -                        | dB    |

**Electrical Specifications**  $\pm 2.25V$ ,  $V_{S} = \pm 2.25V$ ,  $V_{CM} = V_0 = 0V$ ,  $R_L = Open$ ,  $T_A = \pm 25^{\circ}C$ , unless otherwise noted. Boldface limits apply across the operating temperature range,  $\pm 55^{\circ}C$  to  $\pm 125^{\circ}C$ ; over a total ionizing dose of 300krad(Si) with exposure at a high dose rate of 50rad(Si)/s to 300rad(Si)/s or over a total ionizing dose of 50krad(Si) with exposure at a low dose rate of <10mrad(Si)/s, unless otherwise noted. (Continued)

| PARAMETER           | SYMBOL          | TEST CONDITIONS               | MIN<br>( <u>Note 8</u> ) | ТҮР   | MAX<br>( <u>Note 8</u> ) | UNIT |
|---------------------|-----------------|-------------------------------|--------------------------|-------|--------------------------|------|
| Output Voltage High | V <sub>OH</sub> | $R_L = 10k\Omega$ to ground   | 0.80                     | 1.03  | -                        | V    |
|                     |                 |                               | 0.5                      | -     | -                        | V    |
|                     |                 | $R_L = 2k\Omega$ to ground    | 0.75                     | 0.98  | -                        | V    |
|                     |                 |                               | 0.45                     | -     | -                        | V    |
| Output Voltage High | V <sub>OL</sub> | $R_{L} = 10k\Omega$ to ground | -                        | -1.03 | -0.80                    | V    |
|                     |                 |                               | -                        |       | -0.5                     | V    |
|                     |                 | $R_L = 2k\Omega$ to ground    | -                        | -0.98 | -0.75                    | V    |
|                     |                 |                               | -                        | -     | -0.45                    | V    |

NOTES:

8. Compliance to datasheet limits is assured by one or more methods: production test, characterization, and/or design.

9. Guaranteed by characterization, not tested.



inter<sub>sil</sub>



inter<sub>si</sub>



FN8459 Rev. 2.00 Jun 11, 2018



FN8459 Rev. 2.00 Jun 11, 2018















FIGURE 32. FREQUENCY RESPONSE vs FEEDBACK RESISTANCE (±2.5V)























FIGURE 51. ±18V POSITIVE SATURATION RECOVERY TIME (+25°C)



FIGURE 52. ±18V NEGATIVE SATURATION RECOVERY TIME (+25°C)



FIGURE 53. ±5V POSITIVE SATURATION RECOVERY TIME (+25°C)



FIGURE 54. ±5V NEGATIVE SATURATION RECOVERY TIME (+25°C)

## **Post High Dose Rate Radiation Characteristics** Unless otherwise specified, $V_S \pm 19.8V$ , $V_{CM} = 0$ , $V_0 = 0V$ , $T_A = +25$ °C. This data is typical mean test data post radiation exposure at a high dose rate of $50 \operatorname{rad}(Si)/s$ to $300 \operatorname{rad}(Si)/s$ . This data is

intended to show typical parameter shifts due to high dose rate radiation. These are not limits nor are they guaranteed.





FN8459 Rev. 2.00 Jun 11, 2018

**Post Low Dose Rate Radiation Characteristics** Unless otherwise specified,  $V_S \pm 19.8V$ ,  $V_{CM} = 0$ ,  $V_0 = 0V$ ,  $T_A = +25$  °C. This data is typical mean test data post radiation exposure at a low dose rate of <10mrad(Si)/s. This data is intended to show typical parameter shifts due to low dose rate radiation. These are not limits nor are they guaranteed.





FN8459 Rev. 2.00 Jun 11, 2018

### **Applications Information**

### **Functional Description**

The ISL70219ASEH is a dual, low noise precision operational amplifier (op amp). This device is fabricated in a new precision 40V complementary bipolar DI process. A super-beta NPN input stage with input bias current cancellation provides low input bias current (180pA typical), low input offset voltage (13µV typical), low input noise voltage (8nV/ $\sqrt{Hz}$ ), and low 1/f noise corner frequency (~8Hz). This amplifier also features a high open-loop gain (14kV/mV) for excellent CMRR (145dB) and THD+N performance (0.0005% at 3.5V<sub>RMS</sub>, 1kHz into 2kΩ). A complementary bipolar output stage enables high capacitive load drive without external compensation.

### **Operating Voltage Range**

The device is designed to operate across the 4.5V ( $\pm 2.25V$ ) to 40V ( $\pm 20V$ ) voltage range and is fully characterized at 10V ( $\pm 5V$ ) and 36V ( $\pm 18V$ ). The Power Supply Rejection Ratio (PSRR) typically exceeds 140dB across the full operating voltage range and 120dB minimum across the -55 °C to +125 °C temperature range. The worst case common-mode input voltage range over-temperature is 2V to each rail. With  $\pm 18V$  supplies, Common-Mode Rejection Ratio (CMRR) performance is typically >130dB over-temperature. The minimum CMRR performance across the -55 °C to +125 °C temperature range is >120dB for power supply voltages from  $\pm 5V$  (10V) to  $\pm 18V$  (36V).

#### **Input Performance**

The super-beta NPN input pair provides excellent frequency response while maintaining high input precision. High NPN beta (>1000) reduces input bias current while maintaining good frequency response, low input bias current, and low noise. Input bias cancellation circuits provide additional bias current reduction to <5nA, and excellent temperature stabilization. Figures 6 through 8 show the high degree of bias current stability at  $\pm$ 5V and  $\pm$ 18V supplies that is maintained across the -55°C to +125°C temperature range. The low bias current TC also produces very low input offset current TC, which reduces DC input offset errors in precision, high impedance amplifiers.

The +25 °C maximum input offset voltage (V<sub>OS</sub>) is 85µV at ±18V supplies. The input offset voltage temperature coefficient (V<sub>OS</sub>TC) is a maximum of ±1.0µV/ °C. The V<sub>OS</sub> temperature behavior is smooth (Figures 3 through 5 on page 9), maintaining constant TC across the entire temperature range.

#### **Input ESD Diode Protection**

The input terminals (IN+ and IN-) have internal ESD protection diodes to the positive and negative supply rails, series connected  $500\Omega$  current limiting resistors, and an anti-parallel diode pair across the inputs (Figure 65).



FIGURE 65. INPUT ESD DIODE CURRENT LIMITING - UNITY GAIN

The series resistors limit the high feed-through currents that can occur in pulse applications when the input dV/dt exceeds the  $0.5V/\mu s$  slew rate of the amplifier. Without the series resistors, the input can forward-bias the anti-parallel diodes, causing current to flow to the output and resulting in severe distortion and possible diode failure.

<u>Figure 36 on page 14</u> provides an example of distortion free large signal response using a  $4V_{P,P}$  input pulse with an input rise time of <1ns. The series resistors enable the input differential voltage to be equal to the maximum power supply voltage (40V) without damage.

In applications in which one or both amplifier input terminals are at risk of exposure to high voltages beyond the power supply rails, current limiting resistors may be needed at the input terminal to limit the current through the power supply ESD diodes to 20mA maximum.

#### **Output Current Limiting**

The output current is internally limited to approximately  $\pm 45$ mA at  $\pm 25$  °C and can withstand a short circuit to either rail as long as the power dissipation limits are not exceeded. This applies to only one amplifier at a time for the dual op amp. Continuous operation under these conditions can degrade long term reliability. Figure 14 on page 10 shows the current limit variation with temperature.

#### **Output Phase Reversal**

Output phase reversal is a change of polarity in the amplifier transfer function when the input voltage exceeds the supply voltage. The ISL70219ASEH is immune to output phase reversal, even when the input voltage is 1V beyond the supplies.

#### **Power Dissipation**

It is possible to exceed the +150 °C maximum junction temperature under certain load and power supply conditions. It is therefore important to calculate the maximum junction temperature ( $T_{JMAX}$ ) for all applications to determine if power supply voltages, load conditions, or package type need to be modified to remain in the safe operating area. These parameters are related using <u>Equation 1</u>:

$$T_{JMAX} = T_{MAX} + \theta_{JA} \times PD_{MAXTOTAL}$$
(EQ. 1)

where:

- P<sub>DMAXTOTAL</sub> is the sum of the maximum power dissipation of each amplifier in the package (PD<sub>MAX</sub>)
- PD<sub>MAX</sub> for each amplifier can be calculated using Equation 2:

$$PD_{MAX} = V_{S} \times I_{qMAX} + (V_{S} - V_{OUTMAX}) \times \frac{V_{OUTMAX}}{R_{L}}$$
(EQ. 2)

#### where:

- T<sub>MAX</sub> = Maximum ambient temperature
- $\theta_{JA}$  = Thermal resistance of the package
- PD<sub>MAX</sub> = Maximum power dissipation of one amplifier
- V<sub>S</sub> = Total supply voltage
- I<sub>aMAX</sub> = Maximum quiescent supply current of one amplifier
- V<sub>OUTMAX</sub> = Maximum output voltage swing of the application

#### TABLE 1. ISL70219ASEH DIE LAYOUT X-Y COORDINATES

| PAD NAME       | PAD NUMBER | Χ<br>(μm) | Υ<br>(μm) | dX<br>(μm) | dY<br>(µm) | BOND WIRES<br>PER PAD |
|----------------|------------|-----------|-----------|------------|------------|-----------------------|
| OUTB           | 1          | 2195.0    | 1418.0    | 70         | 70         | 1                     |
| V <sup>+</sup> | 2          | 2195.0    | 2510.0    | 70         | 70         | 1                     |
| OUTA           | 3          | 709.0     | 2727.0    | 70         | 70         | 1                     |
| -INA           | 4          | 339.0     | 2727.0    | 70         | 70         | 1                     |
| +INA           | 5          | 114.0     | 2510.0    | 70         | 70         | 1                     |
| V-             | 6          | 114.0     | 336.0     | 70         | 70         | 1                     |
| +INB           | 7          | 2195.0    | 336.0     | 70         | 70         | 1                     |
| -INB           | 8          | 1970.0    | 110.0     | 70         | 70         | 1                     |

NOTE:

10. Origin of coordinates is the bottom left corner of the die.

### **Die Characteristics**

#### **Die Dimensions**

2406µm x 2935µm (95 mils x 116 mils) Thickness: 483µm  $\pm$  25µm (19 mils  $\pm$ 1 mil)

#### **Interface Materials**

#### GLASSIVATION

Type: Silicon Nitride/Silicon Dioxide Sandwich Thickness: 15kÅ

#### TOP METALLIZATION

Type: AlCu (99.5%/0.5%) Thickness: 30kÅ

#### **BACKSIDE FINISH**

Silicon

#### PROCESS

PR40 (DI)

### **Metallization Mask Layout**

### **Assembly Related Information**

#### SUBSTRATE POTENTIAL

Floating

#### **Additional Information**

#### WORST CASE CURRENT DENSITY

 $< 2 \text{ x } 10^5 \text{ A/cm}^2$ 

#### TRANSISTOR COUNT

466

#### **Weight of Packaged Device**

0.3958 grams (typical)

#### **Lid Characteristics**

Finish: Gold Potential: Unbiased, tied to package Pin 6 Case Isolation to Any Lead:  $20 \times 10^9 \Omega$  (minimum)



## **Revision History** The revision history provided is for informational purposes only and is believed to be accurate, but not warranted. Please visit our website to make sure that you have the latest revision.

| DATE         | REVISION | CHANGE                                                                                                                                                                                            |  |  |
|--------------|----------|---------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|
| Jun 11, 2018 | FN8459.2 | Removed references to ISL70419ASEH pins in Pin Description section on page 2.<br>Added Notes 3 and 4 to Ordering Information on page 3.<br>Removed About Intersil section and updated disclaimer. |  |  |
| Nov 11, 2016 | FN8459.1 | Removed references to ISL70419ASEH.<br>Updated Related Literature section.                                                                                                                        |  |  |
| Oct 27, 2014 | FN8459.0 | Initial Release.                                                                                                                                                                                  |  |  |

### **Package Outline Drawing**





#### NOTES:

- Index area: A notch or a pin one identification mark shall be located adjacent to pin one and shall be located within the shaded area shown. The manufacturer's identification shall not be used as a pin one identification mark. Alternately, a tab (dimension k) may be used to identify pin one.
- 2. If a pin one identification mark is used in addition to a tab, the limits of dimension k do not apply.
- 3. This dimension allows for off-center lid, meniscus, and glass overrun.
- 4. Dimensions b1 and c1 apply to lead base metal only. Dimension M applies to lead plating and finish thickness. The maximum limits of lead dimensions b and c or M shall be measured at the centroid of the finished lead surfaces, when solder dip or tin plate lead finish is applied.
- 5. N is the maximum number of terminal positions.
- 6. Measure dimension S1 at all four corners.
- 7. For bottom-brazed lead packages, no organic or polymeric materials shall be molded to the bottom of the package to cover the leads.
- Dimension Q shall be measured at the point of exit (beyond the meniscus) of the lead from the body. Dimension Q minimum shall be reduced by 0.0015 inch (0.038mm) maximum when solder dip lead finish is applied.
- 9. Dimensioning and tolerancing per ANSI Y14.5M 1982.
- 10. Controlling dimension: INCH.

For the most recent package outline drawing, see K10.A.

| K10.A MIL-STD-1835 CDFP3-F10 (F-4A, CONFIGURATION B) |
|------------------------------------------------------|
| 10 LEAD CERAMIC METAL SEAL FLATPACK PACKAGE          |

|        | INC   | HES    | MILLIMETERS |      |       |
|--------|-------|--------|-------------|------|-------|
| SYMBOL | MIN   | MAX    | MIN         | MAX  | NOTES |
| A      | 0.045 | 0.115  | 1.14        | 2.92 | -     |
| b      | 0.015 | 0.022  | 0.38        | 0.56 | -     |
| b1     | 0.015 | 0.019  | 0.38        | 0.48 | -     |
| С      | 0.004 | 0.009  | 0.10        | 0.23 | -     |
| c1     | 0.004 | 0.006  | 0.10        | 0.15 | -     |
| D      | -     | 0.290  | -           | 7.37 | 3     |
| E      | 0.240 | 0.260  | 6.10        | 6.60 | -     |
| E1     | -     | 0.280  | -           | 7.11 | 3     |
| E2     | 0.125 | -      | 3.18        | -    | -     |
| E3     | 0.030 | -      | 0.76        | -    | 7     |
| е      | 0.050 | BSC    | 1.27 BSC    |      | -     |
| k      | 0.008 | 0.015  | 0.20        | 0.38 | 2     |
| L      | 0.250 | 0.370  | 6.35        | 9.40 | -     |
| Q      | 0.026 | 0.045  | 0.66        | 1.14 | 8     |
| S1     | 0.005 | -      | 0.13        | -    | 6     |
| М      | -     | 0.0015 | -           | 0.04 | -     |
| N      | 1     | 0      | 10          |      | -     |

Rev. 0 3/07

#### Notice

- 1. Descriptions of circuits, software and other related information in this document are provided only to illustrate the operation of semiconductor products and application examples. You are fully responsible for the incorporation or any other use of the circuits, software, and information in the design of your product or system. Renesas Electronics disclaims any and all liability for any losses and damages incurred by you or third parties arising from the use of these circuits, software, or information
- 2. Renesas Electronics hereby expressly disclaims any warranties against and liability for infringement or any other claims involving patents, copyrights, or other intellectual property rights of third parties, by or arising from the use of Renesas Electronics products or technical information described in this document, including but not limited to, the product data, drawings, charts, programs, algorithms, and application examples
- 3. No license, express, implied or otherwise, is granted hereby under any patents, copyrights or other intellectual property rights of Renesas Electronics or others.
- 4. You shall not alter, modify, copy, or reverse engineer any Renesas Electronics product, whether in whole or in part. Renesas Electronics disclaims any and all liability for any losses or damages incurred by you or third parties arising from such alteration, modification, copying or reverse engineering.
- Renesas Electronics products are classified according to the following two quality grades: "Standard" and "High Quality". The intended applications for each Renesas Electronics product depends on the product's quality grade, as indicated below.
  - "Standard" Computers: office equipment: communications equipment: test and measurement equipment: audio and visual equipment: home electronic appliances; machine tools; personal electronic equipment: industrial robots: etc.

"High Quality": Transportation equipment (automobiles, trains, ships, etc.); traffic control (traffic lights); large-scale communication equipment; key financial terminal systems; safety control equipment; etc. Unless expressly designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not intended or authorized for use in products or systems that may pose a direct threat to human life or bodily injury (artificial life support devices or systems; surgical implantations; etc.), or may cause serious property damage (space system; undersea repeaters; nuclear power control systems; aircraft control systems; key plant systems; military equipment; etc.). Renesas Electronics disclaims any and all liability for any damages or losses incurred by you or any third parties arising from the use of any Renesas Electronics product that is inconsistent with any Renesas Electronics data sheet, user's manual or other Renesas Electronics document.

- 6. When using Renesas Electronics products, refer to the latest product information (data sheets, user's manuals, application notes, "General Notes for Handling and Using Semiconductor Devices" in the reliability handbook, etc.), and ensure that usage conditions are within the ranges specified by Renesas Electronics with respect to maximum ratings, operating power supply voltage range, heat dissipation characteristics, installation, etc. Renesas Electronics disclaims any and all liability for any malfunctions, failure or accident arising out of the use of Renesas Electronics oroducts outside of such specified ranges
- 7. Although Renesas Electronics endeavors to improve the quality and reliability of Renesas Electronics products, semiconductor products have specific characteristics, such as the occurrence of failure at a certain rate and malfunctions under certain use conditions. Unless designated as a high reliability product or a product for harsh environments in a Renesas Electronics data sheet or other Renesas Electronics document, Renesas Electronics products are not subject to radiation resistance design. You are responsible for implementing safety measures to guard against the possibility of bodily injury, injury or damage caused by fire, and/or danger to the public in the event of a failure or malfunction of Renesas Electronics products, such as safety design for hardware and software, including but not limited to redundancy, fire control and malfunction prevention, appropriate treatment for aging degradation or any other appropriate measures. Because the evaluation of microcomputer software alone is very difficult and impractical, you are responsible for evaluating the safety of the final products or systems manufactured by you.
- 8. Plea e contact a Renesas Electronics sales office for details as to environmental matters such as the environmental compatibility of each Renesas Electronics product. You are responsible for carefully and sufficiently investigating applicable laws and regulations that regulate the inclusion or use of controlled substances, including without limitation, the EU RoHS Directive, and using Renesas Electronics products in compliance with all these applicable laws and regulations. Renesas Electronics disclaims any and all liability for damages or losses occurring as a result of your noncompliance with applicable laws and regulations.
- 9. Renesas Electronics products and technologies shall not be used for or incorporated into any products or systems whose manufacture, use, or sale is prohibited under any applicable domestic or foreign laws or regulations. You shall comply with any applicable export control laws and regulations promulgated and administered by the governments of any countries asserting jurisdiction over the parties or transactions
- 10. It is the responsibility of the buyer or distributor of Renesas Electronics products, or any other party who distributes, disposes of, or otherwise sells or transfers the product to a third party, to notify such third party in advance of the contents and conditions set forth in this document.
- 11. This document shall not be reprinted, reproduced or duplicated in any form, in whole or in part, without prior written consent of Renesas Electronics
- 12. Please contact a Renesas Electronics sales office if you have any questions regarding the information contained in this document or Renesas Electronics products
- (Note 1) "Renesas Electronics" as used in this document means Renesas Electronics Corporation and also includes its directly or indirectly controlled subsidiaries
- (Note 2) "Renesas Electronics product(s)" means any product developed or manufactured by or for Renesas Electronics.

(Rev.4.0-1 November 2017)

## RENESAS

#### SALES OFFICES

#### **Renesas Electronics Corporation**

http://www.renesas.com

Refer to "http://www.renesas.com/" for the latest and detailed information

Renesas Electronics America Inc. 1001 Murphy Ranch Road, Milpitas, CA 95035, U.S.A. Tel: +1-408-432-8888, Fax: +1-408-434-5351 Renesas Electronics Canada Limited 9251 Yonge Street, Suite 8309 Richmond Hill, Ontario Canada L4C 9T3 Tel: +1-905-237-2004 Renesas Electronics Europe Limited Dukes Meadow, Miliboard Road, Bourne End, Buckinghamshire, SL8 5FH, U.K Tei: +44-1628-651-700, Fax: +44-1628-651-804 Renesas Electronics Europe GmbH Arcadiastrasse 10, 40472 Düsseldorf, Germar Tel: +49-211-6503-0, Fax: +49-211-6503-1327 Renesas Electronics (China) Co., Ltd. Room 1709 Quantum Plaza, No.27 ZhichunLu, Haidian District, Beijing, 100191 P. R. China Tel: +86-10-8235-1155, Fax: +86-10-8235-7679 Renesas Electronics (Shanghai) Co., Ltd. Unit 301, Tower A, Central Towers, 555 Langao Road, Putuo District, Shanghai, 200333 P. R. China Tel: +86-21-2226-0888, Fax: +86-21-2226-0999 Renesas Electronics Hong Kong Limited Unit 1601-1611, 16/F., Tower 2, Grand Century Place, 193 Prince Edward Road West, Mongkok, Kowloon, Hong Kong Tel: +852-2265-6688, Fax: +852 2886-9022 Renesas Electronics Taiwan Co., Ltd. 13F, No. 363, Fu Shing North Road, Taipei 10543, Taiwan Tel: +886-2-8175-9600, Fax: +886 2-8175-9670 Renesas Electronics Singapore Pte. Ltd. 80 Bendemeer Road, Unit #06-02 Hyflux Innovation Centre, Singapore 339949 Tel: +65-6213-0200, Fax: +65-6213-0300 Renesas Electronics Malaysia Sdn.Bhd. Unit 1207, Block B, Menara Amcorp, Amco Amcorp Trade Centre, No. 18, Jln Persiaran Barat, 46050 Petaling Jaya, Selangor Darul Ehsan, Malaysia Unit 1207, Block B, Menara Amcorp, Amcorp Tel: +60-3-7955-9390, Fax: +60-3-7955-9510 Renesas Electronics India Pvt. Ltd. No.777C, 100 Feet Road, HAL 2nd Stage, Indiranagar, Bangalore 560 038, India Tel: +91-80-67208700, Fax: +91-80-67208777 Renesas Electronics Korea Co., Ltd. 17F, KAMCO Yangjae Tower, 262, Gangnam-daero, Gangnam-gu, Seoul, 06265 Korea Tei: +822-558-3737, Fax: +822-558-5338