











TPS3870-Q1

SNVSBI5A - JULY 2019-REVISED SEPTEMBER 2019

# TPS3870-Q1 Overvoltage Reset IC With Time Delay and Manual Reset

#### 1 Features

- Qualified for automotive applications
- AEC-Q100 qualified with the following results:
  - Device temperature grade 1: -40°C to +125°C ambient operating temperature
  - Device HBM ESD classification level 2
  - Device CDM ESD classification level C7B
- Input voltage range: 1.7 V to 5.5 V
- Undervoltage lockout (UVLO): 1.7 V
- Low quiescent current: 7 μA (Max)
- · High threshold accuracy:
  - $-\pm 0.25\%$  (typical)
  - $-\pm 0.7\%$  (-40°C to +125°C)
- · Fixed threshold levels
  - 50-mV steps from 500 mV to 1.3 V
  - 1.5 V, 1.8 V, 2.5 V, 2.8 V, 2.9 V 3.3 V, 5 V
- User adjustable voltage threshold levels
- · Internal glitch immunity and hysteresis
- Tolerance available from 3% to 7% in 1% steps
- Fixed time delay options: 50 μs, 1 ms, 5 ms, 10 ms, 20 ms, 100 ms, 200 ms
- Programmable time delay option with a single external capacitor
- · Open-drain active low OV monitor
- RESET voltage latching output mode

# 2 Applications

- Advanced driver assistance system (ADAS)
- Camera
- Sensor fusion
- HEV/EV
- FPGA, ASIC and DSP based systems Integrated Overvoltage Detection



# 3 Description

The TPS3870-Q1 device is an integrated overvoltage (OV) monitor or reset IC in industry's smallest 6-pin DSE package. This highly accurate voltage supervisor is ideal for systems that operate on low-voltage supply rails and have narrow margin supply tolerances. Low threshold hysteresis prevent false reset signals when the monitored voltage supply is in its normal range of operation. Internal glitch immunity and noise filters further eliminate false resets resulting from erroneous signals.

The TPS3870-Q1 does not require any external resistors for setting overvoltage reset thresholds, which further optimizes overall accuracy, cost, solution size, and improves reliability for safety systems. The Capacitor Time (CT) pin is used to select between the two available reset time delays designed into each device and also to adjust the reset time delay by connecting a capacitor. A separate SENSE input pin and VDD pin allow for the redundancy sought by high-reliability systems.

This device has a low typical quiescent current specification of 4.5  $\mu A$  (typical). The TPS3870-Q1 is suitable for automotive applications and is qualified for AEC-Q100 Grade 1.

# Device Information<sup>(1)</sup>

| PART NUMBER | PACKAGE  | BODY SIZE (NOM)   |
|-------------|----------|-------------------|
| TPS3870-O1  | WSON (6) | 1.50 mm × 1.50 mm |

(1) For all available packages, see the orderable addendum at the end of the data sheet.

# **Typical Overvoltage Accuracy Distribution**





# **Table of Contents**

| 1 | Features 1                           | 8.4 Device Functional Modes                            | 14 |
|---|--------------------------------------|--------------------------------------------------------|----|
| 2 | Applications 1                       | 9 Application and Implementation 1                     | 15 |
| 3 | Description 1                        | 9.1 Application Information 1                          | 15 |
| 4 | Revision History2                    | 9.2 Typical Application2                               | 20 |
| 5 | Device Comparison Table3             | 10 Power Supply Recommendations 2                      | 22 |
| 6 | Pin Configuration and Functions 4    | 10.1 Power Supply Guidelines                           | 22 |
| 7 | Specifications5                      | 11 Layout 2                                            | 22 |
| • | 7.1 Absolute Maximum Ratings         | 11.1 Layout Guidelines                                 | 22 |
|   | 7.2 ESD ratings                      | 11.2 Layout Example2                                   | 22 |
|   | 7.3 Recommended Operating Conditions | 12 Device and Documentation Support 2                  | 23 |
|   | 7.4 Thermal Information              | 12.1 Device Nomenclature                               |    |
|   | 7.5 Electrical Characteristics 6     | 12.2 Documentation Support                             | 24 |
|   | 7.6 Timing Requirements              | 12.3 Receiving Notification of Documentation Updates 2 | 24 |
|   | 7.7 Typical Characteristics          | 12.4 Support Resources                                 | 24 |
| 8 | Detailed Description                 | 12.5 Trademarks                                        | 24 |
| U | 8.1 Overview                         | 12.6 Electrostatic Discharge Caution                   | 24 |
|   | 8.2 Functional Block Diagram         | 12.7 Glossary                                          | 24 |
|   | 8.3 Feature Description              | 13 Mechanical, Packaging, and Orderable Information    | 24 |

# 4 Revision History

NOTE: Page numbers for previous revisions may differ from page numbers in the current version.

| С | hanges from Original (July 2019) to Revision A | Page |
|---|------------------------------------------------|------|
| • | Advance Information to Production Data release | 1    |



# 5 Device Comparison Table

Table 1 shows the released versions of the TPS3870-Q1, including the nominal overvoltage thresholds. For all possible voltages, threshold tolerance, time delays, and threshold options, see Table 6. Contact TI sales representatives or on TI's E2E forum for details and availability of other options; minimum order quantities apply.

**Table 1. Device Comparison Table** 

|                    |                  |                       | THRESHOLD        |              |           |  |
|--------------------|------------------|-----------------------|------------------|--------------|-----------|--|
| PART NUMBER        | V <sub>MON</sub> | CT Pin =<br>Capacitor | CT Pin =<br>Open | CT Pin = VDD | TOLERANCE |  |
| TPS3870J4080DSERQ1 | 0.80 V           | Programmable          | 10 ms            | 200 ms       | 4%        |  |
| TPS3870J4330DSERQ1 | 3.30 V           | Programmable          | 10 ms            | 200 ms       | 4%        |  |



# 6 Pin Configuration and Functions



# **Pin Functions**

|     | PIN   | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                            |
|-----|-------|-----|----------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|
| NO. | NAME  | 1/0 | DESCRIPTION                                                                                                                                                                                                                                                                            |
| 1   | SENSE | I   | Input for the monitored supply voltage rail. When the SENSE voltage goes above the overvoltage threshold, the RESET pin is driven low. Connect to VDD pin if monitoring VDD supply voltage.                                                                                            |
| 2   | VDD   | I   | Supply voltage input pin. Good analog design practice is to place a 0.1-μF ceramic capacitor close to this pin.                                                                                                                                                                        |
| 3   | СТ    | I   | Capacitor time delay pin. The CT pin offers two fixed time delays by connecting CT pin to VDD or leaving it floating. Delay time can be programmed by connecting an external capacitor reference to ground.                                                                            |
| 4   | RESET | 0   | Active-low, open-drain output. This pin goes low when the SENSE voltage rises above the internally overvoltage threshold ( $V_{\text{IT+}}$ ). See the timing diagram in Figure 19 for more details. Connect this pin to a pull-up resistor terminated to the desired pull-up voltage. |
| 5   | GND   | _   | Ground                                                                                                                                                                                                                                                                                 |
| 6   | MR    | I   | Manual reset (MR), pull this pin to a logic low ( $V_{\overline{MR}\_L}$ ) to assert a reset signal . After the $\overline{MR}$ pin is deasserted the output goes high after the reset delay time( $t_D$ ) expires. $\overline{MR}$ can be left floating when not in use.              |

Product Folder Links: TPS3870-Q1



# **Specifications**

# **Absolute Maximum Ratings**

over operating free-air temperature range (unless otherwise noted)(1)

|                 |                                                | MIN                         | MAX | UNIT |
|-----------------|------------------------------------------------|-----------------------------|-----|------|
| Voltage         | $V_{DD}$                                       | -0.3                        | 6   | V    |
| Voltage         | V <sub>RESET</sub>                             | -0.3                        | 6   | V    |
| Voltage         | V <sub>CT</sub>                                | -0.3                        | 6   | V    |
| Voltage         | V <sub>SENSE</sub>                             | -0.3                        | 6   | V    |
| Voltage         | V <sub>MR</sub>                                | -0.3                        | 6   | V    |
| Current         | I <sub>RESET</sub>                             |                             | ±40 | mA   |
|                 | Continuous total power dissipation             | See the Thermal Information |     |      |
| Tamparatura (2) | Operating junction temperature, T <sub>J</sub> | -40                         | 150 | °C   |
| Temperature (2) | Operating free-air temperature, T <sub>A</sub> | -40                         | 150 | °C   |
|                 | Storage temperature, T <sub>stg</sub>          | -65                         | 150 | °C   |

Stresses beyond values listed under Absolute Maximum Ratings may cause permanent damage to the device. These are stress ratings only, which do not imply functional operation of the device at these or any other conditions beyond those indicated under Recommended Operating Conditions. Exposure to absolute-maximum-rated conditions for extended periods may affect device reliability.

7.2 ESD ratings

|                    |                         |                                            |                         | VALUE | UNIT |
|--------------------|-------------------------|--------------------------------------------|-------------------------|-------|------|
|                    |                         | Human-body model (HBM), per ANSI/ESDA/JEDE | C JS-001 <sup>(1)</sup> | ±2000 |      |
| V <sub>(ESD)</sub> | Electrostatic discharge | Charged-device model (CDM), per AEC        | All pins                | ±500  | V    |
|                    | disoriarge              | Q100-011                                   | Corner pins             | ±750  |      |

<sup>(1)</sup> AEC Q100-002 indicates that HBM stressing shall be in accordance with the ANSI/ESDA/JEDEC JS-001 specification

#### 7.3 Recommended Operating Conditions

|                     |                                             | MIN | NOM MAX        | UNIT |
|---------------------|---------------------------------------------|-----|----------------|------|
| $V_{DD}$            | Supply pin voltage                          | 1.7 | 5.:            | 5 V  |
| V <sub>SENSE</sub>  | Input pin voltage                           | 0   | 5.             | 5 V  |
| V <sub>CT</sub>     | CT pin voltage (1) (2)                      |     | V <sub>D</sub> | ) V  |
| V <sub>RESET</sub>  | Output pin voltage                          | 0   | 5.             | 5 V  |
| $V_{\overline{MR}}$ | MR pin Voltage (3)                          | 0   | 5.             | 5 V  |
| I <sub>RESET</sub>  | Output pin current                          | 0.3 | 1              | ) mA |
| TJ                  | Junction temperature (free-air temperature) | -40 | 12             | 5 ℃  |

CT pin connected to VDD pin requires a pullup resistor;  $10 \text{ k}\Omega$  is recommended.

As a result of the low dissipated power in this device, it is assumed that  $T_J = T_A$ .

The maximum rating is  $V_{DD}$  or 5.5 V, whichever is smaller. If the logic signal driving  $\overline{MR}$  is less than  $V_{DD}$ , then additional current flows into  $V_{DD}$  and out of  $\overline{MR}$ .



#### 7.4 Thermal Information

|                      |                                              | TPS3870-Q1 |      |
|----------------------|----------------------------------------------|------------|------|
|                      | THERMAL METRIC <sup>(1)</sup>                | DSE (WSON) | UNIT |
|                      |                                              | PINS       |      |
| $R_{\theta JA}$      | Junction-to-ambient thermal resistance       | 184.2      | °C/W |
| $R_{\theta JC(top)}$ | Junction-to-case (top) thermal resistance    | 30.6       | °C/W |
| $R_{\theta JB}$      | Junction-to-board thermal resistance         | 86.4       | °C/W |
| $\Psi_{\text{JT}}$   | Junction-to-top characterization parameter   | 13.4       | °C/W |
| $\Psi_{JB}$          | Junction-to-board characterization parameter | 86.1       | °C/W |
| $R_{\theta JC(bot)}$ | Junction-to-case (bottom) thermal resistance | N/A        | °C/W |

<sup>(1)</sup> For more information about traditional and new thermal metrics, see the Semiconductor and IC Package Thermal Metrics application

# 7.5 Electrical Characteristics

At 1.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, CT =  $\overline{\text{MR}}$  = Open,  $\overline{\text{RESET}}$  Voltage (V<sub>RESET</sub>) = 10 k $\Omega$  to V<sub>DD</sub>,  $\overline{\text{RESET}}$  load = 10 pF, and over the operating free-air temperature range of  $-40^{\circ}$ C to 125°C, unless otherwise noted. Typical values are at  $T_{J} = 25^{\circ}$ C, typical conditions at  $V_{DD} = 3.3 \text{ V}$ .

|                      | PARAMETER                               | TEST CONDITIONS                                          | MIN   | TYP   | MAX   | UNIT |
|----------------------|-----------------------------------------|----------------------------------------------------------|-------|-------|-------|------|
| $V_{DD}$             | Supply Voltage                          |                                                          | 1.7   |       | 5.5   | V    |
| UVLO                 | Under Voltage Lockout <sup>(1)</sup>    | V <sub>DD</sub> falling below 1.7 V                      | 1.2   |       | 1.7   | V    |
| $V_{POR}$            | Power on reset voltage (2)              | $V_{OL}(max) = 0.25 \text{ V}, I_{OUT} = 15 \mu\text{A}$ |       |       | 1     | V    |
| V <sub>IT+(OV)</sub> | Positive- going threshold accuracy      |                                                          | -0.7  | ±0.25 | 0.7   | %    |
| V <sub>HYS</sub>     | Hysteresis Voltage <sup>(3)</sup>       |                                                          | 0.3   | 0.55  | 0.8   | %    |
| I <sub>DD</sub>      | Supply current                          | V <sub>DD</sub> ≤ 5.5 V                                  |       | 4.5   | 7     | μΑ   |
| I <sub>SENSE</sub>   | Input current, SENSE pin                | V <sub>SENSE</sub> = 5 V                                 |       | 1     | 1.5   | μΑ   |
|                      |                                         | V <sub>DD</sub> = 1.7 V, I <sub>OUT</sub> = 0.4 mA       |       |       | 250   | mV   |
| $V_{OL}$             | Low level output voltage                | V <sub>DD</sub> = 2 V, I <sub>OUT</sub> = 3 mA           |       |       | 250   | mV   |
| V <sub>OL</sub>      |                                         | V <sub>DD</sub> = 5 V, I <sub>OUT</sub> = 5 mA           |       |       | 250   | mV   |
| I <sub>LKG</sub>     | Open drain output leakage current       | $V_{DD} = V_{\overline{RESET}} = 5.5 \text{ V}$          |       |       | 300   | nA   |
| V <sub>MR_L</sub>    | MR logic low input                      |                                                          |       |       | 0.3   | V    |
| V <del></del> H      | MR logic high input                     |                                                          | 1.4   |       |       | V    |
| V <sub>CT_H</sub>    | High level CT pin voltage               |                                                          | 1.4   |       |       | V    |
| $R_{\overline{MR}}$  | Manual reset Internal pullup resistance |                                                          |       | 100   |       | ΚΩ   |
| I <sub>CT</sub>      | CT pin charge current                   |                                                          | 337   | 375   | 413   | nA   |
| V <sub>CT</sub>      | CT pin comparator threshold voltage (4) |                                                          | 1.133 | 1.15  | 1.167 | V    |

- $\overline{RESET} \ pin \ is \ driven \ low \ when \ V_{DD} \ falls \ below \ UVLO.$   $V_{POR} \ is \ the \ minimum \ V_{DD} \ voltage \ level \ for \ a \ controlled \ output \ state.$   $Hysteresis \ is \ with \ respect \ of \ the \ trip \ point \ (V_{IT+(OV)})$   $V_{CT} \ voltage \ refers \ to \ the \ comparator \ threshold \ voltage \ that \ measures \ the \ voltage \ level \ of \ the \ external \ capacitor \ at \ CT \ pin.$

# 7.6 Timing Requirements

At 1.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, CT =  $\overline{\text{MR}}$  = Open,  $\overline{\text{RESET}}$  Voltage (V<sub>RESET</sub>) = 10 k $\Omega$  to V<sub>DD</sub>,  $\overline{\text{RESET}}$  load = 10 pF, and over the operating free-air temperature range of – 40°C to 125°C, unless otherwise noted. Typical values are at T<sub>J</sub> = 25°C, typical conditions at  $V_{DD} = 3.3 \text{ V}$ .

|                |                            |                                              | MIN | NOM | MAX | UNIT |
|----------------|----------------------------|----------------------------------------------|-----|-----|-----|------|
| t <sub>D</sub> | Reset time delay, TPS3870J | CT = Open                                    | 7   | 10  | 13  | ms   |
| t <sub>D</sub> | Reset time delay, TPS3870J | $CT = 10 \text{ k}\Omega \text{ to } V_{DD}$ | 140 | 200 | 260 | ms   |
| t <sub>D</sub> | Reset time delay, TPS3870K | CT = Open                                    | 0.7 | 1   | 1.3 | ms   |
| $t_D$          | Reset time delay, TPS3870K | $CT = 10 \text{ k}\Omega \text{ to } V_{DD}$ | 14  | 20  | 26  | ms   |
| $t_D$          | Reset time delay, TPS3870L | CT = Open                                    | 3.5 | 5   | 6.5 | ms   |
| $t_D$          | Reset time delay, TPS3870L | $CT = 10 \text{ k}\Omega \text{ to } V_{DD}$ | 70  | 100 | 130 | ms   |



# **Timing Requirements (continued)**

At 1.7 V  $\leq$  V<sub>DD</sub>  $\leq$  5.5 V, CT =  $\overline{MR}$  = Open,  $\overline{RESET}$  Voltage (V<sub>RESET</sub>) = 10 k $\Omega$  to V<sub>DD</sub>,  $\overline{RESET}$  load = 10 pF, and over the operating free-air temperature range of  $-40^{\circ}$ C to 125°C, unless otherwise noted. Typical values are at  $T_{J} = 25^{\circ}$ C, typical conditions at  $V_{DD} = 3.3 \text{ V}$ .

|                        |                                                                                |                                                          | MIN | NOM            | MAX | UNIT |
|------------------------|--------------------------------------------------------------------------------|----------------------------------------------------------|-----|----------------|-----|------|
| t <sub>D</sub>         | Reset time delay, TPS3870M                                                     | $CT = 10 \text{ k}\Omega \text{ to V}_{DD}$<br>CT = Open |     | 50             |     | μs   |
| t <sub>PD</sub>        | Propagation detect delay <sup>(1)(2)</sup>                                     |                                                          |     | 15             | 30  | μs   |
| t <sub>R</sub>         | Output rise time (1)(3)                                                        |                                                          |     | 2.2            |     | μs   |
| t <sub>F</sub>         | Output fall time <sup>(1)(3)</sup>                                             |                                                          |     | 0.2            |     | μs   |
| t <sub>SD</sub>        | Startup delay <sup>(4)</sup>                                                   |                                                          |     | 300            |     | μs   |
| t <sub>GI (VIT+)</sub> | Glitch Immunity overvoltage V <sub>IT+(OV)</sub> , 5% Overdrive <sup>(1)</sup> |                                                          |     | 3.5            |     | μs   |
| t <sub>GI (MR)</sub>   | Glitch Immunity MR pin                                                         |                                                          |     |                | 25  | ns   |
| t <sub>PD (MR)</sub>   | Propagation delay from MR low to assert RESET                                  |                                                          |     | 500            |     | ns   |
| t <sub>MR_W</sub>      | MR pin pulse width duration to assert RESET                                    |                                                          | 1   |                |     | μs   |
| t <sub>D (MR)</sub>    | MR reset time delay                                                            |                                                          |     | t <sub>D</sub> |     | ms   |

- 5% Overdrive from threshold. Overdrive % = [ $V_{SENSE} V_{IT+(OV)}$ ] /  $V_{IT+(OV)}$  t<sub>PD</sub> measured from threshold trip point  $V_{IT+(OV)}$  to RESET  $V_{OL}$  voltage Output transitions from  $V_{OL}$  to 90% for rise times and 90% to  $V_{OL}$  for fall times.

- During the power-on sequence, V<sub>DD</sub> must be at or above V<sub>DD</sub> (MIN) for at least t<sub>SD</sub> + t<sub>D</sub> before the output is in the correct state.



Figure 1. Voltage Threshold and Hysteresis Accuracy

Product Folder Links: TPS3870-Q1





- (1)  $V_{DD} = 2 \text{ V}$ ,  $R_{PU} = 10 \text{ k}\Omega$  to  $V_{DD}$
- (2) Variant M (time delay bypass) has a  $\sim$ 40  $\mu$ s pulse at  $\overline{\text{RESET}}$  pin during power up window, this is present only when the power cycle off time is longer than 10 seconds, this behavior will not occur if SENSE pin is within window of operation during  $V_{DD}$  power up.

Figure 2. SENSE Timing Diagram



# 7.7 Typical Characteristics

At  $T_J$  = 25°C,  $V_{DD}$  = 3.3 V, and  $R_{PU}$  = 10 k $\Omega$ , unless otherwise noted.



Copyright © 2019, Texas Instruments Incorporated

# TEXAS INSTRUMENTS

# **Typical Characteristics (continued)**

At  $T_J$  = 25°C,  $V_{DD}$  = 3.3 V, and  $R_{PU}$  = 10 k $\Omega$ , unless otherwise noted.



Submit Documentation Feedback

Copyright © 2019, Texas Instruments Incorporated



# **Typical Characteristics (continued)**

Copyright © 2019, Texas Instruments Incorporated

At  $T_J$  = 25°C,  $V_{DD}$  = 3.3 V, and  $R_{PU}$  = 10 k $\Omega$ , unless otherwise noted.





# 8 Detailed Description

#### 8.1 Overview

The TPS3870-Q1 family of devices uses a voltage comparator and a precision voltage reference for overvoltage detection. The TPS3870-Q1 features a highly accurate threshold voltage (±0.7% over temperature) and a variety of voltage threshold variants.

The TPS3870-Q1 includes the resistors used to set the overvoltage threshold internal to the device. These internal resistors allow for lower component counts and greatly simplifies the design because no additional margins are needed to account for the accuracy of external resistors.

TPS3870-Q1 versions J, K and L have three time delay settings, two fixed by connecting CT pin to VDD through a resistor and leaving CT floating and a programmable time delay setting that only requires a single capacitor connected from CT pin to ground.

Manual Reset ( $\overline{MR}$ ) allows for sequencing or hard reset by driving the  $\overline{MR}$  pin below  $V_{\overline{MR}}$  L.

The TPS3870-Q1 is designed to assert active low output signals when the monitored voltage is outside the safe window. The relationship between the monitored voltage and the states of the outputs is shown in Table 2.

# 8.2 Functional Block Diagram



\*For all possible voltages, threshold tolerance, time delays, and threshold options, see Table 6.

#### 8.3 Feature Description

#### 8.3.1 VDD

The TPS3870-Q1 is designed to operate from an input voltage supply range between 1.7 V to 5.5 V. An input supply capacitor is not required for this device; however, if the input supply is noisy good analog practice is to place a  $1-\mu F$  capacitor between the VDD pin and the GND pin.

V<sub>DD</sub> needs to be at or above V<sub>DD(MIN)</sub> for at least the start-up delay (t<sub>SD</sub>+ t<sub>D</sub>) for the device to be fully functional.

#### 8.3.2 **SENSE**

The TPS3870-Q1 uses a comparator with a precision reference voltage and a trimmed resistor divider. This configuration optimizes device accuracy because all resistor tolerances are accounted for in the accuracy and performance specifications. The comparator also includes built-in hysteresis that provides noise immunity and ensures stable operation.



# **Feature Description (continued)**

Although not required in most cases, for noisy applications good analog design practice is to place a 1-nF to 10-nF bypass capacitor at the SENSE input in order to reduce sensitivity to transient voltages on the monitored signal.

When monitoring VDD supply voltage, the SENSE pin can be connected directly to VDD. The output (RESET) is high impedance when voltage at the SENSE pin is lower than the upper boundary of the threshold.

## 8.3.3 **RESET**

In a typical TPS3870-Q1 application, the  $\overline{\text{RESET}}$  output is connected to a reset or enable input of a processor [such as a digital signal processor (DSP), application-specific integrated circuit (ASIC), or other processor type] or the enable input of a voltage regulator [such as a DC-DC converter or low-dropout regulator (LDO)].

The TPS3870-Q1 has an open drain active low output that requires a pull-up resistor to hold these lines high to the required voltage logic. Connect the pull-up resistor to the proper voltage rail to enable the output to be connected to other devices at the correct interface voltage levels. To ensure proper voltage levels, give some consideration when choosing the pull-up resistor values. The pull-up resistor value is determined by  $V_{OL}$ , output capacitive loading, and output leakage current. These values are specified in *Specifications*. The open drain output can be connected as a wired-OR logic with other open drain signals such as another TPS3870-Q1 RESET pin.

Table 2 describes the scenarios when the output (RESET) is either asserted low or high impedance.



Figure 18. RESET output

## 8.3.4 Capacitor Time (CT)

The CT pin provides the user the functionality of both high-precision, factory-programmed, reset delay timing options and user-programmable, reset delay timing. The CT pin can be pulled up to  $V_{DD}$  through a resistor, have an external capacitor to ground, or can be left unconnected. The configuration of the CT pin is re-evaluated by the device every time the voltage on the SENSE line enters the valid window ( $V_{SENSE} < V_{IT+(OV)}$ ). The pin evaluation is controlled by an internal state machine that determines which option is connected to the CT pin. The sequence of events takes 450  $\mu$ s to determine if the CT pin is left unconnected, pulled up through a resistor, or connected to a capacitor. If the CT pin is being pulled up to  $V_{DD}$ , then a pull-up resistor is required, 10 k $\Omega$  is recommended.

# 8.3.5 Manual Reset (MR)

The manual reset  $(\overline{MR})$  input allows a processor or other logic circuits to initiate a reset. A logic low on  $\overline{MR}$  causes  $\overline{RESET}$  to assert. After  $\overline{MR}$  returns to a logic high and the SENSE  $\overline{pin}$  voltage is within a valid condition  $\overline{(V_{SENSE} < V_{IT+(OV)})}$ ,  $\overline{RESET}$  is deasserted after the reset delay time  $\overline{(t_D)}$ . If  $\overline{MR}$  is not controlled externally, then  $\overline{MR}$  can either be connected to  $V_{DD}$  or left floating because the  $\overline{MR}$  pin is internally pulled up to  $V_{DD}$ . Figure Figure 19 shows the relation between  $\overline{MR}$  and  $\overline{RESET}$ .



#### **Feature Description (continued)**





- (1) RESET pulls up to VDD with 10 k $\Omega$ .
- (2) To initiate and continue time reset counter both conditions must be met MR pin above V<sub>MR</sub> or floating and V<sub>SENSE</sub> below V<sub>IT+(OV)</sub> V<sub>HYS</sub>
- (3) MR is ignored during output RESET low event

Figure 19. Manual Reset Timing Diagram

#### 8.4 Device Functional Modes

**Table 2. Functional Mode Truth Table** 

| DESCRIPTION            | CONDITION                    | MR PIN                          | VDD PIN                   | OUTPUT (RESET PIN) |
|------------------------|------------------------------|---------------------------------|---------------------------|--------------------|
| Normal Operation       | SENSE < V <sub>IT+(OV)</sub> | Open or above V <sub>MR_H</sub> | $V_{DD} > V_{DD(MIN)}$    | High               |
| Over Voltage detection | SENSE > V <sub>IT+(OV)</sub> | Open or above V <sub>MR_H</sub> | $V_{DD} > V_{DD(MIN)}$    | Low                |
| Manual reset           | SENSE < V <sub>IT+(OV)</sub> | Below V <sub>MR_L</sub>         | $V_{DD} > V_{DD(MIN)}$    | Low                |
| UVLO engaged           | SENSE < V <sub>IT+(OV)</sub> | Open or above V <sub>MR_H</sub> | $V_{POR} < V_{DD} < UVLO$ | Low                |

# 8.4.1 Normal Operation $(V_{DD} > V_{DD(MIN)})$

When the voltage on  $V_{DD}$  is greater than  $V_{DD(MIN)}$  for approximately  $(t_{SD}+t_{D})$ , the  $\overline{RESET}$  output state will correspond to the  $\underline{SENSE}$  pin voltage with respect to the threshold limits, when SENSE voltage is outside of threshold limits the  $\overline{RESET}$  voltage will be low  $(V_{OL})$ .

# 8.4.2 Undervoltage Lockout (V<sub>POR</sub> < V<sub>DD</sub> < UVLO)

When the <u>voltage</u> on  $V_{DD}$  is less than the device UVLO voltage but greater than the power-on reset voltage  $(V_{POR})$ , the RESET pin will be held low, regardless of the voltage on SENSE pin.

# 8.4.3 Power-On Reset $(V_{DD} < V_{POR})$

When the voltage on  $V_{DD}$  is lower than the required voltage ( $V_{POR}$ ) to internally pull the asserted output to GND, RESET signal is undefined and is not to be relied upon for proper device function.



# **Application and Implementation**

#### NOTE

Information in the following applications sections is not part of the TI component specification, and TI does not warrant its accuracy or completeness. TI's customers are responsible for determining suitability of components for their purposes. Customers should validate and test their design implementation to confirm system functionality.

# 9.1 Application Information

# 9.1.1 Voltage Threshold Accuracy

Voltage monitoring requirements vary depending on the voltage supply tolerance of the device being powered. Due to the high precision of the TPS3870-Q1 (±0.7% Max), the device allows for a wider supply voltage margins and threshold headroom for tight tolerance applications.

For example, take a DC/DC regulator providing power to a core voltage rail of an MCU. The MCU has a tolerance of ±5% of the nominal output voltage of the DC/DC. The user sets an ideal voltage threshold of 4% which allows for ±1% of threshold accuracy. Since the TPS3870-Q1 threshold accuracy is higher than ±1%, the user has more supply voltage margin which can allow for a relaxed power supply design. This gives flexibility to the DC/DC to use a smaller output capacitor or inductor because of a larger voltage window for voltage ripple and transients. There is also headroom between the minimum system voltage and voltage tolerance of the MCU to ensure that the voltage supply will never be in the region of potential failure of malfunction without the TPS3870-Q1 asserting a reset signal.

Figure 20 illustrates the supply overvoltage margin and accuracy of the TPS3870-Q1 for the example explained above. Using a low accuracy supervisor will eat into the available budget for the power supply ripple and transient response. This gives less flexibility to the user and a more stringent DC/DC converter design.



Figure 20. TPS3870-Q1 Voltage Threshold Accuracy

Product Folder Links: TPS3870-Q1



# **Application Information (continued)**

#### 9.1.2 CT Reset Time Delay

The TPS3870-Q1 features three options for setting the reset delay ( $t_D$ ): connecting a capacitor to the CT pin, connecting a pull-up resistor to VDD, and leaving the CT pin unconnected. Figure 21 shows a schematic drawing of all three options. To determine which option is connected to the CT pin, an internal state machine controls the internal pulldown device and measures the pin voltage. This sequence of events takes 450  $\mu$ s to determine which timing option is used. Every time the voltage on the SENSE line enters the valid window ( $V_{SENSE} < V_{IT+(OV)} - V_{HYS}$ , the state machine determines the CT option.



Figure 21. CT Charging Circuit

# 9.1.2.1 Factory-Programmed Reset Delay Timing

To use the factory-programmed timing options, the CT pin must either be left unconnected or pulled up to VDD through a 10  $k\Omega$  pull-up resistor. Using these options enables a high-precision reset delay timing, as shown in Table 3.

Table 3. Reset Delay Time for Factory-Programmed Reset Delay Timing

| VARIANT  | RESET DELAY TIME (t <sub>D</sub> ) |               |                                          |       |  |  |  |  |
|----------|------------------------------------|---------------|------------------------------------------|-------|--|--|--|--|
| VARIANT  | CT = Capacitor to GND              | CT = Floating | $CT = 10 \text{ k}\Omega \text{ to VDD}$ | VALUE |  |  |  |  |
| TPS3870J | Programmable t <sub>D</sub>        | 10            | 200                                      | ms    |  |  |  |  |
| TPS3870K | Programmable t <sub>D</sub>        | 1             | 20                                       | ms    |  |  |  |  |
| TPS3870L | Programmable t <sub>D</sub>        | 5             | 100                                      | ms    |  |  |  |  |
| TPS3870M | N/A                                | 50            | 50                                       | μs    |  |  |  |  |

#### 9.1.2.2 Programmable Reset Delay-Timing

The TPS3870 reset time delay is based on internal current source ( $I_{CT}$ ) to charge external capacitor ( $C_{CT}$ ) and read capacitor voltage with the internal comparator. The minimum value capacitor is 250 pF. There is no limitation on maximum capacitor the only constrain is imposed by the initial voltage of the capacitor, if CT cap is zero or near to zero then ideally there is no other constraint on the max capacitor. The typical ideal capacitor value needed for a given delay time can be calculated using Equation 1, where  $C_{CT}$  is in nanofarads (nF) and  $t_D$  is in ms:

$$t_D = 3.066 \times C_{CT} + 0.5 \text{ ms}$$
 (1)

To calculate the minimum and maximum-reset delay time use Equation 2 and Equation 3, respectively.

$$t_{D(min)} = 2.7427 \times C_{CT} + 0.3 \text{ ms}$$
 (2)

$$t_{D(max)} = 3.4636 \times C_{CT} + 0.7 \text{ ms}$$
 (3)



The slope of the equation is determined by the time the CT charging current ( $I_{CT}$ ) takes to charge the external capacitor up to the CT comparator threshold voltage ( $\underline{V_{CT}}$ ). When RESET is asserted, the capacitor is discharged through the internal CT pulldown resistor. When the RESET conditions are cleared, the internal precision current source is enabled and begins to charge the external capacitor; when  $\underline{V_{CT}} = 1.15 \text{ V}$ , RESET is unasserted. Note that in order to minimize the difference between the calculated RESET delay time and the actual RESET delay time, use a use a high-quality ceramic dielectric COG, X5R, or X7R capacitor and minimize parasitic board capacitance around this pin. Table 4 lists the reset delay time ideal capacitor values for  $C_{CT}$ .

| rabio ii itooot bolay | rabio ii resort Delay riiiis ier rasar sapasier values |  |  |  |  |  |  |
|-----------------------|--------------------------------------------------------|--|--|--|--|--|--|
| C <sub>CT</sub>       | RESET DELAY TIME (t <sub>D</sub> ), TYPICAL            |  |  |  |  |  |  |
| 250 pF                | 1.27 ms                                                |  |  |  |  |  |  |
| 1 nF                  | 3.57 ms                                                |  |  |  |  |  |  |
| 3.26 nF               | 10.5 ms                                                |  |  |  |  |  |  |
| 32.6 nF               | 100.45 ms                                              |  |  |  |  |  |  |
| 65.2 nF               | 200.40 ms                                              |  |  |  |  |  |  |
| 1E                    | 2066 E0 ma                                             |  |  |  |  |  |  |

Table 4. Reset Delay Time for Ideal Capacitor Values

# 9.1.3 RESET Latch Mode

The TPS3870-Q1 features a voltage latch mode on the  $\overline{\text{RESET}}$  pin when connecting the CT pin to common ground. A pull-down resistor is recommended to limit current consumption of the system. In latch mode, if the RESET pin is low or triggers low, the pin will stay low regardless if  $V_{\text{SENSE}}$  is within the acceptable voltage boundaries ( $V_{\text{SENSE}} < V_{\text{IT+(OV)}}$ ). To unlatch the device provide a voltage to the CT pin that is greater than the CT pin comparator threshold voltage,  $V_{\text{CT}}$ . The  $\overline{\text{RESET}}$  pin will trigger high instantaneously without any reset delay. A voltage greater than 1.2 V to recommended to ensure a proper unlatch. Use a series resistance to limit current when an unlatch voltage is applied. For more information, Design 1:  $\overline{\text{RESET}}$  Latch Mode gives an example of a typical latch application.

#### **NOTE**

At power up, the TPS3870-Q1 will be latched when CT is connected to GND. To ensure correct power up when using RESET latch mode, send a pulse to the CT pin greater than 1.2 V after t<sub>SD</sub> and SENSE is within the correct window of operation.



Figure 22. RESET Latch Circuit



#### 9.1.4 Adjustable Voltage Thresholds

The TPS3870-Q1 0.7% maximum accuracy allows for adjustable voltage thresholds using external resistors without adding major inaccuracies to the device. In case that the desired monitored voltage is not available, external resistor dividers can be used to set the desired voltage thresholds. Figure 23 illustrates an example of how to adjust the voltage threshold with external resistor dividers. The resistors can be calculated depending on the desired voltage threshold and device part number. TI recommends using the 0.8V voltage threshold device such as the TPS3870J4080 because of the bypass mode of internal resistor ladder.

For example, consider a 2.0 V rail being monitored ( $V_{MON}$ ) using the TPS3870J4080 variant. Using Equation 4, R1 = 15 k $\Omega$  given that R2 = 10 k $\Omega$ ,  $V_{MON}$  = 2 V , and  $V_{SENSE}$  = 0.8 V. This device is typically meant to monitor a 0.8 V rail with a +4% voltage threshold. This means that the device overvoltage threshold ( $V_{IT+(OV)}$ ) is 0.832 V. Using Equation 4, the monitored overvoltage threshold ( $V_{MON+}$ ) = 2.08 V when  $V_{SENSE}$  =  $V_{IT+(OV)}$ . If a wider tolerance threshold is desired, use a device variant shown on Table 6 to determine what device part number matches your application.

$$V_{SENSE} = V_{MON} \times (R_2 \div (R_1 + R_2)) \tag{4}$$

There are inaccuracies that must be taken into consideration while adjusting voltage thresholds. Aside from the tolerance of the resistor divider, there is an internal resistance of the SENSE pin that may affect the accuracy of the resistor divider. Although expected to be very high impedance, users are recommended to calculate the values for design specifications. The internal sense resistance ( $R_{SENSE}$ ) can be calculated by the sense voltage ( $V_{SENSE}$ ) divided by the sense current ( $I_{SENSE}$ ) as shown in Equation 6.  $V_{SENSE}$  can be calculated using Equation 4 depending on the resistor divider and monitored voltage.  $I_{SENSE}$  can be calculated using Equation 5.

$$I_{SENSE} = (V_{MON} - V_{SENSE}) \div R_1 - (V_{SENSE} \div R_2)$$
(5)

$$R_{SENSE} = V_{SENSE} \div I_{SENSE} \tag{6}$$



Figure 23. Adjustable Voltage Threshold with External Resistor Dividers

Although Equation 4 solves for  $V_{SENSE}$ , inaccuracies for leakage need to be taken into consideration when understanding the overall threshold accuracy of the device. To calculate the threshold with this inaccuracy taken into account, use Equation 7

$$V_{\text{IT Actual}} = V_{\text{SENSE}} + R_1 \times ((V_{\text{SENSE}} \div R_2) + I_{\text{SENSE}}) \tag{7}$$

To calculate the worst case values through the resistor divider, I<sub>SENSE</sub> should be taken from the Electrical Characteristics table. While these equations provide a summary of what you need to correctly account for factors that go into determining your resistor divider with inaccuracy, you should use the Application Report Optimizing Resistor Dividers at a Comparator Input to further understand this and to design your implementation. This report explains how to optimize the resistor divider at the SENSE input for an adjustable voltage threshold version of the device. You should follow this Application Report using 0.8 V as the V<sub>REF</sub> value for the TPS3870-Q1.

(8)



# 9.1.5 Immunity to SENSE Pin Voltage Transients

The TPS3870-Q1 is immune to short voltage transient spikes on the input pins. Sensitivity to transients depends on both transient duration and overdrive (amplitude) of the transient.

Overdrive is defined by how much the  $V_{SENSE}$  exceeds the specified threshold, and is important to know because the smaller the overdrive, the slower the response of the outputs ( $\overline{RESET}$ ). Threshold overdrive is calculated as a percent of the threshold in question, as shown in Equation 8:

Overdrive % =  $| (V_{SENSE} - (V_{IT+(OV)})) / V_{IT} (Nominal) \times 100\% |$ 

#### where:

- V<sub>SENSE</sub> is the voltage at the SENSE pin
- V<sub>IT</sub> (Nominal) is the nominal threshold voltage
- V<sub>IT+(OV)</sub> represents the actual overvoltage tripping voltage

# 9.1.5.1 Hysteresis

The overvoltage comparator includes built-in hysteresis that provides noise immunity and ensures stable operation. For example if the voltage on the SENSE pin goes above  $V_{\text{IT+(OV)}}$  and  $\overline{\text{RESET}}$  is asserted (driven low), then when the voltage on the SENSE pin is below the positive threshold voltage,  $\overline{\text{RESET}}$  deasserts after the user-defined  $\overline{\text{RESET}}$  delay time. Figure Figure 24 shows the relation between  $V_{\text{IT+(OV)}}$  and hysteresis voltage  $(V_{\text{HYS}})$ .



Figure 24. SENSE Pin Hysteresis



# 9.2 Typical Application

# 9.2.1 Design 1: RESET Latch Mode

Another typical application for the TPS3870-Q1 is shown in Figure 25. The TPS3870-Q1 is used in a RESET latch output mode. In latch mode, once RESET driven logic low, it will stay low regardless of the sense voltage. If the RESET pin is low on start up, it will also stay low regardless of sense voltage.



Figure 25. Window Voltage Monitoring with RESET Latch

# 9.2.1.1 Design Requirements

**Table 5. Design Parameters** 

| PARAMETER                          | DESIGN REQUIREMENT                                                                                                                                             | DESIGN RESULT                                     |
|------------------------------------|----------------------------------------------------------------------------------------------------------------------------------------------------------------|---------------------------------------------------|
| Monitored Rail                     | 1.2-V <sub>CORE</sub> nominal, with alerts if outside of 5% of 1.2 V (including device accuracy), Latch when RESET is low, until voltage is applied on CT pin. | Worst case V <sub>IT+(OV)</sub> = 1.256 V (4.7%), |
| Output logic voltage               | 5-V CMOS                                                                                                                                                       | 5-V CMOS                                          |
| Maximum device current consumption | 15 µA                                                                                                                                                          | 4.5 μA (Typ), 7 μA (Max)                          |

# 9.2.1.2 Detailed Design Procedure

The  $\overline{\text{RESET}}$  pin can be latched when the CT pin is connected to a common ground with a pull-down resistor. A 10 k $\Omega$  resistors is recommended to limit current consumption. To unlatch the device provide a voltage to the CT pin that is greater than the CT pin comparator threshold voltage,  $V_{CT}$ . A voltage greater than 1.15 V to recommended to ensure a proper unlatch. Use a series resistance to limit current when an unlatch voltage is applied. To go back into latch operation, disconnect the voltage on the CT pin. The  $\overline{\text{RESET}}$  pin will trigger high instantaneously without any reset delay.



#### 9.2.1.3 Application Curves



Copyright © 2019, Texas Instruments Incorporated



# 10 Power Supply Recommendations

# 10.1 Power Supply Guidelines

This device is designed to operate from an input supply with a voltage range between 1.7 V to 5.5 V. It has a 6-V absolute maximum rating on the VDD pin. It is good analog practice to place a 0.1-µF to 1-µF capacitor between the VDD pin and the GND pin depending on the input voltage supply noise. If the voltage supply providing power to VDD is susceptible to any large voltage transient that exceed maximum specifications, additional precautions must be taken. See SNVA849 for more information.

#### 11 Layout

# 11.1 Layout Guidelines

- Place the external components as close to the device as possible. This configuration prevents parasitic errors from occurring.
- Avoid using long traces for the VDD supply node. The VDD capacitor, along with parasitic inductance from the supply to the capacitor, can form an LC circuit and create ringing with peak voltages above the maximum VDD voltage.
- Avoid using long traces of voltage to the sense pin. Long traces increase parasitic inductance and cause inaccurate monitoring and diagnostics.
- Do not run sensitive analog traces in parallel with digital traces. Avoid crossing digital and analog traces if possible, and only make perpendicular crossings when absolutely necessary.

# 11.2 Layout Example



Figure 29. Recommended Layout

22

Copyright © 2019, Texas Instruments Incorporated



# 12 Device and Documentation Support

# 12.1 Device Nomenclature

Table 6 shows how to decode the function of the device based on its part number.

**Table 6. Device Naming Convention** 

| DESCRIPTION                                                        |         | NOMENCLATURE | VALUE                                                                                    |  |  |
|--------------------------------------------------------------------|---------|--------------|------------------------------------------------------------------------------------------|--|--|
|                                                                    |         | TPS3870      | TPS3870                                                                                  |  |  |
|                                                                    |         | J            | CT pin open = 10 ms, CT pin tied to VDD = 200 ms CT programable with external capacitor  |  |  |
| <b>Time delay options:</b> Every part has two fixed time delay and | OV Only | К            | CT pin open = 1 ms, CT pin tied to VDD = 20 ms<br>CT programable with external capacitor |  |  |
| adjustable delay option via external capacitor Part number         | OV Only | L            | CT pin open = 5 ms, CT pin tied to VDD = 100 ms CT programable with external capacitor   |  |  |
|                                                                    |         | М            | CT pin open = 50 $\mu$ s, CT pin tied to VDD = 50 $\mu$ s CT not programable             |  |  |
|                                                                    |         | 3            | Overvoltage threshold from nominal value = OV : 3%                                       |  |  |
| Tolerance options: Trigger or thre                                 | eshold  | 4            | Overvoltage threshold from nominal value = OV : 4%                                       |  |  |
| voltage as a percentage of the mo                                  |         | 5            | Overvoltage threshold from nominal value = OV : 5%                                       |  |  |
| threshold voltage                                                  |         | 6            | Overvoltage threshold from nominal value = OV : 6%                                       |  |  |
|                                                                    |         | 7            | Overvoltage threshold from nominal value = OV : 7%                                       |  |  |
| Nominal monitor threshold voltage                                  | option  | 050          | 0.50 V                                                                                   |  |  |
|                                                                    |         | 055          | 0.55 V                                                                                   |  |  |
|                                                                    |         | 060          | 0.60 V                                                                                   |  |  |
|                                                                    |         | 065          | 0.65 V                                                                                   |  |  |
|                                                                    |         | 070          | 0.70 V                                                                                   |  |  |
|                                                                    |         | 075          | 0.75 V                                                                                   |  |  |
|                                                                    |         | 080          | 0.80 V                                                                                   |  |  |
|                                                                    |         | 085          | 0.85 V                                                                                   |  |  |
|                                                                    |         | 090          | 0.90 V                                                                                   |  |  |
|                                                                    |         | 095          | 0.95 V                                                                                   |  |  |
|                                                                    |         | 100          | 1.00 V                                                                                   |  |  |
|                                                                    |         | 105          | 1.05 V                                                                                   |  |  |
|                                                                    |         | 110          | 1.10 V                                                                                   |  |  |
|                                                                    |         | 115          | 1.15 V                                                                                   |  |  |
|                                                                    |         | 120          | 1.20 V                                                                                   |  |  |
|                                                                    |         | 125          | 1.25 V                                                                                   |  |  |
|                                                                    |         | 130          | 1.30 V                                                                                   |  |  |
|                                                                    |         | 150          | 1.50 V                                                                                   |  |  |
|                                                                    |         | 180          | 1.80 V                                                                                   |  |  |
|                                                                    |         | 250          | 2.50 V                                                                                   |  |  |
|                                                                    |         | 280          | 2.80 V                                                                                   |  |  |
|                                                                    |         | 290          | 2.90 V                                                                                   |  |  |
|                                                                    |         | 330          | 3.30 V                                                                                   |  |  |
|                                                                    |         | 500          | 5.00 V                                                                                   |  |  |
| Package                                                            |         | DSE          | WSON - 6 pin (1.5 mm × 1.5 mm)                                                           |  |  |
| Reel                                                               |         | R            | Large reel                                                                               |  |  |
| Automotive version                                                 |         | Q1           | Q100 AEC                                                                                 |  |  |



# 12.2 Documentation Support

#### 12.2.1 Evaluation Module

An evaluation module (EVM) is available to assist in the initial circuit performance evaluation using the TPS3870-Q1. The EVM for the TPS3703-Q1 can be used to evaluate the TPS3870-Q1 for just overvoltage only. The TPS3703-Q1 evaluation module (and related user guide) can be requested at the Texas Instruments website through the product folders or purchased directly from the TI eStore.

## 12.3 Receiving Notification of Documentation Updates

To receive notification of documentation updates, navigate to the device product folder on ti.com. In the upper right corner, click on *Alert me* to register and receive a weekly digest of any product information that has changed. For change details, review the revision history included in any revised document.

# 12.4 Support Resources

TI E2E<sup>TM</sup> support forums are an engineer's go-to source for fast, verified answers and design help — straight from the experts. Search existing answers or ask your own question to get the quick design help you need.

Linked content is provided "AS IS" by the respective contributors. They do not constitute TI specifications and do not necessarily reflect TI's views; see TI's Terms of Use.

#### 12.5 Trademarks

E2E is a trademark of Texas Instruments.

All other trademarks are the property of their respective owners.

#### 12.6 Electrostatic Discharge Caution



This integrated circuit can be damaged by ESD. Texas Instruments recommends that all integrated circuits be handled with appropriate precautions. Failure to observe proper handling and installation procedures can cause damage.

ESD damage can range from subtle performance degradation to complete device failure. Precision integrated circuits may be more susceptible to damage because very small parametric changes could cause the device not to meet its published specifications.

# 12.7 Glossary

SLYZ022 — TI Glossary.

This glossary lists and explains terms, acronyms, and definitions.

# 13 Mechanical, Packaging, and Orderable Information

The following pages include mechanical, packaging, and orderable information. This information is the most current data available for the designated devices. This data is subject to change without notice and revision of this document. For browser-based versions of this data sheet, refer to the left-hand navigation.



# PACKAGE OPTION ADDENDUM

10-Dec-2020

#### PACKAGING INFORMATION

www.ti.com

| Orderable Device   | Status | Package Type | Package<br>Drawing | Pins | Package<br>Qty | Eco Plan     | Lead finish/<br>Ball material | MSL Peak Temp      | Op Temp (°C) | Device Marking<br>(4/5) | Samples |
|--------------------|--------|--------------|--------------------|------|----------------|--------------|-------------------------------|--------------------|--------------|-------------------------|---------|
| TPS3870J4080DSERQ1 | ACTIVE | WSON         | DSE                | 6    | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | H5                      | Samples |
| TPS3870J4330DSERQ1 | ACTIVE | WSON         | DSE                | 6    | 3000           | RoHS & Green | NIPDAUAG                      | Level-1-260C-UNLIM | -40 to 125   | H4                      | Samples |

(1) The marketing status values are defined as follows:

**ACTIVE:** Product device recommended for new designs.

LIFEBUY: TI has announced that the device will be discontinued, and a lifetime-buy period is in effect.

NRND: Not recommended for new designs. Device is in production to support existing customers, but TI does not recommend using this part in a new design.

PREVIEW: Device has been announced but is not in production. Samples may or may not be available.

**OBSOLETE:** TI has discontinued the production of the device.

(2) RoHS: TI defines "RoHS" to mean semiconductor products that are compliant with the current EU RoHS requirements for all 10 RoHS substances, including the requirement that RoHS substance do not exceed 0.1% by weight in homogeneous materials. Where designed to be soldered at high temperatures, "RoHS" products are suitable for use in specified lead-free processes. TI may reference these types of products as "Pb-Free".

RoHS Exempt: TI defines "RoHS Exempt" to mean products that contain lead but are compliant with EU RoHS pursuant to a specific EU RoHS exemption.

Green: TI defines "Green" to mean the content of Chlorine (CI) and Bromine (Br) based flame retardants meet JS709B low halogen requirements of <=1000ppm threshold. Antimony trioxide based flame retardants must also meet the <=1000ppm threshold requirement.

- (3) MSL, Peak Temp. The Moisture Sensitivity Level rating according to the JEDEC industry standard classifications, and peak solder temperature.
- (4) There may be additional marking, which relates to the logo, the lot trace code information, or the environmental category on the device.
- (5) Multiple Device Markings will be inside parentheses. Only one Device Marking contained in parentheses and separated by a "~" will appear on a device. If a line is indented then it is a continuation of the previous line and the two combined represent the entire Device Marking for that device.
- (6) Lead finish/Ball material Orderable Devices may have multiple material finish options. Finish options are separated by a vertical ruled line. Lead finish/Ball material values may wrap to two lines if the finish value exceeds the maximum column width.

Important Information and Disclaimer: The information provided on this page represents TI's knowledge and belief as of the date that it is provided. TI bases its knowledge and belief on information provided by third parties, and makes no representation or warranty as to the accuracy of such information. Efforts are underway to better integrate information from third parties. TI has taken and continues to take reasonable steps to provide representative and accurate information but may not have conducted destructive testing or chemical analysis on incoming materials and chemicals. TI and TI suppliers consider certain information to be proprietary, and thus CAS numbers and other limited information may not be available for release.

In no event shall TI's liability arising out of such information exceed the total purchase price of the TI part(s) at issue in this document sold by TI to Customer on an annual basis.





10-Dec-2020

**PACKAGE MATERIALS INFORMATION** 

www.ti.com 22-Sep-2019

# TAPE AND REEL INFORMATION





|    | Dimension designed to accommodate the component width     |
|----|-----------------------------------------------------------|
|    | Dimension designed to accommodate the component length    |
| K0 | Dimension designed to accommodate the component thickness |
| W  | Overall width of the carrier tape                         |
| P1 | Pitch between successive cavity centers                   |

QUADRANT ASSIGNMENTS FOR PIN 1 ORIENTATION IN TAPE



#### \*All dimensions are nominal

| Device             | Package<br>Type | Package<br>Drawing |   | SPQ  | Reel<br>Diameter<br>(mm) | Reel<br>Width<br>W1 (mm) | A0<br>(mm) | B0<br>(mm) | K0<br>(mm) | P1<br>(mm) | W<br>(mm) | Pin1<br>Quadrant |
|--------------------|-----------------|--------------------|---|------|--------------------------|--------------------------|------------|------------|------------|------------|-----------|------------------|
| TPS3870J4080DSERQ1 | WSON            | DSE                | 6 | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |
| TPS3870J4330DSERQ1 | WSON            | DSE                | 6 | 3000 | 178.0                    | 8.4                      | 1.7        | 1.7        | 0.95       | 4.0        | 8.0       | Q2               |

www.ti.com 22-Sep-2019



#### \*All dimensions are nominal

| Device             | Package Type | Package Drawing | Pins | SPQ  | Length (mm) | Width (mm) | Height (mm) |
|--------------------|--------------|-----------------|------|------|-------------|------------|-------------|
| TPS3870J4080DSERQ1 | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |
| TPS3870J4330DSERQ1 | WSON         | DSE             | 6    | 3000 | 205.0       | 200.0      | 33.0        |



NOTES: A. All linear dimensions are in millimeters.

- B. This drawing is subject to change without notice.
- C. Small Outline No-Lead (SON) package configuration.
- D. This package is lead-free.



#### IMPORTANT NOTICE AND DISCLAIMER

TI PROVIDES TECHNICAL AND RELIABILITY DATA (INCLUDING DATASHEETS), DESIGN RESOURCES (INCLUDING REFERENCE DESIGNS), APPLICATION OR OTHER DESIGN ADVICE, WEB TOOLS, SAFETY INFORMATION, AND OTHER RESOURCES "AS IS" AND WITH ALL FAULTS, AND DISCLAIMS ALL WARRANTIES, EXPRESS AND IMPLIED, INCLUDING WITHOUT LIMITATION ANY IMPLIED WARRANTIES OF MERCHANTABILITY, FITNESS FOR A PARTICULAR PURPOSE OR NON-INFRINGEMENT OF THIRD PARTY INTELLECTUAL PROPERTY RIGHTS.

These resources are intended for skilled developers designing with TI products. You are solely responsible for (1) selecting the appropriate TI products for your application, (2) designing, validating and testing your application, and (3) ensuring your application meets applicable standards, and any other safety, security, or other requirements. These resources are subject to change without notice. TI grants you permission to use these resources only for development of an application that uses the TI products described in the resource. Other reproduction and display of these resources is prohibited. No license is granted to any other TI intellectual property right or to any third party intellectual property right. TI disclaims responsibility for, and you will fully indemnify TI and its representatives against, any claims, damages, costs, losses, and liabilities arising out of your use of these resources.

Tl's products are provided subject to Tl's Terms of Sale (<a href="www.ti.com/legal/termsofsale.html">www.ti.com/legal/termsofsale.html</a>) or other applicable terms available either on ti.com or provided in conjunction with such Tl products. Tl's provision of these resources does not expand or otherwise alter Tl's applicable warranties or warranty disclaimers for Tl products.

Mailing Address: Texas Instruments, Post Office Box 655303, Dallas, Texas 75265 Copyright © 2020, Texas Instruments Incorporated