Cypress Semiconductor 3043 This product is a Bluetooth wireless EZ-BT WICED Module User Manual CYBT 013033 01 EZ BT Module

Cypress Semiconductor This product is a Bluetooth wireless EZ-BT WICED Module CYBT 013033 01 EZ BT Module

CYBT-213043-02_User Manual

PRELIMINARY CYBT-213043-02EZ-BT™ ModuleCypress Semiconductor Corporation • 198 Champion Court • San Jose,CA 95134-1709 • 408-943-2600Document Number: 002-26540 Rev. **   Revised February 21, 2019General DescriptionThe CYBT-213043-02 is a dual-mode Bluetooth BR/EDR andLow  Energy  (BLE)  wireless  module  solution.  TheCYBT-213043-02 includes an onboard crystal oscillator, passivecomponents, and the Cypress CYW20819 silicon device. The CYBT-213043-02 supports a number of peripheral functions(ADC, PWM), as well as multiple serial communication protocols(UART,  SPI,  I2C,  I2S/PCM).  The  CYBT-213043-02  includes  aroyalty-free stack compatible with Bluetooth 5.0 in a 12.0 × 16.61× 1.70 mm module form-factor.The  CYBT-213043-02  includes  an  integrated  PCB  traceantenna, is qualified by Bluetooth SIG, and includes regulatorycertification approval for FCC, ISED, MIC, and CE. Module Description■Module size: 12.00 mm × 16.61 mm × 1.70 mm ■Complies  with Bluetooth  Core  Specification  version  5.0  andincludes  support  for  BR,  EDR  2/3  Mbps,  eSCO,  BLE,  LE2 Mbps, as well as Bluetooth Mesh. ❐QDID: TBD❐Declaration ID: TBD■Certified to FCC, ISED, MIC, and CE standards■256-KB on-chip Flash, 176-KB on-chip RAM■Industrial temperature range: –30 °C to +85 °C■Integrated Arm® Cortex®-M4 microprocessor core with floating point unit (FPU)RF Characteristics■Maximum TX output power: +4.0 dBm■BLE RX Receive Sensitivity: –95.0 dBmPower Consumption■TX current consumption❐BLE silicon: 5.8 mA (radio only, 4 dBm)■RX current consumption❐Bluetooth silicon: 5.9 mA (radio only)■Cypress CYW20819 silicon low power mode support❐PDS: 16.5 A with 176 KB RAM retention❐ePDS: 8.7 A❐HIDOFF (External Interrupt): 1.75 A Functional Capabilities■Up to 22 GPIOs■I2C, I2S, UART, and PCM interfaces■Two Quad-SPI interfaces■Auxiliary ADC with up to 15 analog channels■Programmable key scan 20 × 8 matrix■General-purpose timers and PWM■Real-time clock (RTC) and watchdog timers (WDT)■Bluetooth Basic Rate (BR) and  Enhanced  Data Rate (EDR)Support■BLE protocol  stack supporting generic access profile  (GAP)Central, Peripheral, or Broadcaster roles■Hardware Security EngineBenefitsCYBT-213043-02  is  fully  integrated  and  certified  solution  thatprovides  all  necessary  components  required  to  operateBluetooth communication standards. ■Proven hardware design ready to use■Ultra-flexible supermux I/O design allows maximum flexibilityfor GPIO function assignment■Over-the-air update capable for development or field updates■Bluetooth SIG qualified.■ModusToolbox™  provides  an  easy-to-use  integrated  designenvironment  (IDE)  to  configure,  develop,  program,  and  testyour Bluetooth application
Document Number: 002-26540 Rev. **  Page 2 of 45PRELIMINARY CYBT-213043-02More InformationCypress provides a wealth of data at www.cypress.com to help you to select the right module for your design, and to help you toquickly and effectively integrate the module into your design. References■Overview: EZ-BLE/EZ-BT Module Portfolio, Module Roadmap■Development Kits:❐CYBT-213043-EVAL, CYBT-213043-02 Evaluation Board❐CYBT-213043-MESH, Mesh Evaluation Kit❐CYW920819Q40EVB-01, Evaluation Kit for CYW20819 silicon device■Test and Debug Tools:❐CYSmart, Bluetooth® LE Test and Debug Tool (Windows)❐CYSmart Mobile, Bluetooth® LE Test and Debug Tool (Android/iOS Mobile App)■Knowledge Base Article❐KBA97095 - EZ-BLE™ Module Placement❐RF Regulatory Certifications for CYBT-213034-02 EZ-BT WICED Modules (TBD)❐KBA213976 - FAQ for BLE and Regulatory Certifications with EZ-BLE modules❐KBA210802 - Queries on BLE Qualification and Declaration Processes❐KBA218122 - 3D Model Files for EZ-BLE/EZ-BT Modules❐KBA223428 - Programming an EZ-BT WICED Module❐KBA225450 - Putting 2073x, 2070x, and 20719 Based De-vices or Modules in HCI ModeDevelopment EnvironmentsModusToolbox Integrated Development Environment (IDE)ModusToolbox simplifies development for IoT designers. It delivers easy-to-use tools and a familiar microcontroller (MCU) integrateddevelopment environment (IDE) for  Windows®,  macOS®,  and  Linux®. It provides  a  sophisticated  environment  for  system  setup,wireless connectivity libraries, power analysis, application-specific configurators for Bluetooth® Low Energy (BLE), CapSense®, aswell as other peripherals. In addition, code examples, documentation, technical support and community forums are available to help your IoT developmentprocess along. These tools and features enable an IoT designer to develop innovative IoT applications efficiently and with ease.Technical Support■Cypress Community: Whether you are a customer, partner, or a developer interested in the latest Cypress innovations, the Cypress Developer Community offers you a place to learn, share, and engage with both Cypress experts and other embedded engineers around the world.■Frequently Asked Questions (FAQs): Learn more about our Bluetooth ecosystem.■Visit our support page and create a technical support case or contact a local sales representatives. If you are in the United States, you can talk to our technical support team by calling our toll-free number: +1-800-541-4736. Select option 2 at the prompt.
Document Number: 002-26540 Rev. **  Page 3 of 45PRELIMINARY CYBT-213043-02ContentsOverview............................................................................  4Functional Block Diagram ........................................... 4Module Description...................................................... 4Pad Connection Interface ................................................  6Recommended Host PCB Layout ................................... 7Module Connections ........................................................ 9Connections and Optional External Components ..... 11Power Connections (VDD) ........................................ 11External Reset (XRES).............................................. 11HCI UART Connections ............................................ 11External Component Recommendation ....................  11Critical Components List  ...........................................13Antenna Design......................................................... 13Bluetooth Baseband Core ............................................. 14BQB and Regulatory Testing Support....................... 14Power Management Unit................................................  15Integrated Radio Transceiver ........................................  16Transmitter Path........................................................  16Receiver Path............................................................ 16Local Oscillator.......................................................... 16Microcontroller Unit ....................................................... 17External Reset........................................................... 1732-kHz Crystal Oscillator........................................... 17Power Modes ............................................................ 18Firmware ................................................................... 18Peripherals and Communication Interfaces ................ 19I2C............................................................................. 19HCI UART Interface ..................................................  19Peripheral UART Interface ........................................ 19Serial Peripheral Interface......................................... 19ADC Port ................................................................... 20GPIO Port..................................................................  20PWM.......................................................................... 21PDM Microphone....................................................... 21I2S Interface ..............................................................22PCM Interface ........................................................... 22Electrical Characteristics...............................................  23Current Consumption ................................................  24Silicon Core Buck Regulator ..................................... 24Digital LDO................................................................  25RF LDO ..................................................................... 25Digital I/O Characteristics..........................................  26ADC Characteristics..................................................  26Chipset RF Specifications .............................................  28Timing and AC Characteristics .....................................  30UART Timing............................................................. 30SPI Timing.................................................................  31I2C Compatible Interface Timing...............................  33I2S Interface Timing ..................................................  34Environmental Specifications .......................................  36Environmental Compliance ....................................... 36RF Certification..........................................................  36Safety Certification ....................................................  36Environmental Conditions .........................................  36ESD and EMI Protection ...........................................  36Regulatory Information ..................................................  37FCC........................................................................... 37ISED.......................................................................... 38European Declaration of Conformity .........................  39MIC Japan................................................................. 39Packaging........................................................................  40Ordering Information......................................................  42Acronyms........................................................................  43Document Conventions .................................................  43Units of Measure ....................................................... 43Document History Page.................................................  44Sales, Solutions, and Legal Information ......................  45Worldwide Sales and Design Support.......................  45Products .................................................................... 45PSoC® Solutions ......................................................  45Cypress Developer Community................................. 45Technical Support .....................................................  45
Document Number: 002-26540 Rev. **  Page 4 of 45PRELIMINARY CYBT-213043-02OverviewFunctional Block DiagramFigure 1 illustrates the CYBT-213043-02 functional block diagram.Figure 1.  Functional Block DiagramNote: General Purpose Input/Output pins shown in Figure 1 are configurable to any specified input or output function in the SuperMux table detailed in Table 5 in the ModuleConnections section. Note: Connections shown in Figure 1 are maximum number of connections per function. The total number of GPIOs available on the CYBT-213043-02 is 22.Module DescriptionThe CYBT-213043-02 module is a complete module designed to be soldered to the applications main board. Module Dimensions and DrawingCypress reserves the right to select components from various vendors to achieve the Bluetooth module functionality. Such selectionswill still guarantee that all mechanical specifications and module certifications are maintained. The CYBT-213043-02 will be held withinthe physical dimensions shown in the mechanical drawings in Figure 2 on page 5. All dimensions are in millimeters (mm).Table 1.  Module Design DimensionsSee Figure 2 for the mechanical reference drawing for CYBT-213043-02.Dimension Item SpecificationModule dimensions Length (X) 12.00 ± 0.15 mmWidth (Y) 16.61 ± 0.15 mmAntenna location dimensions Length (X) 12.00 mmWidth (Y) 4.55 mmPCB thickness Height (H) 0.50 ± 0.10 mmShield height Height (H) 1.20 mm typicalMaximum component height Height (H) 0.80 mm typicalTotal module thickness (bottom of module to top of shield) Height (H) 1.70 mm typical
Document Number: 002-26540 Rev. **  Page 5 of 45PRELIMINARY CYBT-213043-02Figure 2.  Module Mechanical DrawingBottom View (Seen from Bottom)Side ViewTop View (Seen from Top)Note1. No metal should be located beneath or above the antenna area. Only bare PCB material should be located beneath the antenna area. For more information on the recommended host PCB layout, see “Recommended Host PCB Layout” on page 7.
Document Number: 002-26540 Rev. **  Page 6 of 45PRELIMINARY CYBT-213043-02Pad Connection InterfaceAs shown in the bottom view of Figure 2 on page 5, the CYBT-213043-02 has 28 connections to a host board via solder pads (SP).Table 2 and Figure 3 detail the solder pad length, width, and pitch dimensions of the CYBT-213043-02 module. Figure 3.  Solder Pad Dimensions (Seen from Bottom)To maximize RF performance, the host layout should follow these recommendations:1. Antenna Area Keepout: The host board directly below the antenna area of the Cypress module (see Figure 2 on page 5) mustcontain no ground or signal traces. This keep out area requirement applies to all layers of the host board. 2. Module Placement: The ideal placement of the Cypress Bluetooth module is in a corner of the host board with the PCB antennalocated at the far corner. This placement minimizes the additional recommended keep out area stated in item 3 below. Refer toAN96841 for module placement best practices.3. Optional Keepout: To maximize RF performance, the area immediately around the Cypress Bluetooth module PCB antenna maycontain an additional keep out area, where there are no grounding or signal traces. The keep out area applies to all layers of thehost board. The recommended dimensions of the host PCB keep out area are shown in Figure 4 (dimensions are in mm).Figure 4.  Optional Additional Host PCB Keep Out Area Around the CYBT-213043-02 PCB AntennaTable 2.  Connection DescriptionName Connections Connection Type Pad Length Dimension Pad Width Dimension Pad PitchSP 35 Solder Pad 1.02 mm 0.61 mm 0.90 mmSolder Pad Connections (Seen from Bottom)Optional Host PCB KeepOut Area Around PCB An-tenna(Seen from Bottom)
Document Number: 002-26540 Rev. **  Page 7 of 45PRELIMINARY CYBT-213043-02Recommended Host PCB LayoutFigure 5, Figure 6, Figure 7, and Table 3  provide details that can be used for  the recommended host PCB  layout pattern for  theCYBT-213043-02. Dimensions are in millimeters unless otherwise noted. Pad length of 1.27 mm (0.633 mm from center of the padon either side) shown in Figure 7 is the minimum recommended host pad length. The host PCB layout pattern can be completed usingeither Figure 5, Figure 6, or Figure 7. It is not necessary to use all figures to complete the host PCB layout pattern. Figure 5.  CYBT-213043-02 Host Layout (Dimensioned)  Figure 6.  CYBT-213043-02 Host Layout (Relative to Origin)Top View (Seen on Host PCB)Top View (Seen on Host PCB)
Document Number: 002-26540 Rev. **  Page 8 of 45PRELIMINARY CYBT-213043-02Table 3 provides the center location for each solder pad on the CYBT-213043-02. All dimensions are referenced to the center of thesolder pad. Refer to Figure 7 for the location of each module solder pad. Table 3.  Module Solder Pad Location Figure 7.  Solder Pad Reference LocationSolder Pad(Center of Pad)Location (X,Y) from Orign (mm)Dimension from Orign (mils)1 (0.38, 4.85) (14.96, 190.94)2 (0.38, 5.75) (14.96, 226.38)3 (0.38, 6.65) (14.96, 261.81)4 (0.38, 7.56) (14.96, 297.64)5 (0.38, 8.46) (14.96, 333.07)6 (0.38, 9.36) (14.96, 368.50)7 (0.38, 10.26) (14.96, 403.94)8 (0.38, 11.16) (14.96, 439.37)9 (0.38, 12.07) (14.96, 475.20)10 (0.38, 12.97) (14.96, 510.63)11 (0.38, 13.87) (14.96, 546.06)12 (0,38, 14.77) (14.96, 581.49)13 (1.49, 16.23) (58.66, 638.98)14 (2.39, 16.23) (94.09, 638.98)15 (3.30, 16.23) (129.92, 638.98)16 (4.20, 16.23) (165.35, 638.98)17 (5.10, 16.23) (200.79, 638.98)18 (6.00, 16.23) (236.22, 638.98)19 (6.90, 16.23) (271.65, 638.98)20 (7.80, 16.23) (307.09, 638.98)21 (8.71, 16.23) (342.91, 638.98)22 (9.61, 16.23) (378.35, 638.98)23 (10.51, 16.23) (413.78, 638.98)24 (11.62, 14.47) (457.48, 581.49)25 (11.62, 13.87) (457.48, 546.06)26 (11.62, 12.97) (457.48, 510.63)27 (11.62, 12.07) (457.48, 475.20)28 (11.62, 11.16) (457.48, 439.37)29 (11.62, 10.26) (457.48, 403.94)30 (11.62, 9.36) (457.48, 368.50)31 (11.62, 8.46) (457.48, 333.07)32 (11.62, 7.56) (457.48, 297.64)33 (11.62, 6.65) (457.48, 261.81)34 (11.62, 5.75) (457.48, 226.38)35 (11.62, 4.85) (457.48, 190.94)Top View (Seen on Host PCB)
Document Number: 002-26540 Rev. **  Page 9 of 45PRELIMINARY CYBT-213043-02Module ConnectionsTable 4 details the solder pad connection definitions and available functions for each connection pad. The GPIO connections availableon the CYBT-213043-02 can be configured to any of the input or output functions listed in Table 5. Table 4 specifies any function thatis  required  to  be  used  on a  specific  solder  pad,  and  also  identifies  SuperMux capable GPIOs  that  can  be  configured  using  theModusToolbox device configurator. Table 4.  CYBT-213043-02 Solder Pad Connection Definitions Pad  Pad Name Silicon Pin Name XTALI/O ADC GPIO SuperMux Capable[2]1 GND GND Ground2 VDD VDDIO Power Supply Input (1.71V ~ 3.63V)3 XRES RST_N External Reset (Active Low)4 P29 P29 - IN10 ✓✓ see Table 55P32 P32 - IN7 ✓✓ see Table 56P27 P27 - - ✓✓ see Table 57P37 P37 - IN2 ✓✓ see Table 58P28 P28 - IN11 ✓✓ see Table 59P0 P0 - IN29 ✓✓ see Table 510 P1 P1 - IN28 ✓✓ see Table 511 P10 P10 - IN25 ✓✓ see Table 512 P13 P13 - IN22 ✓✓ see Table 513 GND GND Ground14 P12 P12 - IN23 ✓✓ see Table 515 P11 P11 - IN24 ✓✓ see Table 516 P9 P9 - IN26 ✓✓ see Table 517 P14 P14 - IN21 ✓✓ see Table 518 P17 P17 - IN18 ✓✓, see Table 519 P5 P5 - - ✓✓ see Table 520 P6 P6 - - ✓✓ see Table 521 P4 P4 - - ✓ ✓ see Table 522 P2 P2 - - ✓✓ see Table 523 P3 P3 - - ✓✓ see Table 524 XTALI_32K XTALI_32K External Oscillator Input (32KHz) -- -25 XTALO_32K XTALO_32K External Oscillator Output (32KHz) -- -26 P15 P15 - IN20 ✓✓ see Table 527 P8 P8 - IN27 ✓✓ see Table 528 UART_CTS_N UART_CTS_N UART (HCI UART) Clear To Send Input Only29 UART_RTS_N UART_RTS_N UART (HCI UART) Request To Send Output Only30 UART_TXD UART_TXD UART (HCI UART) Transmit Data Only31 UART_RXD UART_RXD UART (HCI UART) Receive Data Only32 HOST_WAKE HOST_WAKE A signal from the CYBT-213043-02 module to the host indicating that the Bluetooth device requires attention.33 DEV_WAKE DEV_WAKE A signal from the host to the CYBT-213043-02 module indicating that the host requires attention.34 P26 P26 - - ✓✓ see Table 535 GND GND GroundNote2. The CYBT-213043-02 can configure GPIO connections to any Input/Output function described in Table 5 using the ModusToolbox Device Configurator.
Document Number: 002-26540 Rev. **  Page 10 of 45PRELIMINARY CYBT-213043-02Table 5 details the available Input and Output functions that are configurable to any solder pad in Table 4 that are marked as SuperMuxcapable.Table 5.  GPIO SuperMux Input and Output FunctionsFunction Input or Output Function Type GPIOs Required Function Connection DescriptionSPI 1 Input/Output Serial Communication(Master or Slave) 4 ~ 7SPI 1 ClockSPI 1 Chip SelectSPI 1 MOSISPI 1 MISOSPI 1 I/O 2 (Quad SPI)SPI 1 I/O 3 (Quad SPI)SPI 1 InterruptSPI 2 Input/Output Serial Communication(Master or Slave) 4 ~ 7SPI 2 ClockSPI 2 Chip SelectSPI 2 MOSISPI 2 MISOSPI 2 I/O 2 (Quad SPI)SPI 2 I/O 3 (Quad SPI)SPI 2 InterruptPUARTInput Serial Communication Input4Peripheral UART RXPeripheral UART CTSOutput Serial Communication Output Peripheral UART TXPeripheral UART RTSI2C Input/Output Serial Communication(Master or Slave) 2I2C ClockI2C DataPCM In Input Audio Input Communication 3PCM InputPCM ClockPCM SyncPCM Out Output Audio Output Communication 3PCM OutputPCM ClockPCM SyncI2S In Input Audio Input Communication 3I2S DI, Data InputI2S WS, Word SelectI2S ClockI2S Out Output Audio Output Communication 3I2S DO, Data OutputI2S WS, Word SelectI2S ClockPDM Input Microphone 1 ~ 2 PDM Input Channel 1PDM Input Channel 2PWM Output Pulse Width Modulator 1 ~ 6PWM Channel 0PWM Channel 1PWM Channel 2PWM Channel 3PWM Channel 4PWM Channel 5
Document Number: 002-26540 Rev. **  Page 11 of 45PRELIMINARY CYBT-213043-02Connections and Optional External ComponentsPower Connections (VDD)The CYBT-213043-02 contains one power supply connection, VDD. VDD accepts a supply input of 1.71 V to 3.63 V. Table 12 providesthis specification. The maximum power supply ripple for this power connection is 100 mV, as shown in Table 12. External Reset (XRES)The CYBT-213043-02 has an integrated power-on reset circuit which completely resets all circuits to a known power-on state. Thisaction can also be invoked by an external reset signal, forcing it into a power-on reset state. XRES is an active-low input signal onthe CYBT-213043-02 module (solder pad 3). The CYBT-213043-02 does not require external pull-up resistors on the XRES inputRefer to Figure 10 on page 17 for Power On and XRES operation and timing requirements during power on events.HCI UART ConnectionsThe recommendations in this section apply to the HCI UART (Solder Pads 28, 29, 30, and 31). For full UART functionality, all UARTsignals must be connected to the Host device. If full UART functionality is not being used, and only UART RXD and TXD are desiredor capable, then the following connection considerations should be followed for UART RTS and CTS: ■UART RTS: Can be left floating, pulled low, or pulled high. RTS is not critical for initial firmware uploading at power on. ■UART CTS: Must be pulled low to bypass flow control and to ensure that continuous data transfers are made from the host to themodule.External Component RecommendationPower Supply CircuitryIt is not required to place any power supply decoupling or noise reduction circuitry on the host PCB. If desired, an external ferrite beadbetween the supply and the module connection can be included. The ferrite bead should be positioned as close as possible to themodule pad connection. If used, the recommended ferrite bead value is 330 , 100 MHz. (Murata BLM21PG331SN1D).
Document Number: 002-26540 Rev. **  Page 12 of 45PRELIMINARY CYBT-213043-02Figure 8 illustrates the CYBT-213043-02 schematic.Figure 8.  CYBT-213043-02 Schematic Diagram
Document Number: 002-26540 Rev. **  Page 13 of 45PRELIMINARY CYBT-213043-02Critical Components ListTable 6 details the critical components used in the CYBT-213043-02 module.Table 6.  Critical Component ListAntenna DesignTable 7 details the PCB trace antenna used in the CYBT-213043-02 module. Table 7.  PCB Antenna SpecificationsComponent Reference Designator DescriptionSilicon  U1 62-pin QFN Bluetooth Silicon Device - CYW20819Crystal Y1 24.000 MHz, 8PFItem DescriptionFrequency Range 2400–2500 MHzPeak Gain –0.5 dBi typicalReturn Loss 10 dB minimum
Document Number: 002-26540 Rev. **  Page 14 of 45PRELIMINARY CYBT-213043-02Bluetooth Baseband CoreThe Bluetooth Baseband Core (BBC) implements all time-critical functions required for high-performance Bluetooth operation. TheBBC manages the buffering, segmentation, and routing of data for all connections. It prioritizes and schedules all RX/TX activitiesincluding  adv,  paging,  scanning,  and  servicing  of  connections.  In  addition  to  these  functions,  it  independently  handles  the  hostcontroller interface (HCI) including all commands, events, and data flowing over HCI. The core also handles symbol timing, forwarderror correction (FEC), header error control (HEC), cyclic redundancy check (CRC), authentication, data encryption/decryption, anddata whitening/dewhitening.Table 8.  Bluetooth FeaturesBQB and Regulatory Testing SupportThe CYBT-213043-02 fully supports Bluetooth Test mode as described in Part I:1 of the Specification of the Bluetooth System Version3.0. This includes the transmitter tests, normal and delayed loop back tests, and reduced hopping sequence. In  addition  to  the  standard  Bluetooth  Test  Mode,  the  CYBT-213043-02  also  supports  enhanced  testing  features  to  simplify  RFdebugging and qualification and type-approval testing. These features include:■Fixed frequency carrier wave (unmodulated) transmission❐Simplifies some type-approval measurements (Japan)❐Aids in transmitter performance analysis■Fixed frequency constant receiver mode❐Receiver output directed to I/O pin❐Allows for direct BER measurements using standard RF test equipment❐Facilitates spurious emissions testing for receive mode■Fixed frequency constant transmission❐8-bit fixed pattern or PRBS-9❐Enables modulated signal measurements with standard RF test equipmentBluetooth 1.0 Bluetooth 1.2   Bluetooth 2.0Basic Rate Interlaced Scans EDR 2 Mbps and 3 MbpsSCO Adaptive Frequency Hopping –Paging and Inquiry eSCO –Page and Inquiry Scan – –Sniff – –Bluetooth 2.1  Bluetooth 3.0 Bluetooth 4.0Secure Simple Pairing Unicast Connectionless Data Bluetooth Low EnergyEnhanced Inquiry Response Enhanced Power Control –Sniff Subrating  eSCO –Bluetooth 4.1   Bluetooth 4.2 Bluetooth 5.0Low Duty Cycle Advertising Data Packet Length Extension LE 2 MbpsDual Mode LE Secure Connection Slot Availability MaskLE Link Layer Topology  Link Layer Privacy High Duty Cycle Advertising
Document Number: 002-26540 Rev. **  Page 15 of 45PRELIMINARY CYBT-213043-02Power Management UnitFigure 9 shows the CYW20819 power management unit (PMU) block diagram. The CYW20819 includes an integrated buck regulator,a bypass LDO, a capless LDO for digital circuits and a separate LDO for RF. The bypass LDO automatically takes over from the buckonce Vbat supply falls below 2.1 V.The voltage levels shown in this figure are the default settings; the firmware may change voltage levels based on operating conditions.Figure 9.  Default Usage Mode
Document Number: 002-26540 Rev. **  Page 16 of 45PRELIMINARY CYBT-213043-02Integrated Radio TransceiverThe CYBT-213043-02 has an integrated radio transceiver that has been designed to provide low power operation in the globallyavailable 2.4 GHz unlicensed ISM band. It is fully compliant with Bluetooth Radio Specification 3.0 and meets or exceeds the require-ments to provide the highest communication link quality of service.Transmitter PathCYBT-213043-02 features a fully integrated transmitter. The baseband transmit data is GFSK modulated in the 2.4 GHz ISM band.Digital ModulatorThe digital modulator performs the data modulation and filtering required for the GFSK signal. The fully digital modulator minimizesany frequency drift or anomalies in the modulation characteristics of the transmitted signal.Power AmplifierThe CYBT-213043-02 has an integrated power amplifier (PA) that can transmit up to +4 dBm for class 2 operation.Receiver PathThe receiver  path uses a  low IF scheme to downconvert the  received signal for  demodulation  in the  digital demodulator and  bitsynchronizer. The receiver path provides a high degree of linearity, and an extended dynamic range to ensure reliable operation inthe noisy 2.4 GHz ISM band. The front-end topology, which has built-in out-of-band attenuation, enables the CYBT-213043-02 to beused in most applications without off-chip filtering.Digital Demodulator and Bit SynchronizerThe  digital  demodulator  and  bit  synchronizer  take the  low-IF  received  signal  and  perform  an  optimal frequency  tracking  and  bitsynchronization algorithm.Receiver Signal Strength IndicatorThe radio portion of the CYBT-213043-02 provides a receiver signal strength indicator (RSSI) to the baseband. This enables thecontroller to take part in a Bluetooth power-controlled link by providing a metric of its own receiver signal strength to determine whetherthe transmitter should increase or decrease its output power.Local OscillatorThe local oscillator (LO) provides fast frequency hopping (1600 hops/second) across the band. The CYBT-213043-02 uses an internalloop filter.
Document Number: 002-26540 Rev. **  Page 17 of 45PRELIMINARY CYBT-213043-02Microcontroller UnitThe CYBT-213043-02 includes a Cortex-M4 processor with 1 MB of program ROM, 160 KB of data RAM, 16 KB of patch RAM, and256 KB of flash. The CM4 has a maximum speed of 96 MHz. The 256 KB of flash is supported by an 8 KB cache allowing direct codeexecution from flash at near maximum speed and low power consumption.The CM4 runs all the BT layers as well as application code. The ROM includes LMAC, HCI, L2CAP, GATT, as well as other stacklayers freeing up most of the flash for application usage. A standard serial wire debug (SWD) interface provides debugging support. External ResetFigure 10 shows power on and reset timing of the CYBT-213043-02. After VBAT is applied and reset is inactive, the internal buckturns on, followed by the RF and Digital LDOs. Once the LDO outputs have stabilized, the PMU allows the digital core to come out ofreset. As shown in the figure, external reset can be applied at any time subsequent to power up.Figure 10.  Reset Timing32-kHz Crystal OscillatorThe CYBT-213043-02 includes connections for an external 32-kHz oscillator to provide accurate timing during low power operations.Figure 11 shows the 32-kHz XTAL oscillator with external components and Tab le 9 lists the oscillator characteristics. This oscillatorcan be operated with a 32 kHz or 32.768-kHz crystal oscillator or be driven with a clock input at similar frequency. The XTAL musthave an accuracy of ±250 ppm or better per the BT spec over temperature and including aging. The default component values are:R1 = 10 MO and C1 = C2 = ~6 pF. The values of C1 and C2 are used to fine-tune the oscillator.Figure 11.  32 kHz Oscillator Block Diagram
Document Number: 002-26540 Rev. **  Page 18 of 45PRELIMINARY CYBT-213043-02Power ModesThe CYBT-213043-02 support the following HW power modes are supported:■Active mode - Normal operating mode in which all peripherals are available and the CPU is active.■Idle mode - CPU is paused.■Sleep mode - All systems clocks idle except for LPO. The device can wake up either after a programmed period of time has expired or if an external event is received via one of the GPIOs. In Sleep mode, the CPU is in WFI (wait for interrupt) and the HCLK is not running. The PMU determines if the other clocks can be turned off and does accordingly. The state of the device is retained, the internal LDOs run at a lower voltage (voltage is managed by the PMU), and SRAM is retained. ■PDS (Power Down Sleep) mode - radio powered down and digital core mostly powered down except for RAM, registers, and some core logic. CYBT-213043-02 can wake up either after a programmed period of time has expired or if an external event is received via one of the GPIO.■ePDS (extended PDS) - This power mode is an extension of PDS Mode. In this mode, only the main RAM and ePDS control circuitry retains power. As in other modes, the CYBT-213043-02 can wake up either after a programmed period or upon receiving an external event.■HIDOFF (Deep Sleep) mode - Core, radio, and regulators powered down. Only the LHL IO domain is powered. In this mode, the CYBT-213043-02 can be woken up either by an event on one of the GPIOs or after a certain amount of time has expired. After wakeup, the part will go through full FW initialization although it will retain enough information to determine that it came out of HID-Off and the event the caused the wake up. The LPO and RTC are turned off in the HIDOFF power mode. Transition between power modes is handled by the on-chip firmware with host/application involvement. Refer to Firmware Section fordetails.FirmwareThe CYBT-213043-02 ROM firmware runs on a real time operating system and handles the programming and configuration of allon-chip hardware functions as well as the BT/LE baseband, LM, HCI, GATT, ATT, L2CAP, and SDP layers. The ROM also includesdrivers for on-chip peripherals as well as handling on-chip power management functions including transitions between different powermodes. The ROM also supports OTA firmware update.The CYBT-213043-02 is fully supported by the Cypress ModusToolbox IDE. ModusToolbox releases provide latest ROM patches,drivers, and sample applications allowing customized applications using the CYBT-213043-02 to be built quickly and efficiently.WatchdogCYBT-213043-02 includes an onboard watchdog with a period of approximately 4 seconds. The watchdog generates an interrupt tothe Firmware after 2 seconds of inactivity and resets the device after 4 seconds.Lockout FunctionalityThe CYBT-213043-02 powers up with JTAG and SWD access to flash and RAM is disabled. After reset, FW checks OCF for thepresence of a security lockout field. If present, FW leaves JTAG and SWD Flash and RAM access disabled and also blocks any HCIcommands from reading the raw  contents  of the RAM or  Flash.  This  provides  an  effective way  of  protection  against  tampering,dumping, probing, or reverse engineering of the user application stored in the on-chip flash. The only firmware upgrade path in thisscenario is secure over-the-air (OTA) update. The security field can be programmed in the factory after all programming and testing has been done. True Random Number GeneratorThe CYBT-213043-02 includes a hardware TRNG (True Random Number Generator). Applications can access the random numbergenerator via the firmware driver. Table 9.  XTAL Oscillator CharacteristicsParameter Symbol Conditions Minimum Typical Maximum UnitOutput frequency Foscout – – 32.768 – kHzFrequency tolerance – Over temperature and aging – – 250 ppmXTAL drive level Pdrv For crystal selection – – 0.5 WXTAL series resistance Rseries For crystal selection – – 70 kXTAL shunt capacitance Cshunt For crystal selection – – 2.2 pFLoad capacitance ClFor crystal selection – –6 - pF
Document Number: 002-26540 Rev. **  Page 19 of 45PRELIMINARY CYBT-213043-02Peripherals and Communication InterfacesI2C The CYBT-213043-02 provides a 2-pin I2C master/slave interface to communicate with I2C compatible peripherals. The followingtransfer clock rates are supported:■100 kHz■400 kHz■800 kHz (Not a standard I2C-compatible speed)■1 MHz (Compatibility with high-speed I2C-compatible devices is not guaranteed)The I2C compatible master is capable for doing read, write, write followed by read, and read followed by write operations whereread/write can be up to 64 bytes.SCL and SDA lines can be routed to any of the configurable GPIOs (as indicated in Table 4), allowing for flexible system configuration.When used as SCL/SDA the GPIOs go into open drain mode and require an external pull-up for proper operation. BSC does notsupport multimaster capability or flexible wait-state insertion by either master or slave devices.HCI UART InterfaceCYBT-213043-02 includes a UART interface for factory programming as well as when operating as a BT HCI device in a system withan external host. The UART physical interface is a standard, 4-wire interface (RX, TX, RTS, and CTS) with adjustable baud rates from115200  bps  to  3  Mbps. Typical  rates  are  115200,  921600,  1500000,  and  3,000,000  bps  although  intermediate  speeds  are  alsoavailable. Support for changing the baud rate during normal HCI UART operation is included through a vendor-specific command.The CYBT-213043-02 UART operates correctly with the host UART as long as the combined baud rate error of the two devices iswithin ±5%. The UART interface CYBT-213043-02 has a 1040-byte receive FIFO and a 1040-byte transmit FIFO to support enhanceddata rates. The interface supports the Bluetooth UART HCI (H4) specification. The default baud rate for H4 is 115.2 kbaud.During HCI Mode, the DEV_WAKE signal can be programmed to wake up the CYBT-213043-02 or allow the CYBT-213043-02 tosleep when radio activities permit. The CYBT-213043-02 can also wake up the host as needed or allow the host to sleep via theHOST_WAKE signal. Combined, the two signals allow the host and the CYBT-213043-02 to optimize system power consumption byallowing independent control of low power modes. DEV_WAKE and HOST_WAKE signals can be enabled  via a  vendor-specificcommand.The FW UART driver allows applications to select different baud rates. Peripheral UART InterfaceThe CYBT-213043-02 has a second UART that may be used to interface to peripherals. Functionally, the peripheral UART is the sameas the HCI UART except for 256-byte TX/RX FIFOs. The peripheral UART is accessed through the I/O ports, which can be configuredindividually and separately for each functional pin. The CYBT-213043-02 can map the peripheral UART to any LHL GPIO.Serial Peripheral InterfaceThe CYBT-213043-02 has two independent SPI interfaces. Both interfaces support single, dual, and Quad Mode SPI operations.Either interface can be a master or a slave. Each interface has a 64-byte transmit buffer and a 64-byte receive buffer. To support moreflexibility for user applications, the CYBT-213043-02 has optional I/O ports that can be configured individually and separately for eachfunctional pin.SPI IO voltage depends on VDDO/VDDM.
Document Number: 002-26540 Rev. **  Page 20 of 45PRELIMINARY CYBT-213043-02ADC PortThe CYBT-213043-02 includes a - ADC designed for audio and DC measurements. The ADC can measure the voltage on 15GPIOs (P0, P1, P8-P15, P17, P28, P29, P32, P37). When used for analog inputs, the GPIOs must be placed in digital input disablemode to disconnect the digital circuit from the pin and avoid leakage. The internal bandgap reference has ±5% accuracy withoutcalibration.  Calibration  and  digital  correction  schemes  can  be  applied  to  reduce  ADC  absolute  error  and  improve  measurementaccuracy in Direct Current (DC) Mode.The application can access the ADC through the ADC driver included in the firmware.The following CYBT-213043-02 module solder pads can be used as ADC inputs:■Pad 4: P29, ADC Input Channel 10■Pad 5: P32, ADC Input Channel 7■Pad 7: P37, ADC Input Channel 2■Pad 8: P28, ADC Input Channel 11■Pad 9: P0, ADC Input Channel 29■Pad 10: P13, ADC Input Channels 28■Pad 11: P10, ADC Input Channel 25■Pad 12: P13, ADC Input Channel 22■Pad 14: P12, ADC Input Channel 23■Pad 15: P11, ADC Input Channels 24■Pad 16: P9, ADC Input Channels 26■Pad 17: P14, ADC Input Channels 21■Pad 18: P17, ADC Input Channels 18■Pad 26: P15, ADC Input Channels 20■Pad 27: P8, ADC Input Channels 27GPIO PortThe CYBT-213043-02 has a maximum of 22 GPIOs. All GPIOs support the following: ■Programmable pull-up/down of approximately 45 KW.■Input disable, allowing pins to be left floating or analog signals connected without risk of leakage.■Source/sink 8 mA at 3.3 V and 4 mA at 1.8 V.■P26/P27/P28/P29 can sink/source 16 mA at 3.3 V and 8 mA at 1.8 V.Most peripheral functions can be assigned to any GPIO using the ModusToolbox Device Configurator. For details on the functionsthat are assignable via the ModusToolbox Device Configurator, refer to Table 5. The following list details the GPIOs that are available on the CYBT-213043-02 module: ■P0-P6, P8-P15, P17, P26-P29, P32, and P37
Document Number: 002-26540 Rev. **  Page 21 of 45PRELIMINARY CYBT-213043-02PWMThe CYBT-213043-02 has six internal PWMs, labeled PWM0-5. The PWM module consists of the following:■Each of the six PWM channels contains the following registers:❐16-bit initial value register (read/write)❐16-bit toggle register (read/write)❐16-bit PWM counter value register (read)■PWM configuration register shared among PWM0–5 (read/write). This 18-bit register is used:❐To configure each PWM channel❐To select the clock of each PWM channel ❐To change the phase of each PWM channelThe application can access the PWM module through the FW driver.Figure 12 shows the structure of one PWM channel.Figure 12.  PWM Block DiagramPDM MicrophoneThe CYBT-213043-02 accepts a -based one-bit pulse density modulation (PDM) input stream and outputs filtered samples at either8 kHz or 16 kHz sampling rates. The PDM signal derives from an external kit that can process analog microphone signals and generatedigital signals. The PDM input shares the filter path with the auxADC. Two types of data rates can be supported:■8 kHz■16 kHzThe external digital microphone takes in a 2.4-MHz clock generated by the CYBT-213043-02 and outputs a PDM signal, which isregistered by the PDM interface with either the rising or falling edge of the 2.4-MHz clock selectable through a programmable controlbit. The design can accommodate two simultaneous PDM input channels, so stereo voice is possible.
Document Number: 002-26540 Rev. **  Page 22 of 45PRELIMINARY CYBT-213043-02I2S InterfaceThe CYBT-213043-02 supports a single I2S digital audio port. with both master and slave modes. The I2S signals are:■I2S Clock: I2S SCK ■I2S Word Select: I2S WS■I2S Data Out: I2S DO■I2S Data In: I2S DII2S SCK and I2S WS become outputs in master mode and inputs in slave mode, while I2S DO always stays as an output. The channelword length is 16 bits and the data is justified so that the MSN of the left-channel data is aligned with the MSB of the I2S bus, per I2SSpecifications. The MSB of each data word is transmitted one bit clock cycle after the I2S WS transition, synchronous with the fallingedge of bit clock. Left Channel data is transmitted when I2S WS is low, and right-channel data is transmitted when I2S WS is high.Data bits sent by the CYBT-213043-02 are synchronized with the falling edge of I2S SCK and should be sampled by the receiver onthe rising edge of the I2S SCK.The clock rate in master mode is either one of the following:■32 kHz × 32 bits per frame = 1024 kHz■32 kHz × 50 bits per frame = 1600 kHzThe master clock is generated from the reference clock using an N/M clock divider. In the slave mode, any clock rate is supported upto a maximum of 3.072 MHz.Note: The PCM interface shares HW with the I2S interface and only one can be used at a given time. PCM InterfaceThe CYBT-213043-02 includes a PCM interface that can connect to linear PCM codec devices in master or slave mode. In mastermode, the CYBT-213043-02 generates the PCM_CLK and PCM_SYNC signals. In slave mode, these signals are provided by anothermaster on the PCM interface and are inputs to the CYBT-213043-02.The configuration of the PCM interface may be adjusted by thehost through the use of vendor-specific HCI commands.Note: The PCM interface shares HW with the I2S interface and only one can be used at a given time. Note: Only audio source (other than SCO) use cases are supported on 20819 at this time.Slot MappingThe CYBT-213043-02 supports up to three simultaneous full-duplex channels through the PCM Interface. These three channels aretime-multiplexed onto the single PCM interface by using a time-slotting scheme where the 8 kHz or 16 kHz audio sample interval isdivided into as many as 16 slots. The number of slots is dependent on the selected interface rate (128 kHz, 512 kHz, or 1024 kHz).The corresponding number of slots for these interface rates is 1, 2, 4, 8, and 16, respectively. The PCM data output driver tristates itsoutput on unused slots to allow other devices to share the same PCM interface signals. The data output driver tristates its output afterthe falling edge of the PCM clock during the last bit of the slot.Frame SynchronizationThe CYBT-213043-02 supports both short- and long-frame synchronization in both master and slave modes. In short frame synchro-nization mode, the frame synchronization signal is an active-high pulse at the audio frame rate that is a single-bit period in width andis synchronized to the rising edge of the bit clock. The PCGM slave looks for a high on the falling edge of the bit clock and expectsthe first bit of the first slot to start at the next rising edge of the clock. In long-frame synchronization mode, the frame synchronizationsignal is again an active-high pulse at the audio frame rate; however, the duration is three bit periods and the pulse starts coincidentwith the first bit of the first slot.Data FormattingThe CYBT-213043-02 may be configured to generate and accept several different data formats. For conventional narrow band speechmode, the CYBT-213043-02 uses 13 of the 16 bits in each PCM frame. The location and order of these 13 bits can be configured tosupport various data formats on the PCM interface. The remaining three bits are ignored on the input and may be filled with 0s, 1s, asign bit, or a programmed value on the output. The default format is 13-bit 2’s complement data, left justified, and clocked MSB first.
Document Number: 002-26540 Rev. **  Page 23 of 45PRELIMINARY CYBT-213043-02Electrical CharacteristicsThe absolute maximum ratings in the following table indicate levels where permanent damage to the device can occur, even if theselimits are exceeded for only a brief duration. Functional operation is not guaranteed under these conditions. Operation at absolutemaximum conditions for extended periods can adversely affect long-term reliability of the device..The CYBT-213043-02 uses an onboard low voltage detector to shut down the device when supply voltage (VDDBAT3V) drops belowthe operating range.Table 10.  Silicon Absolute Maximum RatingsRequirement Parameter Specification UnitMin. Nom. Max.Maximum Junction Temperature  – – TBD °CVDDO1/VDDO2  –0.5 – 3.795 VIFVDD/PLLVDD/VCOVDD/VDDC  –0.5 – 1.38 VPMUAVDD/SR_PVDD  –0.5 – 3.795 VDIGLDO_VDDIN  –0.5 – 1.65 VRFLDO_VDDIN  –0.5 – 1.65 VMIC_AVDD  –0.5 – 3.795 VTable 11.  ESD/Latch-upRequirement Parameter Specification UnitMin. Nom. Max.ESD Tolerance HBM (Silicon) –2000 – 2000 VESD Tolerance CDM (Silicon) –500 – 500 VLatch-up  – 200 – mATable 12.  Power Supply SpecificationsParameter Conditions Min. Typical Max. UnitVDD input Module Input 1.76 3.0 3.63 VVDD Ripple Module Input Ripple (VDD) – – 100 mVVBAT Input Internal to Module (not accessible) 1.90 3.0 3.6 VPMU turn-on time VBAT is ready. – – 300 sTable 13. Shutdown Voltage (Brown Out)Parameter Specification UnitMin. Typ. Max.VSHUT 1.54 1.62 1.7 V
Document Number: 002-26540 Rev. **  Page 24 of 45PRELIMINARY CYBT-213043-02Current ConsumptionTable 14 provides the current consumption measurements taken at the input of LDOIN and VDDIO combined (LDOIN = VDDIO =3.0 V).Silicon Core Buck RegulatorTable 14.  Current ConsumptionOperational Mode Conditions Typical UnitHCI 48 MHz with Pause 1.3mA48 MHz without Pause 2.55RX Continuous RX 5.9TX Continuous TX - 4 dBm 5.8PDS – 16.5AePDS All RAM retained 8.7HID-Off (SDS) 32 kHz XTAL on 1.75Table 15. Core Buck RegulatorParameter Conditions Min. Typ. Max. UnitInput Supply, VBAT DC Range 1.62 3.0 3.63 VOutput Current Active Mode – < 60 100 mAPDS Mode – < 60 70Output VoltageActive Mode 1.1 1.26 1.4VPDS Mode, 40 mV min regulation window. 0.76 0.94 Avg(0.92-0.96) 1.4Output Voltage AccuracyActive Mode, includes line and load regulation.Before trim:After trim:–4–2 –+4+2 %%Ripple VoltageActive Mode2.2 H ± 25% inductor, DCR = 114 m ± 20%4.7 F ± 10% capacitor, Total ESR < 20 m –3–mVPDS Mode 40 40 –Output Inductor, LComponents are included on module. 1.6[3] 2.2 – HOutput Capacitor, COUT 3.0[3] 4.7 – FInput Capacitor, CIN 4.0[3] 10 –Input Supply Voltage Ramp Time 0 to 3.3 V 40 – – sNote3. Minimum values represent minimums after derating due to tolerance, temperature, and voltage effects.
Document Number: 002-26540 Rev. **  Page 25 of 45PRELIMINARY CYBT-213043-02Digital LDORF LDOTable 16. Digital LDOParameter Condition Min Typ Max UnitInput Supply, DIGLDO_VDDIN Min must be met for correct operation VOUT + 20 mV 1.26 1.4 VOutput Voltage, DIGLDO_VDDOUTRange 0.9 1.2 1.275Step – 25 – mVAccuracy after trimming –2 – +2 %Dropout Voltage At max load current – – 20 mVOutput Current DC Load 0.075 40 60 mAQuiescent Current At T  85 C, VIN = 1.4 V – – 40 AOutput Load Capacitor, COUT Total trace + cap ESR must be < 80 m¶1.55[4] 2.2 – FLine Regulation 1.235 V  VIN  1.4 V – 5 10 mV/VLoad Regulation VOUT = 1.2 V, VIN = 1.26 V, 1 mA  IOUT  25 mA – – 0.44 mV/mALoad Step Error IOUT step 1 mA 20 mA @ 1 s rise/fall, COUT = 2.2 F, VIN = 1.235 V, VOUT = 1.2 V –24 – +24 mVLeakage Current Power down Mode, VIN = 1.4 V, Temp = 25 C––50nAPower down Mode, VIN = 1.4 V, Temp = 125 C––2AIn-rush Current COUT = 2.2 F, VIN = 1.4 V, VOUT = 1.2 V – – 100 mALDO Turn On Time COUT = 2.2 F, VIN = 1.4 V, VOUT = 1.2 V, IOUT = 20 mA – – 120 sPSRRCOUT = 2.2 F, 1.235V  VIN  1.4 V, VOUT = 1.2 V, IOUT = 20 mAf = 1 kHzf = 100 kHz2513 ––dBdBNote4. Minimum values represent minimums after derating due to tolerance, temperature, and voltage effects.Table 17. RF LDOParameter Conditions Min. Typ. Max. UnitInput Supply, RFLDO_VDDIN Min must be met for correct operation VOUT + 20 mV 1.26 1.4 VOutput Voltage, RFLDO_VDDOUTRange 1.1 1.2 1.275Step – 25 – mVAccuracy after trimming –2 – +2 %Dropout Voltage At max load current – – 20 mVOutput Current DC Load 0.075 20 60 mAQuiescent Current At T  85 C, VIN = 1.4 V – – 40 AOutput Load Capacitor, COUT Total trace + cap ESR must be < 80 m¶1.55[4] 2.2 – FLine Regulation 1.235 V  VIN  1.4 V – 5 10 mV/VLoad Regulation VOUT = 1.2 V, VIN = 1.26 V, 1 mA  IOUT  25 mA – – 0.44 mV/mALoad Step Error IOUT step 1 mA 20 mA @ 1 s rise/fall, COUT = 2.2 F, VIN = 1.235 V, VOUT = 1.2 V  –24 – +24 mVLeakage Current Power down Mode, VIN = 1.4 V, Temp = 25 C––50nAPower down Mode, VIN = 1.4 V, Temp = 125 C––2AIn-rush Current COUT = 2.2 F, VIN = 1.4 V, VOUT = 1.2 V  – – 100 mALDO Turn On Time COUT = 2.2 F, VIN = 1.4 V, VOUT = 1.2 V, IOUT = 20 mA – – 120 s
Document Number: 002-26540 Rev. **  Page 26 of 45PRELIMINARY CYBT-213043-02Digital I/O CharacteristicsADC CharacteristicsPSRRCOUT = 2.2 F, 1.235 V  VIN  1.4 V, VOUT = 1.2 V, IOUT = 20 mAf = 1 kHzf = 100 kHz2513 ––dBdBNoiseCOUT = 2.2 F, VIN = 1.235 V, VOUT = 1.2 V, IOUT = 20 mAf = 30 kHzf = 100 kHz––8070 nVHznVHzTable 17. RF LDO (continued)Parameter Conditions Min. Typ. Max. UnitTable 18.  Digital I/O CharacteristicsCharacteristics Symbol Minimum Typical Maximum UnitInput low voltage (VDD = 3 V) VIL ––0.8VInput high voltage (VDD = 3 V)  VIH 2.4 – – VInput low voltage (VDD = 1.8 V) VIL ––0.4VInput high voltage (VDD = 1.8 V)  VIH 1.4 – – VOutput low voltage VOL ––0.4VOutput high voltage VOH VDDO – 0.4 V – – VInput low current IIL ––1.0AInput high current IIH ––1.0AOutput low current (VDD = 3 V, VOL = 0.4 V) IOL ––4.0mAOutput low current (VDD = 3 V, VOL = 1.8 V) IOL ––2.0mAOutput high current (VDD = 3 V, VOH = 2.6 V) IOH ––8.0mAOutput high current (VDD = 1.8 V, VOH = 1.4 V) IOH ––4.0mAInput capacitance CIN ––0.4pFTable 19. Electrical CharacteristicsParameter Symbol Conditions/Comments Min. Typ. Max. UnitCurrent consumption ITOT ––23mAPower down current – At room temperature – 1 – AADC Core SpecificationADC reference voltage VREF From BG with ±3% accuracy – 0.85 – VADC sampling clock – – – 12 – MHzAbsolute error – Includes gain error, offset and distortion. Without factory calibration. ––5%Includes gain error, offset and distortion. After factory calibration. ––2%ENOB –For audio application 12 13 –BitFor static measurement 10 – –ADC input full scale FS For audio application –1.6 –For static measurement 1.8 –3.6
Document Number: 002-26540 Rev. **  Page 27 of 45PRELIMINARY CYBT-213043-02Conversion rate –For audio application 816 –kHzFor static measurement 50 100 –Signal bandwidth –For audio application 20 –8K HzFor static measurement –DC –Input impedance RIN For audio application 10 – – KWFor static measurement 500 – –Startup time –For audio application –10 –msFor static measurement –20 –sMIC PGA SpecificationsMIC PGA gain range – – 0 – 42 dBMIC PGA gain step – – – 1 – dBMIC PGA gain error – Includes part-to-part gain variation –1 – 1 dBPGA input referred noise – At 42 dB PGA gain A-weighted – – 4 VPassband gain flatness – PGA and ADC, 100 Hz–4 kHz –0.5 – 0.5 dBMIC Bias SpecificationsMIC bias output voltage – At 2.5-V supply – 2.1 – VMIC bias loading current – – – – 3 mAMIC bias noise – Refers to PGA input 20 Hz to 8 kHz, A-weighted ––3VMIC bias PSRR – at 1 kHz 40 – – dBADC SNR – A-weighted 0 dB PGA gain 78 – – dBADC THD + N – –3 dBFS input 0 dB PGA gain 74 – – dBGPIO input voltage Always lower than avddBAT – – 3.6 VGPIO source impedance[5] – Resistance – – 1 kCapacitance – – 10 pFNote5. Conditional requirement for the measurement time of 10 s. Relaxed with longer measurement time for each GPIO input channel.Table 19. Electrical Characteristics (continued)Parameter Symbol Conditions/Comments Min. Typ. Max. Unit
Document Number: 002-26540 Rev. **  Page 28 of 45PRELIMINARY CYBT-213043-02Chipset RF SpecificationsTable 20, Table 21, Table 22, and Table 23 apply to single-ended industrial temperatures. Unused inputs are left open.Table 20.  BR/EDR - Receiver RF SpecificationsParameter Mode and Conditions Min Typ Max UnitReceiver SectionFrequency range  – 2402  – 2480 MHzRX sensitivityGFSK, BDR GFSK 0.1% BER, 1 Mbps – –92[] –dBmEDR 2M – –93.5 – dBEDR 3M – –87 –Maximum input  – –20 – – dBmInterference PerformanceC/I cochannel GFSK, BDR GFSK 0.1% BER[] ––11.0 dBC/I 1 MHz adjacent channel  GFSK, BDR GFSK 0.1% BER[] ––0.0C/I 2 MHz adjacent channel GFSK, BDR GFSK 0.1% BER[] – – –30.0C/I 3 MHz adjacent channel  GFSK, BDR GFSK 0.1% BER[] – – –40.0C/I image channel GFSK, BDR GFSK 0.1% BER[] –––9.0C/I 1 MHz adjacent to image channel GFSK, BDR GFSK 0.1% BER[] – – –20.0Out-of-Band Blocking Performance (CW)[]30 MHz to 2000 MHz BDR GFSK 0.1% BER – –10.0 –dBm2000 MHz to 2399 MHz BDR GFSK 0.1% BER – –27 –2498 MHz to 3000 MHz BDR GFSK 0.1% BER – –27 –3000 MHz to 12.75 GHz BDR GFSK 0.1% BER – –10.0 –Intermodulation Performance[]BT, interferer signal level BDR GFSK 0.1% BER – – –39.0 dBmSpurious Emissions30 MHz to 1 GHz – – – –57.0 dBm1 GHz to 12.75 GHz – – – –55.0. Notes6. The receiver sensitivity is measured at BER of 0.1% on the device interface with dirty TX Off.7. Desired signal is 10 dB above the reference sensitivity level (defined as –70 dBm).8. Desired signal is 3 dB above the reference sensitivity level (defined as –70 dBm).9. Desired signal is –64 dBm Bluetooth-modulated signal, interferer 1 is –39 dBm sine wave at frequency f1, interferer 2 is –39 dBm Bluetooth-modulated signal at frequency f2, f0 = 2 * f1 – f2, and |f2 – f1| = n * 1 MHz, where n = 3, 4, or 5. For the typical case, n = 4.
Document Number: 002-26540 Rev. **  Page 29 of 45PRELIMINARY CYBT-213043-02Table 21.  BR/EDR - Transmitter RF SpecificationsParameter Min Typ Max UnitTransmitter SectionFrequency range 2402  – 2480  MHzClass 2: BR TX power – 4.0 – dBmClass 2: EDR 2M and 3M TX power – 0 –20 dB bandwidth – 930 1000 kHzAdjacent Channel Power|M – N| = 2 –  – –20 dBm|M – N| 3 [10] –  – –40Out-of-Band Spurious Emission30 MHz to 1 GHz –  –  –36.0dBm1 GHz to 12.75 GHz – – –30.01.8 GHz to 1.9 GHz – –  –47.0 5.15 GHz to 5.3 GHz  – – –47.0 LO PerformanceInitial carrier frequency tolerance  –75 – +75 kHzFrequency DriftDH1 packet  –25 – +25kHzDH3 packet –40  – +40DH5 packet  –40  – +40Drift rate  –20 – 20 kHz/50 µsFrequency DeviationAverage deviation in payload (sequence used is 00001111) 140  – 175  kHzMaximum deviation in payload (sequence used is 10101010) 115 – – Channel spacing  – 1  – MHzNote10. Meet SIG Specification.Table 22.  BLE RF SpecificationsParameter Conditions Minimum Typical Maximum UnitFrequency range N/A 2402 – 2480 MHzRX sensitivity[11] GFSK, BDR GFSK 0.1% BER 0.1% BER, 1 Mbps ––95–dBmTX power N/A – 4.0 –Mod Char: Delta F1 average N/A 225 255 275 kHzMod Char: Delta F2 max[12] N/A 99.9 – – %Mod Char: Ratio N/A 0.8 – – %Notes11. Dirty TX is Off.12. At least 99.9% of all delta F2 max frequency values recorded over 10 packets must be greater than 185 kHz.
Document Number: 002-26540 Rev. **  Page 30 of 45PRELIMINARY CYBT-213043-02Timing and AC CharacteristicsIn this section, use the numbers listed in the Reference column of each table to interpret the following timing diagrams.UART TimingFigure 13.  UART TimingTable 23.  BLE2 RF SpecificationsParameter Conditions Minimum Typical Maximum UnitRX sensitivity[13] –––89–dBmTX power – – 4.0 –Note13. 255 packet.Table 24.  UART Timing SpecificationsReference Characteristics Min. Typ. Max. Unit1  Delay time, UART_CTS_N low to UART_TXD valid. –  –  1.50 Bit periods2  Setup time, UART_CTS_N high before midpoint of stop bit. –  –  0.67 Bit periods3  Delay time, midpoint of stop bit to UART_RTS_N high.  –  –  1.33 Bit periods
Document Number: 002-26540 Rev. **  Page 31 of 45PRELIMINARY CYBT-213043-02SPI TimingThe SPI interface can be clocked up to 24 MHz.Table 25 and Figure 14 show the timing requirements when operating in SPI Mode 0 and 2.Figure 14.  SPI Timing, Mode 0 and 2Table 25.  SPI Mode 0 and 2Reference Characteristics Min. Max. Unit1 Time from master assert SPI_CSN to first clock edge 45 –ns2 Setup time for MOSI data lines 6 ¾ SCK3 Idle time between subsequent SPI transactions 1 SCK –
Document Number: 002-26540 Rev. **  Page 32 of 45PRELIMINARY CYBT-213043-02Table 26 and Figure 15 show the timing requirements when operating in SPI Mode 1 and 3.Figure 15.  SPI Timing, Mode 1 and 3Table 26.  SPI Mode 1 and 3Reference Characteristics Min. Max. Unit1 Time from master assert SPI_CSN to first clock edge 45 –ns2 Setup time for MOSI data lines 6 ¾ SCK3 Idle time between subsequent SPI transactions 1 SCK –
Document Number: 002-26540 Rev. **  Page 33 of 45PRELIMINARY CYBT-213043-02I2C Compatible Interface TimingThe specifications in Table 26 references Figure .Figure 16.  I2C Interface Timing DiagramTable 27.  I2C Interface Timing Specifications (up to 1 MHz)Reference Characteristics Minimum Maximum Unit1  Clock frequency –100kHz40080010002  START condition setup time  650  –ns3 START condition hold time  280  –4  Clock low time  650  –5  Clock high time 280  –6  Data input hold time[14] 0  –7  Data input setup time  100  –8  STOP condition setup time  280  –9  Output valid from clock  – 400 10 Bus free time[15] 650  –Notes14. As a transmitter, 125 ns of delay is provided to bridge the undefined region of the falling edge of SCL to avoid unintended generation of START or STOP conditions.15. Time that the CBUS must be free before a new transaction can start.
Document Number: 002-26540 Rev. **  Page 34 of 45PRELIMINARY CYBT-213043-02I2S Interface TimingI2S timing is shown below in Table 28, Figure 17, and Figure 18.Table 28.  Timing for I2S Transmitters and ReceiversTransmitter ReceiverNotesLower LImit Upper Limit Lower Limit Upper LimitMin Max Min Max Min Max Min MaxClock Period T Ttr –––Tr–––[16]Master Mode: Clock generated by transmitter or receiverHIGH tHC 0.35Ttr – – – 0.35Ttr – – – [17]LOWtLC 0.35Ttr – – – 0.35Ttr – – – [17]Slave Mode: Clock accepted by transmitter or receiverHIGH tHC –0.35Ttr –––0.35Ttr ––[16]LOW tLC –0.35Ttr –––0.35Ttr ––[16]Rise time tRC – – 0.15Ttr – – – – [17]TransmitterDelay tdtr – – – 0.8T – – – – [18]Hold time thtr 0–––––––[17]ReceiverSetup time tsr ––––0.2Ttr – – – [19]Hold time thr ––––0.2Ttr – – – [19]Notes16. The system clock period T must be greater than Ttr and Tr because both the transmitter and receiver have to be able to handle the data transfer rate.17. At all data rates in master mode, the transmitter or receiver generates a clock signal with a fixed mark/space ratio. For this reason, tHC and tLC are specified with respect to T.18. In slave mode, the transmitter and receiver need a clock signal with minimum HIGH and LOW periods so that they can detect the signal. So long as the minimum periods are greater than 0.35Tr, any clock that meets the requirements can be used.19. Because the delay (tdtr) and the maximum transmitter speed (defined by Ttr) are related, a fast transmitter driven by a slow clock edge can result in tdtr not exceeding tRC which means thtr becomes zero or negative. Therefore, the transmitter has to guarantee that thtr is greater than or equal to zero, so long as the clock rise-time tRC is not more than tRCmax, where tRCmax is not less than 0.15Ttr.20. To allow data to be clocked out on a falling edge, the delay is specified with respect to the rising edge of the clock signal and T, always giving the receiver sufficient setup time.21. The data setup and hold time must not be less than the specified receiver setup and hold time.
Document Number: 002-26540 Rev. **  Page 35 of 45PRELIMINARY CYBT-213043-02Figure 17.  I2S Transmitter TimingFigure 18.  I2S Receiver Timing
Document Number: 002-26540 Rev. **  Page 36 of 45PRELIMINARY CYBT-213043-02Environmental SpecificationsEnvironmental ComplianceThis Cypress BLE module is produced in compliance with the Restriction of Hazardous Substances (RoHS) and Halogen-Free (HF)directives. The Cypress module and components used to produce this module are RoHS and HF compliant.RF CertificationThe CYBT-213043-02 module is certified under the following RF certification standards:■FCC: WAP3034■ISED: 7922A-3034■MIC: TBD■CESafety CertificationThe CYBT-213043-02 module complies with the following safety regulations:■Underwriters Laboratories, Inc. (UL): Filing E331901■CSA■TUVEnvironmental ConditionsTable 29 describes the operating and storage conditions for the Cypress Bluetooth module.ESD and EMI ProtectionExposed components require special attention to ESD and electromagnetic interference (EMI).A grounded conductive layer inside the device enclosure is suggested for EMI and ESD performance. Any openings in the enclosurenear the module should be surrounded by a grounded conductive layer to provide ESD protection and a low-impedance path to ground. Device Handling: Proper ESD protocol must be followed in manufacturing to ensure component reliability.Table 29. Environmental Conditions for CYBT-213043-02Description Minimum Specification Maximum SpecificationOperating temperature 30 °C 85 °COperating humidity (relative, non-condensation) 5% 85%Thermal ramp rate – 10 °C/minuteStorage temperature –40 °C 85 °CStorage temperature and humidity – 85 °C at 85%ESD: Module integrated into system Components[22] –15 kV Air2.0 kV ContactNote22. This does not apply to the RF pins (ANT).
Document Number: 002-26540 Rev. **  Page 37 of 45PRELIMINARY CYBT-213043-02Regulatory InformationFCCFCC NOTICE:The device CYBT-213043-02 complies with Part 15 of the FCC Rules. The device meets the requirements for modular transmitterapproval as detailed in FCC public Notice DA00-1407.transmitter Operation is subject to the following two conditions: (1) This devicemay not cause harmful interference, and (2) This device must accept any interference received, including interference that may causeundesired operation.CAUTION:The FCC requires the user to be notified that any changes or modifications made to this device that are not expressly approved byCypress Semiconductor may void the user's authority to operate the equipment.This equipment has been tested and found to comply with the limits for a Class B digital device, pursuant to Part 15 of the FCC Rules.These limits are designed to provide reasonable protection against harmful interference in a residential installation. This equipmentgenerates uses and can radiate radio frequency energy and, if not installed and used in accordance with the instructions, may causeharmful interference to radio communications. However, there is no guarantee that interference will not occur in a particular installation.If this equipment does cause harmful interference to radio or television reception, which can be determined by turning the equipmentoff and on, the user is encouraged to try to correct the interference by one or more of the following measures:■Reorient or relocate the receiving antenna. ■Increase the separation between the equipment and receiver. ■Connect the equipment into an outlet on a circuit different from that to which the receiver is connected. ■Consult the dealer or an experienced radio/TV technician for help LABELING REQUIREMENTS:The Original Equipment Manufacturer (OEM) must ensure that FCC labelling requirements are met. This includes a clearly visiblelabel on the outside of the OEM enclosure specifying the appropriate Cypress Semiconductor FCC identifier for this product as wellas the FCC Notice above. The FCC identifier is FCC ID: WAP3034.In any case the end product must be labeled exterior with “Contains FCC ID: WAP3034”.ANTENNA WARNING: This device is tested with a standard SMA connector and with the antenna listed in Table 7 on page 13. When integrated in the OEMsproduct, this fixed antenna requires installation preventing end-users from replacing them with non-approved antennas. Any antennanot in Table 7 on page 13 must be tested to comply with FCC Section 15.203 for unique antenna connectors and Section 15.247 foremissions.RF EXPOSURE: To comply with FCC RF Exposure requirements, the Original Equipment Manufacturer (OEM) must ensure to install the approvedantenna in the previous.The preceding statement must be included as a CAUTION statement in manuals, for products operating with the approved antennain Table  7 on page 13, to alert users on FCC RF Exposure compliance. Any notification to the end user of installation or removalinstructions about the integrated radio module is not allowed.The radiated output power of CYBT-213043-02 with the integrated PCB trace antenna (FCC ID: WAP3034) is far below the FCC radiofrequency exposure limits. Nevertheless, use CYBT-213043-02 in such a manner that minimizes the potential for human contactduring normal operation. End users  may not be  provided with the module  installation  instructions. OEM integrators and  end  users must  be provided withtransmitter operating conditions for satisfying RF exposure compliance.
Document Number: 002-26540 Rev. **  Page 38 of 45PRELIMINARY CYBT-213043-02ISEDInnovation, Science and Economic Development (ISED) Canada CertificationCYBT-213043-02 is licensed to meet the regulatory requirements of Innovation, Science and Economic Development (ISED) Canada. License: IC: 7922A-3034Manufacturers of mobile, fixed or portable devices incorporating this module are advised to clarify any regulatory questions and ensurecompliance  for  SAR  and/or  RF  exposure  limits.  Users  can  obtain  Canadian  information  on  RF  exposure  and  compliance  fromwww.ic.gc.ca.This device has been designed to operate with the antenna listed in Table 7 on page 13, having a maximum gain of -0.5 dBi. Antennasnot included in Table 7 on page 13 or having a gain greater than -0.5 dBi are strictly prohibited for use with this device. The requiredantenna impedance is 50 ohms. The antenna used for this transmitter must not be co-located or operating in conjunction with anyother antenna or transmitter.ISED NOTICE:The device  CYBT-213043-02 including the  built-in  trace antenna complies with  Canada  RSS-GEN Rules.  The device meets therequirements for modular transmitter approval as detailed in RSS-GEN. Operation is subject to the following two conditions: (1) Thisdevice may not cause harmful interference, and (2) This device must accept any interference received, including interference thatmay cause undesired operation.L'appareil CYBT-213043-02, y compris l'antenne intégrée, est conforme aux Règles RSS-GEN de Canada. L'appareil répond auxexigences  d'approbation  de  l'émetteur  modulaire  tel  que  décrit  dans  RSS-GEN.  L'opération  est  soumise  aux  deux  conditionssuivantes: (1) Cet appareil ne doit pas causer d'interférences nuisibles, et (2) Cet appareil doit accepter toute interférence reçue, ycompris les interférences pouvant entraîner un fonctionnement indésirable.ISED INTERFERENCE STATEMENT FOR CANADAThis  device  complies  with  Innovation,  Science  and  Economic  Development  (ISED)  Canada  licence-exempt  RSS  standard(s).Operation is subject to the following two conditions: (1) this device may not cause interference, and (2) this device must accept anyinterference, including interference that may cause undesired operation of the device.Cet appareil est conforme à la norme sur l'innovation, la science et le développement économique (ISED) norme RSS exempte delicence. L'exploitation est autorisée aux deux conditions suivantes : (1) l'appareil ne doit pas produire de brouillage, et (2) l'utilisateurde  l'appareil  doit  accepter  tout  brouillage  radioélectrique  subi,  même  si  le  brouillage  est  susceptible  d'en  compromettre  lefonctionnement.ISED RADIATION EXPOSURE STATEMENT FOR CANADAThis equipment complies with ISED radiation exposure limits set forth for an uncontrolled environment. Cet équipement est conforme aux limites d'exposition aux radiations ISED prévues pour un environnement incontrôlé. LABELING REQUIREMENTS:The Original Equipment Manufacturer (OEM) must ensure that ISED labelling requirements are met. This includes a clearly visiblelabel on the outside of the OEM enclosure specifying the appropriate Cypress Semiconductor IC identifier for this product as well asthe ISED Notices above. The IC identifier is 7922A-3034. In any case, the end product must be labeled in its exterior with "ContainsIC: 7922A-3034".Le fabricant d'équipement d'origine (OEM) doit s'assurer que les exigences d'étiquetage ISED sont respectées. Cela comprend uneétiquette clairement visible à l'extérieur de l'enceinte OEM spécifiant l'identifiant Cypress Semiconductor IC approprié pour ce produitainsi que l'avis ISED ci-dessus. L'identificateur IC est 7922A-3034. En tout cas, le produit final doit être étiqueté dans son extérieuravec "Contient IC: 7922A-3034".
Document Number: 002-26540 Rev. **  Page 39 of 45PRELIMINARY CYBT-213043-02European Declaration of ConformityHereby, Cypress Semiconductor declares that the Bluetooth module CYBT-213043-02 complies with the essential requirements andother relevant provisions of Directive 2014. As a result of the conformity assessment procedure described in Annex III of the Directive2014, the end-customer equipment should be labeled as follows:All versions of the CYBT-213043-02 in the specified reference design can be used in the following countries: Austria, Belgium, Cyprus,Czech Republic, Denmark, Estonia, Finland, France, Germany, Greece, Hungary, Ireland, Italy, Latvia, Lithuania, Luxembourg, Malta,Poland, Portugal, Slovakia, Slovenia, Spain, Sweden, The Netherlands, the United Kingdom, Switzerland, and Norway.MIC JapanCYBT-213043-02 is certified as a module with certification number TBD. End products that integrate CYBT-213043-02 do not needadditional MIC Japan certification for the end product.End product can display the certification label of the embedded module.TBD
Document Number: 002-26540 Rev. **  Page 40 of 45PRELIMINARY CYBT-213043-02PackagingThe CYBT-213043-02 is offered in tape and reel packaging. Figure 19 details the tape dimensions used for the CYBT-213043-02.Figure 19.  CYBT-213043-02 Tape DimensionsFigure 20 details the orientation of the CYBT-213043-02 in the tape as well as the direction for unreeling.Figure 20.  Component Orientation in Tape and Unreeling DirectionTable 30.  Solder Reflow Peak TemperatureModule Part Number Package  Maximum Peak Temperature Maximum Time at Peak Temperature No. of CyclesCYBT-213043-02 35-pad SMT 260 °C 30 seconds 2Table 31.  Package Moisture Sensitivity Level (MSL), IPC/JEDEC J-STD-2Module Part Number Package  MSL CYBT-213043-02 35-pad SMT MSL 3
Document Number: 002-26540 Rev. **  Page 41 of 45PRELIMINARY CYBT-213043-02Figure 21 details reel dimensions used for the CYBT-213043-02.Figure 21.  Reel DimensionsThe  CYBT-213043-02  is  designed  to  be  used  with  pick-and-place  equipment  in  an  SMT  manufacturing  environment.  Thecenter-of-mass for the CYBT-213043-02 is detailed in Figure 22.Figure 22.  CYBT-213043-02 Center of Mass Top View (Seen from Top)
Document Number: 002-26540 Rev. **  Page 42 of 45PRELIMINARY CYBT-213043-02Ordering InformationTable 32 lists the CYBT-213043-02 part number and features. Table 32 also lists the target program for the respective module orderingcodes. Table 33  lists the reel shipment quantities for the CYBT-213043-02.The CYBT-213043-02 is offered in tape and reel packaging. The CYBT-213043-02 ships in a reel size of 500 units. For  additional  information  and  a  complete  list  of  Cypress  Semiconductor  Bluetooth  products,  contact  your  local  Cypress  salesrepresentative. To locate the nearest Cypress office, visit our website.Table 32.  Ordering InformationOrdering Part NumberMax CPU Speed (MHz)Flash Size (KB)RAM Size (KB)UART I2CSPI I2SPCM PWM ADC Inputs GPIOs Package PackagingCYBT-213043-02 96 256 176 Yes Yes Yes Yes Yes 6 15 22 35-SMT Tape and ReelTable 33.  Tape and Reel Package Quantity and Minimum Order AmountDescription Minimum Reel Quantity Maximum Reel Quantity CommentsReel Quantity 500 500 Ships in 500 unit reel quantities. Minimum Order Quantity (MOQ) 500 – –Order Increment (OI) 500 – –U.S. Cypress Headquarters Address 198 Champion Court, San Jose, CA 95134U.S. Cypress Headquarter Contact Info (408) 943-2600Cypress website address http://www.cypress.com
Document Number: 002-26540 Rev. **  Page 43 of 45PRELIMINARY CYBT-213043-02Acronyms Document ConventionsUnits of MeasureTable 34.  Acronyms Used in this DocumentAcronym DescriptionBLE Bluetooth Low EnergyBluetooth SIG Bluetooth Special Interest GroupCE European ConformityCSA Canadian Standards AssociationEMI electromagnetic interferenceESD electrostatic dischargeFCC Federal Communications CommissionGPIO general-purpose input/outputISED Innovation, Science and Economic Devel-opment (Canada)IDE integrated design environmentKC Korea CertificationMIC Ministry of Internal Affairs and Communications (Japan)PCB printed circuit boardRX receiveQDID qualification design IDSMTsurface-mount technology; a method for producing electronic circuitry in which the components are placed directly onto the surface of PCBsTCPWM timer, counter, pulse width modulator (PWM)TUV Germany: Technischer Überwachungs-Verein (Technical Inspection Association)TX transmitTable 35.  Units of MeasureSymbol Unit of Measure°C degree CelsiusdB decibeldBi decibels relative to isotropicdBm decibel-milliwattskV kilovoltmA milliamperesmm millimetersmV millivoltA microamperesm micrometersMHz megahertzGHz gigahertzVvolt
Document Number: 002-26540 Rev. **  Page 44 of 45PRELIMINARY CYBT-213043-02Document History Page Document Title: CYBT-213043-02 EZ-BT™ ModuleDocument Number:  002-26540Revision ECN Orig. of ChangeSubmission Date Description of Change** 6487647 DSO 02/21/2019 Preliminary datasheet for CYBT-213043-02 module.
Document Number: 002-26540 Rev. **  Revised February 21, 2019 Page 45 of 45PRELIMINARY CYBT-213043-02© Cypress Semiconductor Corporation, 2019. This document is the property of Cypress Semiconductor Corporation and its subsidiaries, including Spansion LLC ("Cypress").  This document, includingany software or firmware included or referenced in this document ("Software"), is owned by Cypress under the intellectual property laws and treaties of the United States and other countries worldwide.Cypress reserves all rights under such laws and treaties and does not, except as specifically stated in this paragraph, grant any license under its patents, copyrights, trademarks, or other intellectualproperty rights.  If the Software is not accompanied by a license agreement and you do not otherwise have a written agreement with Cypress governing the use of the Software, then Cypress herebygrants you a personal, non-exclusive, nontransferable license (without the right to sublicense) (1) under its copyright rights in the Software (a) for Software provided in source code form, to modify andreproduce the Software solely for use with Cypress hardware products, only internally within your organization, and (b) to distribute the Software in binary code form externally to end users (eitherdirectly or indirectly through resellers and distributors), solely for use on Cypress hardware product units, and (2) under those claims of Cypress's patents that are infringed by the Software (as providedby Cypress, unmodified) to make, use, distribute, and import the Software solely for use with Cypress hardware products.  Any other use, reproduction, modification, translation, or compilation of theSoftware is prohibited.TO THE EXTENT PERMITTED BY APPLICABLE LAW, CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS DOCUMENT OR ANY SOFTWAREOR ACCOMPANYING HARDWARE, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. No computingdevice can be absolutely secure. Therefore, despite security measures implemented in Cypress hardware or software products, Cypress does not assume any liability arising out of any security breach,such as unauthorized access to or use of a Cypress product. In addition, the products described in these materials may contain design defects or errors known as errata which may cause the productto deviate from published specifications. To the extent permitted by applicable law, Cypress reserves the right to make changes to this document without further notice. Cypress does not assume anyliability arising out of the application or use of any product or circuit described in this document.  Any information provided in this document, including any sample design information or programmingcode, is provided only for reference purposes.  It is the responsibility of the user of this document to properly design, program, and test the functionality and safety of any application made of thisinformation and any resulting product.  Cypress products are not designed, intended, or authorized for use as critical components in systems designed or intended for the operation of weapons, weaponssystems, nuclear installations, life-support devices or systems, other medical devices or systems (including resuscitation equipment and surgical implants), pollution control or hazardous substancesmanagement, or other uses where the failure of the device or system could cause personal injury, death, or property damage ("Unintended Uses"). A critical component is any component of a deviceor system whose failure to perform can be reasonably expected to cause the failure of the device or system, or to affect its safety or effectiveness. Cypress is not liable, in whole or in part, and youshall and hereby do release Cypress from any claim, damage, or other liability arising from or related to all Unintended Uses of Cypress products. You shall indemnify and hold Cypress harmless fromand against all claims, costs, damages, and other liabilities, including claims for personal injury or death, arising from or related to any Unintended Uses of Cypress products.Cypress, the Cypress logo, Spansion, the Spansion logo, and combinations thereof, WICED, PSoC, CapSense, EZ-USB, F-RAM, and Traveo are trademarks or registered trademarks of Cypress inthe United States and other countries. For a more complete list of Cypress trademarks, visit cypress.com. Other names and brands may be claimed as property of their respective owners.Sales, Solutions, and Legal InformationWorldwide Sales and Design SupportCypress maintains a worldwide network of offices, solution centers, manufacturer’s representatives, and distributors. To find the office closest to you, visit us at Cypress Locations.ProductsArm® Cortex® Microcontrollers cypress.com/armAutomotive cypress.com/automotiveClocks & Buffers cypress.com/clocksInterface cypress.com/interfaceInternet of Things cypress.com/iotMemory cypress.com/memoryMicrocontrollers cypress.com/mcuPSoC cypress.com/psocPower Management ICs cypress.com/pmicTouch Sensing cypress.com/touchUSB Controllers cypress.com/usbWireless Connectivity cypress.com/wirelessPSoC® SolutionsPSoC 1 | PSoC 3 | PSoC 4 | PSoC 5LP | PSoC 6 MCUCypress Developer CommunityCommunity | Projects | Video | Blogs | Training | ComponentsTechnical Supportcypress.com/support

Navigation menu