Compal LA A971P Schematics. Www.s Manuals.com. R0.3 Schematics

User Manual: Motherboard Compal LA-A971P Goliad MLK 12 UMA - Schematics. Free.

Open the PDF directly: View PDF PDF.
Page Count: 53

DownloadCompal LA-A971P - Schematics. Www.s-manuals.com. R0.3 Schematics
Open PDF In BrowserView PDF
A

B

C

D

E

COMPAL CONFIDENTIAL
1

MODEL NAME : Goliad MLK 12 UMA
LA-A971P
PCB NO :
BOM P/N : 4319RJ31LXX

1

GPIO MAP: 3.3b

Goliad MLK 12" UMA

2

2

Broadwell U Processor

2013-12-23
REV : 0.3 (X01)
@ : Nopop Component
EMC@ : EMI, ESD and RF Component
@EMC@ : EMI, ESD and RF Nopop Component
CXDP@ : XDP Component
CONN@ : Connector Component
VPRO@ : Vpro Component
NVPRO@ : Non-Vpro Component

3

Layout Dell logo

4

3

COPYRIGHT 2013
ALL RIGHT RESERVED
REV: X01
PWB: 89XM3
DATE: 1351-05

4

MB PCB
Part Number

Description

DAA00083000

PCB 14A LA-A971P REV0 MB WITH DOCKING 2

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.

A

B

C

D

Title

Cover Sheet
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
E

Rev
0.1
1

of

48

A

B

C

D

E

Reverse Type

Goliad MLK 12 UMA Block Diagram

DDR3L-DIMM X2
BANK 0, 1, 2, 3

Memory BUS (DDR3L)

Trough eDP Cable

PAGE 18 19

1333/1600MHz

LCD Touch

USB2.0[4]

1

eDP CONN
PAGE 23

DDI2

mDP CONN

USB2.0[3]

PAGE 24

BROADWELL ULT

VGA

DOCKING

IDT
VMM3320

DP
DP

CONN

Camera

DOCKED_LIO_EN

INTEL

PAGE 22

Parade

Parade

DP PS8338

DP PS8339

DOCKED

USB

SW_USB2.0[3]

NX3DV221
USB20 Switch
PAGE 31

USB2.0[0] PI3USB3102
USB3&2 Switch
USB3.0[1]
PAGE 31

PAGE 25

PAGE 26

PAGE 23

USB3.0/2.0

USB3.0[4]

DOCK _USB2.0[3]

PAGE 31

USB2.0[0]_PS

TPS2544

DDI1

SW_USB2.0[0]
USB POWER SHARE
SW_USB3.0[1]

USB3.0/2.0+PS

PAGE 31

DOCK _USB2.0[0]
DOCK_USB3.0[1]

WIGIG_DP

USB2.0[1]

PAGE 34
2

USB3.0/2.0

USB3.0[2]
DAI
LAN
SATA1
DOCK_USB2.0[0]
DOCK_USB2.0[5]
DOCK_USB3.0[3]

HDMI CONN

PAGE 6~17

Card reader

SD4.0

O2 Micro OZ777FJ2LN
PAGE 29

PAGE 29

HD Audio I/F

INT.Speaker

PAGE 21

PCIE1

SATA1

HDA Codec
ALC3235

SPI

PCIE6_L0 PCIE6_L1

Universal Jack
PAGE 21

PAGE 21

W25Q64CVSSIQ
LPC

PCIE3

PCIE5_L0 PCIE4

Trough eDP Cable

Dig. MIC

64M 4K sector

W25Q32BVSSIQ
32M 4K sector

Intel Clarkville
I218LM

WWAN/LTE

PAGE 28

SMSC SIO
ECE5048

WLAN/BT/
WIGIG

PAGE 30

PAGE 30

USB2.0[7]

Transformer

LID switch

SIM+HALL/B

Full Mini Card
mSATAPAGE 20

USH CONN

PAGE 35

3

PAGE 27

PAGE 27

CPU XDP Port

PAGE 9

KB/TP CONN
BC BUS

SMSC KBC
MEC5085

Automatic Power
Switch (APS)PAGE 9

PAGE 37

PAGE 36

RJ45

PAGE 7

Discrete TPM
AT97SC3205

USB2.0[2]
WIGIG_DP

PAGE 28

2

PAGE 32

HDMI

PAGE 24

PCI Express BUS

3

1

PAGE 23

USB2.0[5]

Dual Lane eDP1.3

FAN CONN

PAGE 36

PAGE 28

DC/DC Interface

PAGE 38

4

Smart Card
RFID

PAGE 20
Near Field
Communications con

USH
BCM5882

TDA8034HN

Power On/Off
SW & LED PAGE 39

DELL CONFIDENTIAL/PROPRIETARY
Fingerprint
CONN

FP_USB

Compal Electronics, Inc.

USB2.0[6]

PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.

PAGE 27 USH board
A

B

C

D

Title

Block diagram
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
E

Rev
0.1
2

of

48

4

5

4

3

2

1

POWER STATES
SLP
S3#

Signal
State

D

C

SLP
S4#

SLP
S5#

SLP
A#

ALWAYS
PLANE

M
PLANE

SUS
PLANE

RUN
PLANE

PCIE

CLOCKS

S0 (Full ON) / M0

HIGH

HIGH

HIGH

HIGH

ON

ON

ON

ON

ON

S3 (Suspend to RAM) / M3

LOW

HIGH

HIGH

HIGH

ON

ON

ON

OFF

OFF

S4 (Suspend to DISK) / M3

LOW

LOW

HIGH

HIGH

ON

ON

OFF

OFF

OFF

S5 (SOFT OFF) / M3

LOW

LOW

LOW

HIGH

ON

ON

OFF

OFF

OFF

S3 (Suspend to RAM) / M-OFF

LOW

HIGH

HIGH

LOW

ON

OFF

ON

OFF

OFF

S4 (Suspend to DISK) / M-OFF

LOW

LOW

HIGH

LOW

ON

OFF

OFF

OFF

OFF

S5 (SOFT OFF) / M-OFF

LOW

LOW

LOW

LOW

ON

OFF

OFF

OFF

OFF

USB3.0

power
plane

+5V_ALW

+3.3V_SUS

+5V_RUN

+3.3V_M

+1.35V_MEM

+3.3V_RUN

+1.05V_M

+3.3V_ALW_PCH

+0.675V_DDR_VTT

+3.3V_RTC_LDO

+1.05V_RUN

DESTINATION
JUSB1-->Rear left

USB3.0 2

JUSB3-->Right

PCIE 1

USB3.0 3

MMI (CARD READER)

PCIE 2

USB3.0 4

JUSB2-->Rear Right

D

PCIE 3

LOM

PCIE 4

WLAN - JNGFF1

PCIE 5

WiGig - JNGFF1

PCIE 6

PM TABLE
+3.3V_ALW

SATA

USB3.0 1

+3.3V_M
+1.05V_M
(M-OFF)

SATA 3

HCA & SATA Cache - JNGFF2

SATA 2

SATA Cache - JNGFF2

SATA 1

JMINI3

SATA 0

JDOCK1

C

+VCC_CORE

DESTINATION

USB PORT#
State

B

S0

ON

ON

ON

ON

ON

S3

ON

ON

OFF

ON

OFF

S5 S4/AC

ON

OFF

OFF

ON

OFF

S5 S4/AC doesn't exist

OFF

OFF

OFF

OFF

OFF

BDW
ULT

USH

0

JUSB1 or DOCK1

1

JUSB3

2

WLAN + BT

3

JUSB2 or DOCK2

4

Touch Screen

5

CAMERA

6

USH

7

WWAN

0

BIO

1

NA

B

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

Port assignment
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
3

of

40

5

4

3

2

RUN_ON

1

MPHYP_PWR_EN

TPS22966
(UZ7)

SI3456
(QZ6)

D

D

EN_INVPWR

ADAPTER

FDC654P
(QV1)

+BL_PWR_SRC
+1.05V_RUN

A_ON

BATTERY

SY8208
(PU300)

+1.05V_MODPHY

+1.05V_M

+PWR_SRC

ALWON

TPS51285
(PU100)

+5V_ALW

C

C

CHARGER

TPS22966
(UL3)

APL3512
(UV24)

RUN_ON

RUN_ON

EN_LCDPWR

A_ON

SIO_SLP_LAN#

AUX_EN_WOWL

3.3V_WWAN_EN

TPS22966
(UZ2)

TPS22966
(UZ9)

USB_PWR_EN1#

TPS2544
(UI3)

USB_PWR_EN2#

G547I2P81U
(UI1)

G547I2P81U
(UI2)

+0.675V_DDR_VTT

+3.3V_SUS

+3.3V_WWAN

+3.3V_HDD

+3.3V_LAN

+3.3V_WLAN

+LCDVDD

+3.3V_M

+5V_RUN

+5V_USB_CHG_PWR

+USB_SIDE_PWR

+USB_RIGHT_PWR

LP2301ALT1G
(QZ1)

+3.3V_CAM

A

+3.3V_RUN
3.3V_CAM_EN#

+1.35V_MEM

0.675V_DDR_VTT_ON

+VCC_CORE

TPS22966
(UZ8)

USB_PWR_SHR_EN#

B

SUS_ON

B

RT8207
(PU200)

H_VR_EN

ISL95813
(PU501)

3.3V_HDD_EN

SUS_ON

+3.3V_ALW

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

Power rails
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
4

of

40

5

4

3

2

2.2K

SMBUS Address [0x9a]

+3.3V_ALW_PCH

2.2K
AP2

MEM_SMBCLK

AH1

MEM_SMBDATA

1

2.2K
2.2K

+3.3V_RUN

4 202
200

2N7002

DIMMA

2N7002
1K

BDW

D

202

+3.3V_ALW_PCH

1K
AN1
AH3

AU3

AK1

SML1_SMBCLK

3A

SML0DATA

31

LOM
53

SML1_SMBDATA

A5

28

D

DIMMB

200

SML0CLK

2.2K

XDP

51

2.2K

+3.3V_ALW_PCH

B6

2.2K

3A

2.2K
B4

DOCK_SMB_CLK

A3

DOCK_SMB_DAT

1A
1A

+3.3V_ALW

2.2K
C

C

2.2K
1B

B5

LCD_SMBCLK

A4

LCD_SMDATA

+3.3V_ALW

1B

2.2K

KBC

2.2K
1C

A56

PBAT_SMBCLK

1C

B59

PBAT_SMBDAT

+3.3V_ALW
7

100 ohm

6

100 ohm

BATTERY
CONN

2.2K

2.2K
A50
1E

MEC 5085

B53
1E

+3.3V_SUS
M9

USH_SMBCLK

L9

USH_SMBDAT

USH

B

B

2.2K

2.2K
2B

A49

CARD_SMBCLK

2B

B52

CARD_SMBDAT

B50

CHARGER_SMBCLK

+3.3V_ALW

10K
10K
1G
A47
1G

+3.3V_ALW
9
8

CHARGER_SMBDAT

Charger

2.2K
2.2K
2D

B7

A

2D

A7

+3.3V_ALW

BAY_SMBDAT
A

BAY_SMBCLK

2.2K
2.2K
2A
2A

5

B48
B49

GPU_SMBDAT

DELL CONFIDENTIAL/PROPRIETARY

+3.3V_ALW

Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.

GPU_SMBCLK

4

3

2

Title

SMbus Block diagram
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
5

of

40

5

4

3

UMA SATA port
Service Mode Switch:
Add a switch to ME_FWP signal to unlock the ME region and
allow the entire region of the SPI flash to be updated using FPT.

D

+3.3V_ALW_PCH
ME_FWP_EC 2
@ RC301

1 ME_FWP
0_0402_5%

1
2
1

ME_FWP

RC1
330K_0402_5%

2

1
2
3
4
5

ME_FWP_EC

SATA1

E-Dock

mSATA G12 UMA

NA

mSATA G12 Entry

E-Dock

mSATA G14 DSC

NA

SW1
<36>

SATA0

E-Dock

PT, ST pop RC2 & SW1; MP pop RC301.
RC2
1K_0402_5%

+RTC_CELL

2

A
B
C
G1
G2

NA

HDD

PCB

1

SATA2/PCIE6 L1 SATA3/PCIE6 L0

G14 UMA

M2 3042
2nd PCIe Lane for PCIe Cache

G14U_En

NA

D

SATA2/PCIE6_L1 contact to WWAN

M2 3030 WIGIG SATA3/PCIE6 L0 contact to WLAN

M2 3042
2nd PCIe Lane for PCIe Cache

NA

contact to WWAN

NA

M2 3042
SATA-Cache(no HCA)

mSATA G14D_En
HDD

M2 3042
(HCA & SATA-Cache)

NA

M2 3042
(HCA & SATA-Cache)

contact to WWAN

M2 3030 WIGIG contact to WLAN
NA

SS3-CMFTQR9_3P

ME_FWP PCH has internal 20K PD.
FLASH DESCRIPTOR SECURITY OVERRIDE

PCH_INTVRMEN

LOW = ENABLE (DEFAULT)
-->Pin1 & Pin3 short
HIGH = DISABLE (ME can update) -->Pin2 & Pin3 short
CC1
1

INTVRMEN - INTEGRATED SUS 1.05V VRM
ENABLE
High - Enable Internal VRs
Low - Enable External VRs

2

1

PCH_RTCX1_R

2
0_0402_5%

@ RC4

PCH_RTCX1

YC1
32.768KHZ_12.5PF_9H03220008

2

2

1

1

12P_0402_50V8J

RC7
10M_0402_5%

C

C

UC1E

BDW_ULT_DDR3L

CC2
1
1

2

RC9

PCH_RTCX2

12P_0402_50V8J

INTRUDER#
PCH_INTVRMEN
SRTCRST#
PCH_RTCRST#

1M_0402_5%
2
2 20K_0402_5%
20K_0402_5%

1
RC10 1
RC8

+RTC_CELL

2

<9>
1

1
CC3

1

@
CMOS1
1
CC4

2
1U_0402_6.3V6K

2

B

TPM setting

<21>

PCH_AZ_CODEC_SDIN0
ME_FWP 1
RC11

Clear ME RTC Registers

Shunt

Clear CMOS

Open

Keep ME RTC Registers

Open

Keep CMOS
<9> PCH_JTAG_TRST#
<9> PCH_JTAG_TCK
<9> PCH_JTAG_TDI
<9> PCH_JTAG_TDO
<9> PCH_JTAG_TMS

+1.05V_M
RPC21
1
2
3
4

@ RC300
PCH_JTAG_TDO
PCH_JTAG_TMS
PCH_JTAG_TDI

+1.05V_M

1

2

2
RC21

1

2

PCH_AZ_SDOUT
1K_0402_5%

AW8
AV11
AU8
AY10
AU12
AU11
AW10
AV10
AY8

PCH_JTAG_TRST#
PCH_JTAG_TCK
PCH_JTAG_TDI
PCH_JTAG_TDO
PCH_JTAG_TMS

PCH_JTAG_JTAGX

AU62
AE62
AD61
AE61
AD62
AL11
AC4
AE63
AV2

HDA_BCLK/I2S0_SCLK
HDA_SYNC/I2S0_SFRM
HDA_RST/I2S_MCLK
AUDIO
HDA_SDI0/I2S0_RXD
HDA_SDI1/I2S1_RXD
HDA_SDO/I2S0_TXD
HDA_DOCK_EN/I2S1_TXD
HDA_DOCK_RST/I2S1_SFRM
I2S1_SCLK

SATA

SATA_RN2/PERN6_L1
SATA_RP2/PERP6_L1
SATA_TN2/PETN6_L1
SATA_TP2/PETP6_L1
SATA_RN3/PERN6_L0
SATA_RP3/PERP6_L0
SATA_TN3/PETN6_L0
SATA_TP3/PETP6_L0
SATA0GP/GPIO34
SATA1GP/GPIO35
SATA2GP/GPIO36
SATA3GP/GPIO37

PCH_TRST
PCH_TCK
PCH_TDI
PCH_TDO
PCH_TMS
RSVD
RSVD
JTAGX
RSVD

JTAG

SATA_IREF
RSVD
RSVD
SATA_RCOMP
SATALED

J5
H5
B15
A15

SATA_PRX_DKTX_N0_C
SATA_PRX_DKTX_P0_C
SATA_PTX_DKRX_N0_C
SATA_PTX_DKRX_P0_C

J8
H8
A17
B17

SATA_PRX_DTX_N1
SATA_PRX_DTX_P1
SATA_PTX_DRX_N1
SATA_PTX_DRX_P1

J6
H6
B14
C15
F5
E5
C17
D17
V1
U1
V6
AC1
A12
L11
K10
C12
U3

SATA2_PCIE6_L1

for DOCK

<20>
<20>
<20>
<20>

SATA HDD

PCIE_PRX_SATATX_N6_L1
PCIE_PRX_SATATX_P6_L1
PCIE_PTX_SATARX_N6_L1
PCIE_PTX_SATARX_P6_L1

<30>
<30>
<30>
<30>

PCIE_PRX_SATATX_N6_L0
PCIE_PRX_SATATX_P6_L0
PCIE_PTX_SATARX_N6_L0
PCIE_PTX_SATARX_P6_L0

<30>
<30>
<30>
<30>

for PCIe Cache (WWAN)
for SATA-CACHE (WWAN)
B

HDD_DET# <20>
SATA2_PCIE6_L1
<12,35>
mCARD_PCIE#_SATA
<36,7>
+PCH_ASATA3PLL

SATA_COMP
SATA_ACT#

SATA_ACT#

+3.3V_RUN

<39>

RPC18
5
6
7
8

MPCIE_RST#
HDD_DET#
<29,7>
<10>

@ CC100
1U_0402_6.3V6K

MMICLK_REQ#
DGPU_PWROK

4
3
2
1

10K_8P4R_5%
BDW-ULT-DDR3L_BGA1168
5 OF 19

PCH_JTAG_TCK
51_0402_5%

<34>
<34>
<34>
<34>

MPCIE_RST#

2
PCH_JTAG_JTAGX
1K_0402_1%

1

1

@ RC18
@

PCH_AZ_BITCLK
PCH_AZ_SYNC
PCH_AZ_RST#
PCH_AZ_CODEC_SDIN0

PM_TEST_RST
<9>

10K_0402_5%
51_0804_8P4R_5%
2

SATA_RN1/PERN6_L2
SATA_RP1/PERP6_L2
SATA_TN1/PETN6_L2
SATA_TP1/PETP6_L2

CMOS setting

Shunt

8
7
6
5

SATA_RN0/PERN6_L3
SATA_RP0/PERP6_L3
SATA_TN0/PETN6_L3
SATA_TP0/PETP6_L3

RTC

2

SHORT PADS~D
2
1U_0402_6.3V6K

CMOS_CLR1

RTCX1
RTCX2
INTRUDER
INTVRMEN
SRTCRST
RTCRST

PCH_RTCRST#

CMOS place near DIMM
ME_CLR1

AW5
AY5
AU6
AV7
AV6
AU7

SATA Impedance Compensation
+PCH_ASATA3PLL
1
SATA_COMP
3.01K_0402_1%

HDA for Codec
A

<21>
<21>

PCH_AZ_CODEC_SDOUT

1

2

1

2

RC19

PCH_AZ_CODEC_SYNC

RC20
1

PCH_AZ_CODEC_RST#

RC22
1 EMC@

PCH_AZ_CODEC_BITCLK

RC23

PCH_AZ_SDOUT
33_0402_5%
PCH_AZ_SYNC
33_0402_5%
2
PCH_AZ_RST#
33_0402_5%
2
PCH_AZ_BITCLK
33_0402_5%

A

CC5
@EMC@
27P_0402_50V8J

1

<21>

2

<21>

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.

Reserve for EMI
5

2
RC17

CAD note:
Place the resistor within 500 mils of the PCH. Avoid
routing next to clock pins.

4

3

2

Title

CPU (1/12)
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
6

of

48

5

4

3

2

1

+3.3V_RUN
+3.3V_ALW_PCH
BDW_ULT_DDR3L

<27>

PCH_SPI_CLK

D

<27> PCH_SPI_CS2#
<27> PCH_SPI_DO
<27> PCH_SPI_DIN

PCH_SPI_CLK
PCH_SPI_CS0#
PCH_SPI_CS1#
PCH_SPI_CS2#
PCH_SPI_DO
PCH_SPI_DIN
PCH_SPI_DO2
PCH_SPI_DO3

LAD0
LAD1
LAD2
LAD3
LFRAME

AA3
Y7
Y4
AC2
AA2
AA4
Y6
AF1

LPC
SMBUS

SPI_CLK
SPI_CS0
SPI_CS1
SPI_CS2
SPI_MOSI
SPI_MISO
SPI_IO2
SPI_IO3

SPI

AN2
AP2
AH1
AL2
AN1
AK1
AU4
AU3
AH3

SMBALERT/GPIO11
SMBCLK
SMBDATA
SML0ALERT/GPIO60
SML0CLK
SML0DATA
SML1ALERT/PCHHOT/GPIO73
SML1CLK/GPIO75
SML1DATA/GPIO74

C-LINK

<11>

PCH_GPIO73 <12>
SML1_SMBCLK <36>
SML1_SMBDATA <36>

SML1_SMBCLK
SML1_SMBDATA
PCH_CL_CLK1
PCH_CL_DATA1
PCH_CL_RST1#

RPC14

6

MEM_SMBCLK
SML0_SMBCLK
SML0_SMBDATA

AF2
AD2
AF4

CL_CLK
CL_DATA
CL_RST

PCH_SMB_ALERT#

MEM_SMBCLK
MEM_SMBDATA

2

AU14
AW12
AY12
AW11
AV12

5

UC1G
LPC_LAD0
LPC_LAD1
LPC_LAD2
LPC_LAD3
LPC_LFRAME#

<20,35,36> LPC_LAD0
<20,35,36> LPC_LAD1
<20,35,36> LPC_LAD2
<20,35,36> LPC_LAD3
<20,35,36> LPC_LFRAME#

1

DDR_XDP_WAN_SMBCLK

1
2
3
4

SML1_SMBDATA
SML1_SMBCLK
MEM_SMBCLK
MEM_SMBDATA

<18,19,9>

QC1A
DMN66D0LDW-7_SOT363-6

8
7
6
5

2.2K_0804_8P4R_5%
MEM_SMBDATA 3

4

DDR_XDP_WAN_SMBDAT

<18,19,9>

SML0_SMBCLK
499_0402_1%
SML0_SMBDATA
499_0402_1%

QC1B
DMN66D0LDW-7_SOT363-6

PCH_CL_CLK1 <30>
PCH_CL_DATA1 <30>
PCH_CL_RST1# <30>
SML0_SMBCLK

2

1

2

1

@ RC30
SML0_SMBDATA

LAN_SMBCLK

0_0402_5%

@ RC32

<28>

LAN_SMBDATA

0_0402_5%

<28>

2

1

2

1

RC33

DDR_XDP_WAN_SMBDAT 2
2.2K_0402_5%
DDR_XDP_WAN_SMBCLK 2
2.2K_0402_5%

+3.3V_SPI

D

RC34
+3.3V_RUN
1
RN3
1
RN4

CC6
1
2
BDW-ULT-DDR3L_BGA1168
7 OF 19

64Mb Flash ROM

0.1U_0402_25V6

UC2
1

SPI_PCH_CS0#

SOFTWARE TAA

2

@RC35
@
RC35

0_0402_5%

1
2
3
4

SPI_PCH_CS0#_R
SPI_DIN64
SPI_PCH_DO2_64

RPC11

2
1
2
1

1
2
1

SPI_CLK64

SPI_PCH_DIN 1
SPI_PCH_DO 2
SPI_PCH_CLK 3
SPI_PCH_DO3 4

+3.3V_SPI
1

@EMC@
@EMC@
CC10
RC62
33P_0402_50V8J
33_0402_5%

C

@EMC@
@EMC@
CC9
RC61
33P_0402_50V8J
33_0402_5%

2

SPI_CLK32

RC29
1
RC31

2 SPI_PCH_DO2
1K_0402_5%
2 SPI_PCH_DO3
1K_0402_5%

8
7
6
5

SPI_DIN64
SPI_DO64
SPI_CLK64
SPI_PCH_DO3_64

/CS
DO(IO1)
/WP(IO2)
GND

8
7
6
5

VCC
/HOLD(IO3)
CLK
DI(IO0)

SPI_PCH_DO3_64
SPI_CLK64
SPI_DO64

W25Q64FVSSIQ_SO8
+3.3V_SPI

33_0804_8P4R_5%
1
SPI_PCH_DO2 1
RC38

2 SPI_PCH_DO2_64
33_0402_5%

32Mb Flash ROM

CC7 VPRO@
2

0.1U_0402_25V6

UC3 VPRO@
SPI_PCH_CS1#

RC50 1

2 0_0402_5%

VPRO@

SPI_PCH_DO3 1
SPI_PCH_CLK 2
SPI_PCH_DO 3
SPI_PCH_DIN 4

1
2
3
4

SPI_PCH_CS1#_R
SPI_DIN32
SPI_PCH_DO2_32

RPC12 VPRO@
8 SPI_PCH_DO3_32
7 SPI_CLK32
6 SPI_DO32
5 SPI_DIN32

/CS
DO/IO1
/WP/IO2
GND

VCC
/HOLD/IO3
CLK
DI/IO0

8
7
6
5

SPI_PCH_DO3_32
SPI_CLK32
SPI_DO32

W25Q32FVSSIQ_SO8
C

33_0804_8P4R_5%
CC8
2

2 SPI_PCH_DO2_32
33_0402_5%

1

MMI --->

<29> CLK_PCIE_MMI#
<29> CLK_PCIE_MMI
<29,6> MMICLK_REQ#

+3.3V_RUN

+3.3V_RUN

10/100/1G LAN --->
RPC6
4
3
2
1

5
6
7
8

LANCLK_REQ#

CONTACTLESS_DET#

<10,27>

mCARD_PCIE#_SATA
PCH_GPIO16 <12>

10K_8P4R_5%

WLAN (NGFF1)--->

2 10K_0402_5%

WGIG (NGFF1)--->

<30> CLK_PCIE_WIGIG#
<30> CLK_PCIE_WIGIG
<12,30> WIGIGCLK_REQ#
<30> CLK_PCIE_SATA#
<30> CLK_PCIE_SATA
<30> SATACLK_REQ#
+3.3V_RUN

CLKOUT_PCIE_N0
CLKOUT_PCIE_P0
PCIECLKRQ0/GPIO18

B41
A41
PCH_GPIO19 Y5

LANCLK_REQ#

C41
B42
AD1

WLANCLK_REQ#

B38
C37
N1

WIGIGCLK_REQ#

A39
B39
U5

<36,6>

HCA/PCIe cache (NGFF2)--->

B

RC66 1

<28> CLK_PCIE_LAN#
<28> CLK_PCIE_LAN
<28> LANCLK_REQ#
<30> CLK_PCIE_WLAN#
<30> CLK_PCIE_WLAN
<12,30> WLANCLK_REQ#

C43
C42
U2

MMICLK_REQ#

1

RSVD
RSVD
DIFFCLK_BIASREF

CLKOUT_PCIE_N1
CLKOUT_PCIE_P1
PCIECLKRQ1/GPIO19
CLKOUT_PCIE_N2
CLKOUT_PCIE_P2
PCIECLKRQ2/GPIO20

TESTLOW_C35
TESTLOW_C34
TESTLOW_AK8
TESTLOW_AL8

CLOCK
SIGNALS

CLKOUT_PCIE_N3
CLKOUT_PCIE_P3
PCIECLKRQ3/GPIO21

CLKOUT_LPC_0
CLKOUT_LPC_1
CLKOUT_ITPXDP
CLKOUT_ITPXDP_P

CLKOUT_PCIE_N4
CLKOUT_PCIE_P4
PCIECLKRQ4/GPIO22

B37
A37
T2
RC68

XTAL24_IN
XTAL24_OUT

A25
B25

15P_0402_50V8J

XTAL24_IN
XTAL24_OUT

3
4

BDW_ULT_DDR3L

UC1F

RC63
1M_0402_5%

2

VPRO@

PCIECLK for UMA

YC2
24MHZ_12PF_X3G024000DC1H

1

CLK_BIASREF

C35
C34
AK8
AL8

MCP_TESTLOW1
MCP_TESTLOW2
MCP_TESTLOW3
MCP_TESTLOW4

AN15
AP15

PCI_CLK_LPC_0
PCI_CLK_LPC_1

15P_0402_50V8J

+PCH_VCCACLKPLL

PCIE1

G12 UMA SD card
G12 Entry SD card

PCIE2 PCIE3 PCIE4
NA
NA

LOM
LOM

WLAN
WLAN

PCIE5
WIGIG

PCIE6
M2 3042
(HCA & SATA-Cache)

WIGIG

NA

NA

LOM

WLAN

GPU

2

1
1
1
1

2
2
2
2

B35
A35

RC240
RC241
RC242
RC243

RC69
10K_0402_5%
10K_0402_5%
10K_0402_5%
10K_0402_5%

CLKOUT_PCIE_N5
CLKOUT_PCIE_P5
PCIECLKRQ5/GPIO23

2 10K_0402_5%

B

PCI_CLK_LPC_0 EMC@

RC72 1

2 22_0402_5%

EMC@

RC74 1

2 22_0402_5%

PCI_CLK_LPC_1 EMC@

RC67 1

2 22_0402_5%

EMC@

RC70 1

2 22_0402_5%

support SPI TPM support LPC TPM
CLK_PCI_SIO
CLK_PCI_MEC

PCH_SPI_CS1#
<20,36>

<34>

PCH_SPI_DO
PCH_SPI_DIN
PCH_SPI_CLK

MP Depop RC70.

WIGIG

2
CLK_PCI_SIO
33P_0402_50V8J

1

1

@EMC@
CC12

PCH_SPI_DO2
PCH_SPI_DO3

G14 UMA SD card

NA

LOM

WLAN

WIGIG

M2 3042
(HCA & SATA-Cache)

2
CLK_PCI_MEC
33P_0402_50V8J

G14D_En SD card

NA

LOM

WLAN

GPU

WIGIG

2
CLK_PCI_LPDEBUG
33P_0402_50V8J

1

G14U_En SD card

NA

LOM

WLAN

WIGIG

NA

2
CLK_PCI_DOCK
33P_0402_50V8J

1

@EMC@
CC13
@EMC@
CC14

to SPI ROM

LPC_0

LPC_1

2

SIO

DOCK

4

MEC

DEBUG

JSPI1

<36>

CLK_PCI_LPDEBUG
CLK_PCI_DOCK

from CPU

<35>

PCH_SPI_CS0#

G14 DSC SD card

1
CLK_BIASREF
3.01K_0402_1%
MCP_TESTLOW1
MCP_TESTLOW2
MCP_TESTLOW3
MCP_TESTLOW4

BDW-ULT-DDR3L_BGA1168
6 OF 19

PCB

CC11
2
1

2 XTAL24_OUT_R
0_0402_5%

@ RC65
K21
M21
C26

1

1
2

SPI_PCH_DO2 1
RC55

2
RC224
2
RC225
2
RC226
2
RC227
2
RC228
2
RC229
2
RC230

1
0_0402_5%
1
0_0402_5%
1
0_0402_5%
1
0_0402_5%
1
0_0402_5%
1
0_0402_5%
1
0_0402_5%

2
RC231

1
0_0402_5%

+3.3V_SPI
+3.3V_M

1
2
3
SPI_PCH_DO
4
5
SPI_PCH_DIN
6
7
SPI_PCH_CLK
8
SPI_PCH_CS0# 9
10
SPI_PCH_DO2 11
12
SPI_PCH_DO3 13
14
15
16
17
18
19
20
SPI_PCH_CS1#

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20

A

SIO

6

LPC_1
DOCK
DEBUG

MEC

8

TPM

10
12
14
16
18
20
G1
G2
G3
G4

@EMC@
CC15

LPC_0
CLKBUFF

21
22
23
24

A

E-T_6700K-Y20N-00L
CONN@

Reserve for EMI

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.

5

4

3

2

Title

CPU (2/12)
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
7

of

48

5

4

D

UC1C
<18>

DDR_A_D[0..63]

DDR_A_D0
DDR_A_D1
DDR_A_D2
DDR_A_D3
DDR_A_D4
DDR_A_D5
DDR_A_D6
DDR_A_D7
DDR_A_D8
DDR_A_D9
DDR_A_D10
DDR_A_D11
DDR_A_D12
DDR_A_D13
DDR_A_D14
DDR_A_D15
DDR_A_D16
DDR_A_D17
DDR_A_D18
DDR_A_D19
DDR_A_D20
DDR_A_D21
DDR_A_D22
DDR_A_D23
DDR_A_D24
DDR_A_D25
DDR_A_D26
DDR_A_D27
DDR_A_D28
DDR_A_D29
DDR_A_D30
DDR_A_D31
DDR_A_D32
DDR_A_D33
DDR_A_D34
DDR_A_D35
DDR_A_D36
DDR_A_D37
DDR_A_D38
DDR_A_D39
DDR_A_D40
DDR_A_D41
DDR_A_D42
DDR_A_D43
DDR_A_D44
DDR_A_D45
DDR_A_D46
DDR_A_D47
DDR_A_D48
DDR_A_D49
DDR_A_D50
DDR_A_D51
DDR_A_D52
DDR_A_D53
DDR_A_D54
DDR_A_D55
DDR_A_D56
DDR_A_D57
DDR_A_D58
DDR_A_D59
DDR_A_D60
DDR_A_D61
DDR_A_D62
DDR_A_D63

C

B

AH63
AH62
AK63
AK62
AH61
AH60
AK61
AK60
AM63
AM62
AP63
AP62
AM61
AM60
AP61
AP60
AP58
AR58
AM57
AK57
AL58
AK58
AR57
AN57
AP55
AR55
AM54
AK54
AL55
AK55
AR54
AN54
AY58
AW58
AY56
AW56
AV58
AU58
AV56
AU56
AY54
AW54
AY52
AW52
AV54
AU54
AV52
AU52
AK40
AK42
AM43
AM45
AK45
AK43
AM40
AM42
AM46
AK46
AM49
AK49
AM48
AK48
AM51
AK51

SA_DQ0
SA_DQ1
SA_DQ2
SA_DQ3
SA_DQ4
SA_DQ5
SA_DQ6
SA_DQ7
SA_DQ8
SA_DQ9
SA_DQ10
SA_DQ11
SA_DQ12
SA_DQ13
SA_DQ14
SA_DQ15
SA_DQ16
SA_DQ17
SA_DQ18
SA_DQ19
SA_DQ20
SA_DQ21
SA_DQ22
SA_DQ23
SA_DQ24
SA_DQ25
SA_DQ26
SA_DQ27
SA_DQ28
SA_DQ29
SA_DQ30
SA_DQ31
SA_DQ32
SA_DQ33
SA_DQ34
SA_DQ35
SA_DQ36
SA_DQ37
SA_DQ38
SA_DQ39
SA_DQ40
SA_DQ41
SA_DQ42
SA_DQ43
SA_DQ44
SA_DQ45
SA_DQ46
SA_DQ47
SA_DQ48
SA_DQ49
SA_DQ50
SA_DQ51
SA_DQ52
SA_DQ53
SA_DQ54
SA_DQ55
SA_DQ56
SA_DQ57
SA_DQ58
SA_DQ59
SA_DQ60
SA_DQ61
SA_DQ62
SA_DQ63

3

BDW_ULT_DDR3L

<19>
SA_CLK#0
SA_CLK0
SA_CLK#1
SA_CLK1
SA_CKE0
SA_CKE1
SA_CKE2
SA_CKE3
SA_CS#0
SA_CS#1
SA_ODT0
SA_RAS
SA_WE
SA_CAS
SA_BA0
SA_BA1
SA_BA2
SA_MA0
SA_MA1
SA_MA2
SA_MA3
SA_MA4
SA_MA5
SA_MA6
SA_MA7
SA_MA8
SA_MA9
SA_MA10
SA_MA11
SA_MA12
SA_MA13
SA_MA14
SA_MA15

DDR CHANNEL A

SA_DQSN0
SA_DQSN1
SA_DQSN2
SA_DQSN3
SA_DQSN4
SA_DQSN5
SA_DQSN6
SA_DQSN7
SA_DQSP0
SA_DQSP1
SA_DQSP2
SA_DQSP3
SA_DQSP4
SA_DQSP5
SA_DQSP6
SA_DQSP7
SM_VREF_CA
SM_VREF_DQ0
SM_VREF_DQ1

AU37
AV37
AW36
AY36

M_CLK_DDR#0
M_CLK_DDR0
M_CLK_DDR#1
M_CLK_DDR1

AU43
AW43
AY42
AY43

DDR_CKE0_DIMMA
DDR_CKE1_DIMMA

AP33
AR32

DDR_CS0_DIMMA#
DDR_CS1_DIMMA#

2

DDR_CKE0_DIMMA
DDR_CKE1_DIMMA

<18>
<18>

DDR_CS0_DIMMA#
DDR_CS1_DIMMA#

<18>
<18>

AP32
AY34
AW34
AU34

DDR_A_RAS#
DDR_A_WE#
DDR_A_CAS#

AU35
AV35
AY41

DDR_A_BS0
DDR_A_BS1
DDR_A_BS2

AU36
AY37
AR38
AP36
AU39
AR36
AV40
AW39
AY39
AU40
AP35
AW41
AU41
AR35
AV42
AU42

DDR_A_MA0
DDR_A_MA1
DDR_A_MA2
DDR_A_MA3
DDR_A_MA4
DDR_A_MA5
DDR_A_MA6
DDR_A_MA7
DDR_A_MA8
DDR_A_MA9
DDR_A_MA10
DDR_A_MA11
DDR_A_MA12
DDR_A_MA13
DDR_A_MA14
DDR_A_MA15

AJ61
AN62
AM58
AM55
AV57
AV53
AL43
AL48

DDR_A_DQS#0
DDR_A_DQS#1
DDR_A_DQS#2
DDR_A_DQS#3
DDR_A_DQS#4
DDR_A_DQS#5
DDR_A_DQS#6
DDR_A_DQS#7

AJ62
AN61
AN58
AN55
AW57
AW53
AL42
AL49

DDR_A_DQS0
DDR_A_DQS1
DDR_A_DQS2
DDR_A_DQS3
DDR_A_DQS4
DDR_A_DQS5
DDR_A_DQS6
DDR_A_DQS7

AP49
AR51
AP51

DDR_A_RAS#
DDR_A_WE#
DDR_A_CAS#

<18>
<18>
<18>

DDR_A_BS0 <18>
DDR_A_BS1 <18>
DDR_A_BS2 <18>
DDR_A_MA[0..15]

DDR_A_DQS#[0..7]

DDR_A_DQS[0..7]

UC1D

DDR_B_D[0..63]

M_CLK_DDR#0 <18>
M_CLK_DDR0 <18>
M_CLK_DDR#1 <18>
M_CLK_DDR1 <18>

<18>

<18>

<18>

+SM_VREF_CA
+SM_VREF_DQ0
+SM_VREF_DQ1

BDW-ULT-DDR3L_BGA1168
3 OF 19

DDR_B_D0
DDR_B_D1
DDR_B_D2
DDR_B_D3
DDR_B_D4
DDR_B_D5
DDR_B_D6
DDR_B_D7
DDR_B_D8
DDR_B_D9
DDR_B_D10
DDR_B_D11
DDR_B_D12
DDR_B_D13
DDR_B_D14
DDR_B_D15
DDR_B_D16
DDR_B_D17
DDR_B_D18
DDR_B_D19
DDR_B_D20
DDR_B_D21
DDR_B_D22
DDR_B_D23
DDR_B_D24
DDR_B_D25
DDR_B_D26
DDR_B_D27
DDR_B_D28
DDR_B_D29
DDR_B_D30
DDR_B_D31
DDR_B_D32
DDR_B_D33
DDR_B_D34
DDR_B_D35
DDR_B_D36
DDR_B_D37
DDR_B_D38
DDR_B_D39
DDR_B_D40
DDR_B_D41
DDR_B_D42
DDR_B_D43
DDR_B_D44
DDR_B_D45
DDR_B_D46
DDR_B_D47
DDR_B_D48
DDR_B_D49
DDR_B_D50
DDR_B_D51
DDR_B_D52
DDR_B_D53
DDR_B_D54
DDR_B_D55
DDR_B_D56
DDR_B_D57
DDR_B_D58
DDR_B_D59
DDR_B_D60
DDR_B_D61
DDR_B_D62
DDR_B_D63

AY31
AW31
AY29
AW29
AV31
AU31
AV29
AU29
AY27
AW27
AY25
AW25
AV27
AU27
AV25
AU25
AM29
AK29
AL28
AK28
AR29
AN29
AR28
AP28
AN26
AR26
AR25
AP25
AK26
AM26
AK25
AL25
AY23
AW23
AY21
AW21
AV23
AU23
AV21
AU21
AY19
AW19
AY17
AW17
AV19
AU19
AV17
AU17
AR21
AR22
AL21
AM22
AN22
AP21
AK21
AK22
AN20
AR20
AK18
AL18
AK20
AM20
AR18
AP18

1

D

BDW_ULT_DDR3L

SB_DQ0
SB_DQ1
SB_DQ2
SB_DQ3
SB_DQ4
SB_DQ5
SB_DQ6
SB_DQ7
SB_DQ8
SB_DQ9
SB_DQ10
SB_DQ11
SB_DQ12
SB_DQ13
SB_DQ14
SB_DQ15
SB_DQ16
SB_DQ17
SB_DQ18
SB_DQ19
SB_DQ20
SB_DQ21
SB_DQ22
SB_DQ23
SB_DQ24
SB_DQ25
SB_DQ26
SB_DQ27
SB_DQ28
SB_DQ29
SB_DQ30
SB_DQ31
SB_DQ32
SB_DQ33
SB_DQ34
SB_DQ35
SB_DQ36
SB_DQ37
SB_DQ38
SB_DQ39
SB_DQ40
SB_DQ41
SB_DQ42
SB_DQ43
SB_DQ44
SB_DQ45
SB_DQ46
SB_DQ47
SB_DQ48
SB_DQ49
SB_DQ50
SB_DQ51
SB_DQ52
SB_DQ53
SB_DQ54
SB_DQ55
SB_DQ56
SB_DQ57
SB_DQ58
SB_DQ59
SB_DQ60
SB_DQ61
SB_DQ62
SB_DQ63

SB_CK#0
SB_CK0
SB_CK#1
SB_CK1
SB_CKE0
SB_CKE1
SB_CKE2
SB_CKE3
SB_CS#0
SB_CS#1
SB_ODT0
SB_RAS
SB_WE
SB_CAS
SB_BA0
SB_BA1
SB_BA2

DDR CHANNEL B

SB_MA0
SB_MA1
SB_MA2
SB_MA3
SB_MA4
SB_MA5
SB_MA6
SB_MA7
SB_MA8
SB_MA9
SB_MA10
SB_MA11
SB_MA12
SB_MA13
SB_MA14
SB_MA15
SB_DQSN0
SB_DQSN1
SB_DQSN2
SB_DQSN3
SB_DQSN4
SB_DQSN5
SB_DQSN6
SB_DQSN7
SB_DQSP0
SB_DQSP1
SB_DQSP2
SB_DQSP3
SB_DQSP4
SB_DQSP5
SB_DQSP6
SB_DQSP7

AM38
AN38
AK38
AL38

M_CLK_DDR#2
M_CLK_DDR2
M_CLK_DDR#3
M_CLK_DDR3

AY49
AU50
AW49
AV50

DDR_CKE2_DIMMB
DDR_CKE3_DIMMB

AM32
AK32

DDR_CS2_DIMMB#
DDR_CS3_DIMMB#

M_CLK_DDR#2 <19>
M_CLK_DDR2 <19>
M_CLK_DDR#3 <19>
M_CLK_DDR3 <19>
DDR_CKE2_DIMMB
DDR_CKE3_DIMMB

<19>
<19>

DDR_CS2_DIMMB#
DDR_CS3_DIMMB#

<19>
<19>

AL32
AM35
AK35
AM33

DDR_B_RAS#
DDR_B_WE#
DDR_B_CAS#

AL35
AM36
AU49

DDR_B_BS0
DDR_B_BS1
DDR_B_BS2

AP40
AR40
AP42
AR42
AR45
AP45
AW46
AY46
AY47
AU46
AK36
AV47
AU47
AK33
AR46
AP46

DDR_B_MA0
DDR_B_MA1
DDR_B_MA2
DDR_B_MA3
DDR_B_MA4
DDR_B_MA5
DDR_B_MA6
DDR_B_MA7
DDR_B_MA8
DDR_B_MA9
DDR_B_MA10
DDR_B_MA11
DDR_B_MA12
DDR_B_MA13
DDR_B_MA14
DDR_B_MA15

AW30
AV26
AN28
AN25
AW22
AV18
AN21
AN18

DDR_B_DQS#0
DDR_B_DQS#1
DDR_B_DQS#2
DDR_B_DQS#3
DDR_B_DQS#4
DDR_B_DQS#5
DDR_B_DQS#6
DDR_B_DQS#7

AV30
AW26
AM28
AM25
AV22
AW18
AM21
AM18

DDR_B_DQS0
DDR_B_DQS1
DDR_B_DQS2
DDR_B_DQS3
DDR_B_DQS4
DDR_B_DQS5
DDR_B_DQS6
DDR_B_DQS7

DDR_B_RAS#
DDR_B_WE#
DDR_B_CAS#

<19>
<19>
<19>

DDR_B_BS0 <19>
DDR_B_BS1 <19>
DDR_B_BS2 <19>
DDR_B_MA[0..15]

<19>

C

DDR_B_DQS#[0..7]

<19>

DDR_B_DQS[0..7]

<19>

B

BDW-ULT-DDR3L_BGA1168
4 OF 19

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

CPU (3/12)
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
8

of

48

5

4

3

1

@ RC77

2

1

2 0_0402_5%
+3.3V_RUN

5
O

PCH_PLTRST#_EC

@ RC304
100K_0402_5%

<20,27,30,35,36>
PM_APWROK 1
@ RC26

PM_APWROK

2
PM_APWROK_L
0_0402_5%

2

B

1

1.05V_M_PWRGD

PM_APWROK_R

UC6
TC7SH08FU_SSOP5~D

2
0_0402_5%

@ RC27

1

<43>

+PCH_VCCDSW3_3

+RTC_CELL
4

O
A

3

<36>

2

2
A
UC5
TC7SH08FU_SSOP5~D

1

SIO_SLP_A#

P

O

@ UC4
74AHC1G09GW_TSSOP5

P

A

4 PCH_PLTRST#_EC

G

2

B

1

1 ME_RESET#
8.2K_0402_5%

SYS_RESET#

2

1
@ RC82

2
@ RC80

4

G

1
RC81

3

RC79

B

1

D

RC78
330K_0402_5%

ME_SUS_PWR_ACK
10K_0402_5%
2 SUSACK#
10K_0402_5%
2 SUS_STAT#/LPCPD#
10K_0402_5%

PCH_PLTRST#

3

2

P

1

G

1

XDP_DBRESET#

5

+3.3V_ALW2

5

+3.3V_RUN
+3.3V_ALW_PCH

D

DSWODVREN
RPC1
4
3
2
1

5
6
7
8

10K_8P4R_5%
1
2
@ RC92

Fix Intel 7260 can not detect issue.
It will cause “floating” situation before 3V_RUN coming of AND gate

PCH_PCIE_WAKE#
AC_PRESENT

<36,9>

PCH_BATLOW#
PM_LANPHY_ENABLE
10K_0402_5%

<9>

PM_LANPHY_ENABLE

@ RC2191
@ RC87 1
@ RC88 1
@ RC89 1

<22> PLTRST_VMM2320#
<27> PLTRST_USH#
<29> PLTRST_MMI#
<28> PLTRST_LAN#

<12,28>

2 0_0402_5%
2 0_0402_5%
2 0_0402_5%
2 0_0402_5%

DSWODVREN - ON DIE DSW VR ENABLE

PCH_PLTRST#

HIGH = ENABLED (DEFAULT)
LOW = DISABLED

1

2

RC91

PCH_RSMRST#_Q
47K_0402_5%
UC1H

BDW_ULT_DDR3L
SYSTEM POWER MANAGEMENT

<36>
+3.3V_RUN

<36>
<15,36>

PM_APWROK_R
PCH_PLTRST#

<37> PCH_RSMRST#_Q
<36> ME_SUS_PWR_ACK
<36> SIO_PWRBTN#
<36,9> AC_PRESENT
<9> PCH_BATLOW#
<35>

SIO_SLP_WLAN#

PCH_RSMRST#_Q
ME_SUS_PWR_ACK
SIO_PWRBTN#
AC_PRESENT
PCH_BATLOW#
SIO_SLP_S0#
SIO_SLP_WLAN#

AW6
AV4
AL7
AJ8
AN4
AF3
AM5

+3.3V_RUN
C

2

SUSACK
SYS_RESET
SYS_PWROK
PCH_PWROK
APWROK
PLTRST

DSWVRMEN
DPWROK
WAKE
CLKRUN/GPIO32
SUS_STAT/GPIO61
SUSCLK/GPIO62
SLP_S5/GPIO63

RSMRST
SUSWARN/SUSPWRDNACK/GPIO30
PWRBTN
ACPRESENT/GPIO31
BATLOW/GPIO72
SLP_S0
SLP_WLAN/GPIO29

UC7 CXDP@
14
2
1

2 TDI_XDP_R
0_0402_5%

5
4

RUNPWROK
<6>

PCH_JTAG_TMS

PCH_JTAG_TMS

12

TRST#_XDP

RUNPWROK

9
10

RUNPWROK

<35,36>

1A

1B

3

CPU_XDP_TDO

6

CPU_XDP_TDI

13

RUNPWROK

1OE
2A

2B

3A

8

3B

CPU_XDP_TMS

Place near JXDP1

<13>
<13>

CFG0
CFG1

<13>
<13>

CFG2
CFG3

4A

11

4B

4OE

RC5 need to close to JCPU1

<15>

15

H_VCCST_PWRGD

CFG2
CFG3
XDP_OBS0_R
XDP_OBS1_R

CPU_XDP_TRST#

7

GND

CFG0
CFG1

<13>
<13>

CFG4
CFG5

CFG4
CFG5

CFG6
<13> CFG6
2 1K_0402_5%
RC102 1
CFG7
<13> CFG7
CXDP@
2 1K_0402_5%
H_CPUPWRGD @ RC103 1
H_VCCST_PWRGD_XDP
SIO_PWRBTN#

74CBTLV3126BQ_DHVQFN14_2P5X3

PCH_JTAG_TRST#

2
0_0402_5%

1
CPU_XDP_TRST#
RC109 CXDP@

<15>

<6>

PCH_JTAG_JTAGX

2
0_0402_5%

1
CPU_XDP_TCLK
RC112 CXDP@

CPU_PWR_DEBUG#

<18,19,7> DDR_XDP_WAN_SMBDAT
<18,19,7> DDR_XDP_WAN_SMBCLK
<6> PCH_JTAG_TCK

SYS_PWROK

CPU_XDP_TCLK

H_CATERR#
49.9_0402_1%
2
H_PROCHOT#
62_0402_5%

1
1
2

@EMC@
CC83
100P_0402_50V8J

RC123
10K_0402_5%

2

PECI_EC

1
RC121

2

H_PROCHOT#_R
56_0402_5%
H_CPUPWRGD

SM_RCOMP0
SM_RCOMP1
SM_RCOMP2
<18>

DDR3_DRAMRST#_CPU
<18> DDR_PG_CTRL

A

D61
K61
N62

K63

C61

AU60
AV60
AU61
AV15
AV61

PROC_DETECT
CATERR
PECI

PROCHOT

PROCPWRGD

SM_RCOMP0
SM_RCOMP1
SM_RCOMP2
SM_DRAMRST
SM_PG_CNTL1

C

CFG8
CFG9

CFG10
CFG11

CFG10
CFG11

<13>
<13>

CFG19
CFG18

CFG19
CFG18

<13>
<13>

CFG12
CFG13

CFG12
CFG13

<13>
<13>

CFG14
CFG15

CFG14
CFG15

<13>
<13>

TDO_XDP
TRST#_XDP
PCH_JTAG_TDI
PCH_JTAG_TMS
1
CFG3_R
RC113
CXDP@

<13>
<13>
<13>
<13>

2
RC106
CXDP@

1

PCH_PLTRST#_EC
1K_0402_5%

2
CFG3
1K_0402_5%

+1.05V_RUN
1

B
@

RC117

Place near JXDP1.48
XDP_DBRESET#

1
2

CC21 CXDP@
0.1U_0402_25V6

<36>

H_CATERR#
PECI_EC

@ CC22
0.1U_0402_25V6

BDW_ULT_DDR3L

UC1B
EMI request add

CAD Note:
Avoid stub in the PWRGD path
while placing resistors RC123

CFG17
CFG16

CFG8
CFG9

XDP_RST#_R
XDP_DBRESET#

CONN@

SYS_PWROK

H_PROCHOT#

CFG17
CFG16

2
TDO_XDP
51_0402_5%

CXDP@
RC120
1K_0402_5%

1
CPU_XDP_TCLK
RC119 @

H_PROCHOT#

<36,45,46>

2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60

+3.3V_ALW_PCH

1
TDI_XDP_R
RC118 @

@EMC@
CC20
22P_0402_50V8J

H_CPUPWRGD

SIO_SLP_S0#

1
TDO_XDP
RC115 @

PCH_JTAG_TCK 2
0_0402_5%

1

GND1
OBSFN_C0
OBSFN_C1
GND3
OBSDATA_C0
OBSDATA_C1
GND5
OBSDATA_C2
OBSDATA_C3
GND7
OBSFN_D0
OBSFN_D1
GND9
OBSDATA_D0
OBSDATA_D1
GND11
OBSDATA_D2
OBSDATA_D3
GND13
ITPCLK/HOOK4
ITPCLK#/HOOK5
VCC_OBS_CD
RESET#/HOOK6
DBR#/HOOK7
GND15
TD0
TRST#
TDI
TMS
GND17

SAMTE_BSH-030-01-L-D-A
2
0_0402_5%
2
PCH_JTAG_TDO
0_0402_5%

2

SYS_RESET#

2

RC116

1

GND0
OBSFN_A0
OBSFN_A1
GND2
OBSDATA_A0
OBSDATA_A1
GND4
OBSDATA_A2
OBSDATA_A3
GND6
OBSFN_B0
OBSFN_B1
GND8
OBSDATA_B0
OBSDATA_B1
GND10
OBSDATA_B2
OBSDATA_B3
GND12
PWRGOOD/HOOK0
HOOK1
VCC_OBS_AB
HOOK2
HOOK3
GND14
SDA
SCL
TCK1
TCK0
GND16

2

1
B

<6>

2

1

PCH_RTCRST#

PCH_RTCRST#

POWER_SW#_MB

JXDP1

3OE

reference Shark Bay ULT Validation Customer Debug Port
Implementation Requirement Rev 1.0

@ RC114

<6>
<36,39>

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
GND
GND

+1.05V_RUN

1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59

CPU_XDP_PREQ#
CPU_XDP_PRDY#

2OE

GND PAD

+1.05V_VCCST

SIO_SLP_S5#
SIO_SLP_S4#
SIO_SLP_A#

+PCH_VCCDSW3_3

<30>

+1.05V_RUN

VCC

2

PCH_JTAG_TDI 1
RC99
CXDP@

PCH_JTAG_TDI

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20

SIO_SLP_S3#

+PCH_VCCDSW3_3

CONN@
ACES_50506-01841-P01

1

2 TDO_XDP
0_0402_5%
RUNPWROK

<6>

AJ6
AT4
AL5
AP4
AJ7

JAPS1
+3.3V_ALW_PCH

PCH_DPWROK <36>
PCH_PCIE_WAKE# <35,36>

20130726 same as Goliad
@ CC19
0.1U_0402_25V6

1
RC98
CXDP@

CLKRUN#
CLKRUN# <10,35,36>
SUS_STAT#/LPCPD#
1
2
SUSCLK_R
SUSCLK
SIO_SLP_S5# @ RC136
0_0402_5%
SIO_SLP_S5# <36>
T8
PAD~D @
T9
PAD~D @
SIO_SLP_S4#
SIO_SLP_S4# <36>
SIO_SLP_S3#
SIO_SLP_S3# <36>
SIO_SLP_A#
SIO_SLP_A# <36>
SIO_SLP_SUS#
SIO_SLP_SUS# <36>
SIO_SLP_LAN#
SIO_SLP_LAN# <28,36>

+1.05V_RUN
@ CC18
0.1U_0402_25V6

PCH_JTAG_TDO

DSWODVREN
PCH_DPWROK
PCH_PCIE_WAKE#

V5
AG4
AE6
AP5

BDW-ULT-DDR3L_BGA1168
8 OF 19

CC17 CXDP@
1

0.1U_0402_25V6

<6>

SLP_S4
SLP_S3
SLP_A
SLP_SUS
SLP_LAN

AW7
AV5
AJ5

1

@ RC95

AK2
AC3
AG2
AY7
AB5
AG7

SUSACK#
SYS_RESET#
SYS_PWROK

SUSACK#

SYS_PWROK
RESET_OUT#

ME_RESET#
8.2K_0402_5%

1

2

2

1

MISC

PRDY
PREQ
PROC_TCK
PROC_TMS
PROC_TRST
PROC_TDI
PROC_TDO

JTAG
THERMAL

J62
K62
E60
E61
E59
F63
F62

CPU_XDP_PRDY#
CPU_XDP_PREQ#
CPU_XDP_TCLK
CPU_XDP_TMS
CPU_XDP_TRST#
CPU_XDP_TDI
CPU_XDP_TDO

J60
H60
H61
H62
K59
H63
K60
J61

XDP_OBS0_R
XDP_OBS1_R
XDP_OBS2_R
XDP_OBS3_R
XDP_OBS4_R
XDP_OBS5_R
XDP_OBS6_R
XDP_OBS7_R

Place near JXDP1.47

+3.3V_RUN
2
XDP_DBRESET#
1K_0402_5%

+1.05V_RUN

DDR3L

PAD~D
PAD~D
PAD~D
PAD~D
PAD~D
PAD~D

T10
T11
T12
T13
T14
T15

2

1

@

RC124

2

1

@

RC125

2

1

@

RC126

2

1

CPU_XDP_TCLK 2
51_0402_5%
CPU_XDP_TRST# 2
51_0402_5%

1

CPU_XDP_TMS
51_0402_5%
CPU_XDP_TDI
51_0402_5%
CPU_XDP_PREQ#
51_0402_5%
CPU_XDP_TDO
51_0402_5%

PWR

BPM#0
BPM#1
BPM#2
BPM#3
BPM#4
BPM#5
BPM#6
BPM#7

1 RC122

@
@
@
@
@
@

BDW-ULT-DDR3L_BGA1168
2 OF 19

1

RC127

RC128
@

RC129
A

DDR3 COMPENSATION SIGNALS
200_0402_1%
121_0402_1%
100_0402_1%

2

1 RC130

SM_RCOMP0

2

1 RC131

SM_RCOMP1

2

1 RC132

SM_RCOMP2

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.

CAD Note:
Trace width=12~15 mil, Spcing=20 mils
Max trace length= 500 mil

5

PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
4

3

2

Title

CPU (4/12)
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
1

Sheet

Rev
0.1
9

of

48

5

4

3

2

1

D

D

UC1A

C54
C55
B58
C58
B55
A55
A57
B57

<25> DDI1_LANE_N0
<25> DDI1_LANE_P0
<25> DDI1_LANE_N1
<25> DDI1_LANE_P1
<25> DDI1_LANE_N2
<25> DDI1_LANE_P2
<25> DDI1_LANE_N3
<25> DDI1_LANE_P3

C51
C50
C53
B54
C49
B50
A53
B53

<24> DDI2_LANE_N0
<24> DDI2_LANE_P0
<24> DDI2_LANE_N1
<24> DDI2_LANE_P1
<24> DDI2_LANE_N2
<24> DDI2_LANE_P2
<24> DDI2_LANE_N3
<24> DDI2_LANE_P3

BDW_ULT_DDR3L

DDI1_TXN0
DDI1_TXP0
DDI1_TXN1
DDI1_TXP1
DDI1_TXN2
DDI1_TXP2
DDI1_TXN3
DDI1_TXP3

EDP_TXN0
EDP_TXP0
EDP_TXN1
EDP_TXP1

DDI

EDP

DDI2_TXN0
DDI2_TXP0
DDI2_TXN1
DDI2_TXP1
DDI2_TXN2
DDI2_TXP2
DDI2_TXN3
DDI2_TXP3

EDP_TXN2
EDP_TXP2
EDP_TXN3
EDP_TXP3
EDP_AUXN
EDP_AUXP
EDP_RCOMP
EDP_DISP_UTIL

C45
B46
A47
B47

EDP_CPU_LANE_N0
EDP_CPU_LANE_P0
EDP_CPU_LANE_N1
EDP_CPU_LANE_P1

EDP_CPU_LANE_N0
EDP_CPU_LANE_P0
EDP_CPU_LANE_N1
EDP_CPU_LANE_P1

COMPENSATION PU FOR eDP

<23>
<23>
<23>
<23>

+VCCIOA_OUT

C47
C46
A49
B49

2

EDP_COMP
24.9_0402_1%

A45
B45

EDP_CPU_AUX#
EDP_CPU_AUX

D20
A43

EDP_COMP

1
RC133

CAD Note:Trace width=20 mils ,Spacing=25mil,
Max length=100 mils.

EDP_CPU_AUX# <23>
EDP_CPU_AUX <23>

C

C

BDW-ULT-DDR3L_BGA1168
1 OF 19

+3.3V_RUN
RPC15
5
6
7
8

4
3
2
1

SIO_RCIN#
<12,36>
CLKRUN# <35,36,9>
USH_DET# <12,27>
IRQ_SERIRQ
<12,35,36>

BDW_ULT_DDR3L

UC1I

+3.3V_RUN
RPC2

10K_8P4R_5%
<23> EDP_BIA_PWM
<23> PANEL_BKLEN
<23,36> ENVDD_PCH

1

2

2

1

@ RC139
@ RC140

ENVDD_PCH
100K_0402_5%
PCH_GPIO53
1K_0402_5%

<27,7> CONTACTLESS_DET#
<6> DGPU_PWROK
<12> HDD_FALL_INT
<12> PCH_GPIO80
@ T16
PAD~D
<12>

EDP_BIA_PWM
PANEL_BKLEN
ENVDD_PCH

DGPU_PWROK
HDD_FALL_INT

TOUCHPAD_INTR#
<12> PCH_GPIO52
PCH_GPIO53

B

B8
A9
C6

U6
P4
N4
N2
AD4
U7
L1
L3
R5
L4

EDP_BKLCTL
EDP_BKLEN
EDP_VDDEN

DDPB_CTRLCLK
DDPB_CTRLDATA
DDPC_CTRLCLK
DDPC_CTRLDATA

eDP SIDEBAND

PIRQA/GPIO77
PIRQB/GPIO78
PIRQC/GPIO79
PIRQD/GPIO80
PME

B9
C9
D9
D11

CPU_DPB_CTRLCLK
CPU_DPB_CTRLDAT
CPU_DPC_CTRLCLK
CPU_DPC_CTRLDAT

C5
B6
B5
A6

CPU_DPB_AUX#
CPU_DPC_AUX#
CPU_DPB_AUX
CPU_DPC_AUX

C8
A8
D6

DPB_HPD
DPC_HPD
EDP_CPU_HPD

CPU_DPB_CTRLCLK
CPU_DPB_CTRLDAT
CPU_DPC_CTRLCLK
CPU_DPC_CTRLDAT

<25>
<25>
<24>
<24>

1
2
3
4

CPU_DPB_CTRLDAT
CPU_DPB_CTRLCLK
CPU_DPC_CTRLCLK
CPU_DPC_CTRLDAT

8
7
6
5

2.2K_0804_8P4R_5%
RPC20

DISPLAY
PCIE

DDPB_AUXN
DDPC_AUXN
DDPB_AUXP
DDPC_AUXP

CPU_DPB_AUX# <25>
CPU_DPC_AUX#
<24>
CPU_DPB_AUX <25>
CPU_DPC_AUX
<24>

1
2
3
4

CPU_DPB_AUX#
CPU_DPB_AUX
CPU_DPC_AUX
CPU_DPC_AUX#

8
7
6
5

100K_0804_8P4R_5%

GPIO55
GPIO52
GPIO54
GPIO51
GPIO53

DDPB_HPD
DDPC_HPD
EDP_HPD

DPB_HPD <25>
DPC_HPD <24>
EDP_CPU_HPD
<23>

EDP_CPU_HPD

100K_0402_5% 2

1 RC141

DPB_HPD

100K_0402_5% 2

1 RC142

B

BDW-ULT-DDR3L_BGA1168
9 OF 19

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

CPU (5/12)
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
10

of

48

5

4

3

2

1

PCIE for UMA
UC1K

D

WIGIG --->

<30>
<30>

PCIE_PRX_WIGIGTX_N5
PCIE_PRX_WIGIGTX_P5

<30>
<30>

PCIE_PTX_WIGIGRX_N5
PCIE_PTX_WIGIGRX_P5

PCIE_PRX_WIGIGTX_N5
PCIE_PRX_WIGIGTX_P5

F10
E10

PCIE_PTX_WIGIGRX_N5
PCIE_PTX_WIGIGRX_P5

C23
C22
F8
E8
B23
A23
H10
G10
B21
C21
E6
F6
B22
A21

10/100/1G LAN --->
C

WLAN (Mini Card 2)--->

MMI -->

<28>
<28>

PCIE_PRX_GLANTX_N3
PCIE_PRX_GLANTX_P3

<28>
<28>

PCIE_PTX_GLANRX_N3
PCIE_PTX_GLANRX_P3

<30>
<30>
<30>
<30>

PCIE_PRX_WLANTX_N4
PCIE_PRX_WLANTX_P4
PCIE_PTX_WLANRX_N4
PCIE_PTX_WLANRX_P4

<29>
<29>

PCIE_PRX_MMITX_N1
PCIE_PRX_MMITX_P1

<29>
<29>

PCIE_PTX_MMIRX_N1
PCIE_PTX_MMIRX_P1

PCIE_PRX_GLANTX_N3
PCIE_PRX_GLANTX_P3

G11
F11

PCIE_PTX_GLANRX_N3
PCIE_PTX_GLANRX_P3

C29
B30

PCIE_PRX_WLANTX_N4
PCIE_PRX_WLANTX_P4

F13
G13

PCIE_PTX_WLANRX_N4
PCIE_PTX_WLANRX_P4

B29
A29

PCIE_PRX_MMITX_N1
PCIE_PRX_MMITX_P1

G17
F17

PCIE_PTX_MMIRX_N1
PCIE_PTX_MMIRX_P1

B31
A31

<31> USB3TN4
<31> USB3TP4

+PCH_AUSB3PLL

RC149

1

C30
C31
F15
G15

<31> USB3RN4
<31> USB3RP4

2 3.01K_0402_1% PCH_PCIE_RCOMP

E15
E13
A27
B27

D

BDW_ULT_DDR3L

PERN5_L0
PERP5_L0

USB2N0
USB2P0

PETN5_L0
PETP5_L0

USB2N1
USB2P1

PERN5_L1
PERP5_L1

USB2N2
USB2P2

PETN5_L1
PETP5_L1

USB2N3
USB2P3

PERN5_L2
PERP5_L2

USB2N4
USB2P4

PETN5_L2
PETP5_L2

USB2N5
USB2P5

PERN5_L3
PERP5_L3

USB2N6
USB2P6

PETN5_L3
PETP5_L3

USB2N7
USB2P7

PERN3
PERP3
PETN3
PETP3

USB3RN1
USB3RP1
PCIE

USB

PERN4
PERP4

USB3TN1
USB3TP1
USB3RN2
USB3RP2

PETN4
PETP4

USB3TN2
USB3TP2

AN8
AM8

USBP0USBP0+

AR7
AT7

USBP1USBP1+

AR8
AP8

USBP2USBP2+

AR10
AT10

USBP3USBP3+

AM15
AL15

USBP4USBP4+

AM13
AN13

USBP5USBP5+

AP11
AN11

USBP6USBP6+

AR13
AP13

USBP7USBP7+

G20
H20
C33
B34
E18
F18
B33
A33

PCB

USB2 7

USBP0- <31>
USBP0+ <31>

-----> Ext Port 1 Charge

USBP1- <32>
USBP1+ <32>

-----> Ext Port 3

USBP2- <30>
USBP2+ <30>

-----> WLAN/BT

USBP3- <31>
USBP3+ <31>

-----> Ext Port 2

USBP4- <23>
USBP4+ <23>

-----> Touch

G14 DSC WWAN

USBP5- <23>
USBP5+ <23>

-----> Camera

G14 UMA WWAN

USBP6- <27>
USBP6+ <27>

-----> USH

USBP7- <30>
USBP7+ <30>

-----> WWAN

USB3RN1
USB3RP1

<31>
<31>

USB3TN1
USB3TP1

<31>
<31>

USB3RN2
USB3RP2

<32>
<32>

USB3TN2
USB3TP2

<32>
<32>

G12 UMA WWAN
G12 Entry

NA

G14D_En

NA

G14U_En

NA

-----> Ext USB3 Port 1 Charge
C

-----> Ext USB3 Port 3

PERN1/USB3RN3
PERP1/USB3RP3
PETN1/USB3TN3
PETP1/USB3TP3

USBRBIAS
USBRBIAS
RSVD
RSVD

PERN2/USB3RN4
PERP2/USB3RP4
PETN2/USB3TN4
PETP2/USB3TP4

OC0/GPIO40
OC1/GPIO41
OC2/GPIO42
OC3/GPIO43

RSVD
RSVD
PCIE_RCOMP
PCIE_IREF

AJ10
AJ11
AN10
AM10

USBRBIAS

AL3 USB_OC0#
AT1 USB_OC1#
AH2
AV3 USB_OC3#

USB_OC0#
USB_OC1#
USB_OC2#
USB_OC3#

----->
<31>
<12,32> ----->
<12,31> ----->
<12>

USB Port0 (JUSB1)
USB Port1 (JUSB3)
USB Port3 (JUSB2)

+3.3V_ALW_PCH

RPC19
<12>
<7>

PCH_GPIO44

USB_OC0#

PCH_SMB_ALERT#
<12,37> KB_DET#

4
3
2
1

5
6
7
8

10K_8P4R_5%
BDW-ULT-DDR3L_BGA1168
11 OF 19

B

B

USBRBIAS

PCIE5

G12 UMA SD card

NA

LOM

WLAN

WIGIG

PCIE6

1

PCIE2 PCIE3 PCIE4

M2 3042
(HCA & SATA-Cache)

G12 Entry SD card

NA

LOM

WLAN

WIGIG

NA

G14 DSC SD card

NA

LOM

WLAN

GPU

WIGIG

G14 UMA SD card

NA

LOM

WLAN

WIGIG

M2 3042
(HCA & SATA-Cache)

G14D_En SD card

NA

LOM

WLAN

GPU

WIGIG

G14U_En SD card

NA

LOM

WLAN

WIGIG

NA

2

PCIE1

RC152
22.6_0402_1%

PCB

CAD NOTE:
Route single-end 50-ohms and max 500-mils length.
Avoid routing next to clock pins or under stitching capacitors.
Recommended minimum spacing to other signal traces is 15
mils.

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

CPU (6/12)
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
11

of

48

5

4

3

2

1

+PCH_VCCDSW3_3
2

1 LAN_WAKE#
10K_0402_5%

RC153

+1.05V_VCCST
2
H_THERMTRIP#
1K_0402_5%

1
RC25

+3.3V_RUN
D

D

2

1

2

1

+3.3V_RUN

MPHYP_PWR_EN
100K_0402_5%
SIO_EXT_SCI#
100K_0402_5%

RC155
RC156

RPC17
5
6
7
8

PCH_GPIO76
<30,7>
<10>

BDW_ULT_DDR3L

UC1J

WLANCLK_REQ#
PCH_GPIO80

4
3
2
1

10K_8P4R_5%

+3.3V_RUN

<12,36> SIO_EXT_WAKE#
<28,9> PM_LANPHY_ENABLE
1

2
TPM_PIRQ#
10K_0402_5%

RC247

<27>

<7> PCH_GPIO16
TPM_PIRQ#

<28,36>

4
3
2
1

5
6
7
8

SLATE_MODE

USB_OC2# <11,31>
PCH_GPIO46 <12>
PCH_GPIO73

<11> PCH_GPIO44
MEDIACARD_IRQ#

@ T22 PAD~D
<23> TOUCH_PANEL_INTR#
<38> MPHYP_PWR_EN
<11,37> KB_DET#
@ T21
PAD~D
<23> 3.3V_CAM_EN#
<36> SIO_EXT_SMI#
<12> PCH_GPIO46

RPC10

<7>

10K_8P4R_5%
<30>

RPC5
4
3
2
1

5
6
7
8

TPM_PIRQ#

NFC_IRQ

<29>
+3.3V_ALW_PCH

HOST_ALERT1_R_N

LAN_WAKE#

LAN_WAKE#

PCH_NFC_RST for Goliad

C

P1
AU2
AM7
AD6
Y1
T3
AD5
AN5
AD7
AN3

PCH_GPIO76
SIO_EXT_WAKE#

SIO_EXT_SMI#
PCH_GPIO9
MEDIACARD_RST#
MEDIACARD_IRQ#

@ T27 PAD~D
mSATA_DEVSLP

<20> HDD_DEVSLP
<36> SIO_EXT_SCI#
<21> SPKR

MEDIACARD_RST#
PCH_GPIO57
SLATE_MODE
PCH_GPIO59
PCH_GPIO44
DIMM_DET
PCH_GPIO49
TOUCH_PANEL_INTR#
MPHYP_PWR_EN
KB_DET#
PCH_GPIO14
3.3V_CAM_EN#
SIO_EXT_SMI#
PCH_GPIO9
PCH_GPIO10

SIO_EXT_SCI#
SPKR

AG6
AP1
AL4
AT5
AK4
AB6
U4
Y3
P3
Y2
AT3
AH4
AM4
AG5
AG3
AM3
AM2
P2
C4
L2
N5
V2

BMBUSY/GPIO76
GPIO8
LAN_PHY_PWR_CTRL/GPIO12
GPIO15
GPIO16
GPIO17
GPIO24
GPIO27
GPIO28
GPIO26
GPIO56
GPIO57
GPIO58
GPIO59
GPIO44
GPIO47
GPIO48
GPIO49
GPIO50
HSIOPC/GPIO71
GPIO13
GPIO14
GPIO25
GPIO45
GPIO46

CPU/
MISC

RPC7
5
6
7
8

PCH_GPIO57

D60
V4
T4
AW15
AF20
AB21

H_THERMTRIP#_R
SIO_RCIN#
IRQ_SERIRQ
PCH_OPI_COMP

@ 0_0402_5% 2

1 RC161

H_THERMTRIP#

CPPE#
100K_0402_5%
FFS_INT2
100K_0402_5%
PCH_GPIO67
10K_0402_5%
PCH_GPIO68
10K_0402_5%

<36>

SIO_RCIN#
<10,36>
IRQ_SERIRQ
<10,35,36>

GPIO

SERIAL IO

GPIO9
GPIO10
DEVSLP0/GPIO33
SDIO_POWER_EN/GPIO70
DEVSLP1/GPIO38
DEVSLP2/GPIO39
SPKR/GPIO81

GSPI0_CS/GPIO83
GSPI0_CLK/GPIO84
GSPI0_MISO/GPIO85
GSPI0_MOSI/GPIO86
GSPI1_CS/GPIO87
GSPI1_CLK/GPIO88
GSPI1_MISO/GPIO89
GSPI_MOSI/GPIO90
UART0_RXD/GPIO91
UART0_TXD/GPIO92
UART0_RTS/GPIO93
UART0_CTS/GPIO94
UART1_RXD/GPIO0
UART1_TXD/GPIO1
UART1_RST/GPIO2
UART1_CTS/GPIO3
I2C0_SDA/GPIO4
I2C0_SCL/GPIO5
I2C1_SDA/GPIO6
I2C1_SCL/GPIO7
SDIO_CLK/GPIO64
SDIO_CMD/GPIO65
SDIO_D0/GPIO66
SDIO_D1/GPIO67
SDIO_D2/GPIO68
SDIO_D3/GPIO69

R6
L6
N6
L8
R7
L5
N7
K2
J1
K3
J2
G1
K4
G2
J3
J4
F2
F3
G4
F1
E3
F4
D3
E4
C3
E2

GC6_EVENT#_Q
GPU_GC6_FB_EN
PCH_GPIO85
BBS_BIT
PCH_GPIO87
3.3V_TP_EN

1

2

1

2

1

2

1

RC160
RC158
RC163
RC164

CPPE#
CPUSB#

CAM_MIC_CBL_DET# 5
6
PCH_GPIO69
7
GC6_EVENT#_Q
8
PCH_GPIO87
@ T109 PAD~D

4
3
2
1

10K_8P4R_5%
RPC3

3.3V_TS_EN <23>
3.3V_HDD_EN
<38>
<10>

PCH_GPIO52

TOUCH_PANEL_INTR# 5
6
7
3.3V_TP_EN
GPU_GC6_FB_EN 8

4
3
2
1

C

10K_8P4R_5%
FFS_INT2
LCD_CBL_DET#
PCH_GPIO4
PCH_GPIO5
PCH_GPIO6
PCH_GPIO7
USH_DET#
CAM_MIC_CBL_DET#
PCH_GPIO66
PCH_GPIO67
PCH_GPIO68
PCH_GPIO69

LCD_CBL_DET#

RPC4

<23>

USH_DET# <10,27>
CAM_MIC_CBL_DET#

LCD_CBL_DET#
CPUSB#
3.3V_TS_EN
PCH_GPIO85

5
6
7
8

PCH_GPIO6
PCH_GPIO7
PCH_GPIO5
PCH_GPIO4

1
2
3
4

4
3
2
1

10K_8P4R_5%
<23>

RPC8
8
7
6
5

10K_8P4R_5%

BDW-ULT-DDR3L_BGA1168
10 OF 19

USB_OC3# <11>
SIO_EXT_WAKE# <12,36>
USB_OC1# <11,32>

2

RPC16

10K_8P4R_5%
4
3
2
1

THRMTRIP
RCIN/GPIO82
SERIRQ
PCH_OPI_RCOMP
RSVD
RSVD

RPC9
5
6
7
8

<10> HDD_FALL_INT
<30,7> WIGIGCLK_REQ#
<10> TOUCHPAD_INTR#
<35,6> SATA2_PCIE6_L1

10K_8P4R_5%

4
3
2
1

10K_8P4R_5%

1
2

DIMM Detect
HIGH
LOW

ENABLE
DISABLE

HOST_ALERT1_R_N

TLS CONFIDENTIALITY
1 DIMM
2 DIMM

HIGH
LOW(DEFAULT)

ENABLE
DISABLE

1

PCH_OPI_COMP
49.9_0402_1%

@ RC180
1K_0402_5%

RC303
10K_0402_5%

TOP-BLOCK SWAP OVERRIDE
HIGH
LOW(DEFAULT)

+3.3V_RUN
1

2

+3.3V_ALW_PCH

DIMM_DET

RC179
1K_0402_5%

PCH_GPIO66

2

1

RC175
@ RC171

1

1

2

B

2

2

3.3V_CAM_EN#
100K_0402_5%
NFC_IRQ
100K_0402_5%
MPHYP_PWR_EN
10K_0402_5%

RC174

+3.3V_RUN
1

1

+3.3V_RUN

2

2

PCH_GPIO59
100K_0402_5%

@ RC302
10K_0402_5%

1

@ RC176
1K_0402_5%

2
RC245

1

B

2
RC178

SPKR

No Reboot on TCO Timer expiration
HIGH
ENABLE
LOW(DEFAULT) DISABLE

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

CPU (7/12)
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
12

of

48

5

4

3

2

1

D

D

CFG STRAPS for CPU
UC1S

BDW_ULT_DDR3L

CFG8
CFG9
CFG10

AA62
U63
AA61
U62
V63

CFG_RCOMP

A5
E1
D1
J20
H18
B12

TDI_IREF

CFG0
CFG1
CFG2
CFG3
CFG4
CFG5
CFG6
CFG7
CFG8
CFG9
CFG10
CFG11
CFG12
CFG13
CFG14
CFG15

RSVD_TP
RSVD_TP
RSVD_TP
RSVD_TP
RSVD
RSVD_TP
RSVD_TP
RSVD_TP
RESERVED

RSVD
RSVD
RSVD
PROC_OPI_RCOMP

CFG16
CFG18
CFG17
CFG19

RSVD
RSVD

CFG_RCOMP

VSS
VSS

RSVD
RSVD
RSVD

RSVD
RSVD
RSVD
RSVD
TD_IREF

AV63
AU63

PAD~D T28 @
PAD~D T29 @

C63
C62
B43

PAD~D T30 @
PAD~D T31 @

A51
B51

PAD~D T33 @
PAD~D T34 @

L60

PAD~D T35 @

2

CFG16
CFG18
CFG17
CFG19

CFG4

EAR-STALL/NOT STALL RESET SEQUENCE AFTER PCU PLL IS LOCKE
CFG0

N60
W23
Y22
AY15 PROC_OPI_RCOMP

C

CFG1
AV62
D58
P22
N21
P20
R20

PCH/PCH LESS MODE SELECTION

BDW-ULT-DDR3L_BGA1168
19 OF 19

CFG1
2
RC185
1
RC186

1:(Default) Normal Operation; No stall
0:Lane Reversed

1

<9>
<9>
<9>
<9>

AC60
AC62
AC63
AA63
AA60
Y62
Y61
Y60
V62
V61
V60
U60
T63
T62
T61
T60

CFG0
CFG1

@ RC184
1K_0402_1%

CFG0
CFG1
CFG2
CFG3
CFG4
CFG5
CFG6
CFG7
CFG8
CFG9
CFG10
CFG11
CFG12
CFG13
CFG14
CFG15

2

C

<9>
<9>
<9>
<9>
<9>
<9>
<9>
<9>
<9>
<9>
<9>
<9>
<9>
<9>
<9>
<9>

@ RC183
1K_0402_1%

1

CFG0

1:(Default) Normal Operation
0:Lane Reversed

1

CFG_RCOMP
49.9_0402_1%
2 TDI_IREF
8.2K_0402_1%

PROC_OPI_RCOMP
49.9_0402_1%

1

2
RC187

B

B

CFG9

CFG8

CFG4

2

1

1
2

2

2

ALLOW THE USE OF NOA ON LOCKED UNITS
1: Enable(Default): Noa will be disable in
locked units and enable in un-locked
CFG8
units
0: Enable Noa will be available pegardless of
the locking of the unit

RC191
1K_0402_5%

NO SVID PROTOCOL CAPABLE VR CONNECTED
1: VRS support SVID protocol are present
0:No VR support SVID is present
CFG9
The chip will not generate(OR Respond to)
SVID activity

@ RC190
1K_0402_1%

SAFE MODE BOOT
1: POWER FEATURES ACTIVATED DURING
RESET
CFG10
0: POWER FEATURES (ESPECIALLY CLOCK
GATINE ARE NOT ACTIVATED

@ RC189
1K_0402_1%

@ RC188
1K_0402_1%

1

1

CFG10

Display Port Presence Strap
CFG4

1 : Disabled; No Physical Display Port
attached to Embedded Display Port
0 : Enabled; An external Display Port device is
connected to the Embedded Display Port

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

CPU (8/12)
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
13

of

48

5

4

3

2

1

D

D

2

1

1
@ RC192

0_0402_5%

BDW_ULT_DDR3L

UC1Q
AY2
DC_TEST_AY2_AW2
AY3
DC_TEST_AY3_AW3
AY60
DC_TEST_AY60
DC_TEST_AY61_AW61 AY61
DC_TEST_AY62_AW62 AY62
B2
TP_DC_TEST_B2
B3
DC_TEST_A3_B3
B61
DC_TEST_A61_B61
B62
B63
DC_TEST_B62_B63
C1
C2
DC_TEST_C1_C2

DAISY_CHAIN_NCTF_AY2
DAISY_CHAIN_NCTF_AY3
DAISY_CHAIN_NCTF_AY60
DAISY_CHAIN_NCTF_AY61
DAISY_CHAIN_NCTF_AY62
DAISY_CHAIN_NCTF_B2
DAISY_CHAIN_NCTF_B3
DAISY_CHAIN_NCTF_B61
DAISY_CHAIN_NCTF_B62
DAISY_CHAIN_NCTF_B63
DAISY_CHAIN_NCTF_C1
DAISY_CHAIN_NCTF_C2

DAISY_CHAIN_NCTF_A3
DAISY_CHAIN_NCTF_A4
DAISY_CHAIN_NCTF_A60
DAISY_CHAIN_NCTF_A61
DAISY_CHAIN_NCTF_A62
DAISY_CHAIN_NCTF_AV1
DAISY_CHAIN_NCTF_AW1
DAISY_CHAIN_NCTF_AW2
DAISY_CHAIN_NCTF_AW3
DAISY_CHAIN_NCTF_AW61
DAISY_CHAIN_NCTF_AW62
DAISY_CHAIN_NCTF_AW63

BDW-ULT-DDR3L_BGA1168
17 OF 19

C

DC_TEST_A3_B3
DC_TEST_A4

A60
A61
A62
AV1
AW1
AW2
AW3
AW61
AW62
AW63

DC_TEST_A60
DC_TEST_A61_B61
DC_TEST_A62
DC_TEST_AV1
DC_TEST_AW1
DC_TEST_AY2_AW2
DC_TEST_AY3_AW3
DC_TEST_AY61_AW61
DC_TEST_AY62_AW62
DC_TEST_AW63

2

2

0_0402_5%
2
0_0402_5%

1
@ RC193
1
@ RC194

4
C

3
2

0_0402_5%

A3
A4

1
@ RC195

Package Daisy Chain:
1.B2-PKG-C1-PCB-C2-PKG-B3-PCB-A3-PKG-A4
2.A62-PKG-A61-PCB-B61-PKG-B62-PCB-B63-PKG-A60
3.AY60-PKG-AW61-PCB-AY61-PKG-AW62-PCB-AY62-PKG-AW63
4.AW1-PKG-AW3-PCB-AY3-PKG-AW2-PCB-AY2-PKG-AV1

UC1R

AT2
AU44
AV44
D15

B

F22
H22
J21

BDW_ULT_DDR3L

RSVD
RSVD
RSVD
RSVD

RSVD
RSVD
RSVD
RSVD

N23
R23
T23
U10
B

RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD

RSVD
RSVD
RSVD

AL1
AM11
AP7
AU10
AU15
AW14
AY14

BDW-ULT-DDR3L_BGA1168
18 OF 19

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

CPU (9/12)
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
14

of

48

5

4

3

2

1

ESD Request

2
22U_0603_6.3V6M

0_0603_5%

+1.35V_MEM

1
2

1
2

1
2

1
2

1
2

1

1
2

1

1

1
2
1
2

CC34
10U_0603_6.3V6M

1
2

2

+VCC_CORE

CC24
100P_0402_50V8J

UC1L
L59
J58

+1.35V_MEM

AH26
AJ31
AJ33
AJ37
AN33
AP43
AR48
AY35
AY40
AY44
AY50

H_VR_READY
RC201

3

VCC

A
Y

5

1
@ CC35

4

2
2
0.1U_0402_25V6

1

2

RESET_OUT#

NC

RC202
1K_0402_5%

+3.3V_ALW
UC8
1

+VCC_CORE

H_VCCST_PWRGD

GND
74AUP1G07GW_TSSOP5

VCCSENSE
+VCCIO_OUT
+VCCIOA_OUT

+1.05V_VCCST
<45>

2

RC204
75_0402_1%

1

SVID ALERT

1

<9>
<45>
<45>

VIDSCLK

H_VCCST_PWRGD
H_VR_EN
H_VR_READY
<9>

H_CPU_SVIDALRT#
VIDSCLK
VIDSOUT
H_VCCST_PWRGD
H_VR_EN
H_VR_READY

CPU_PWR_DEBUG#

H_CPU_SVIDALRT#
RC207

@ T74
@ T75
@ T76
@ T77

PAD~D
PAD~D
PAD~D
PAD~D

CAD Note: Place the PU resistors close to CPU
RC208close to CPU 300 - 1500mils

2

1

+1.05V_VCCST
RC208
110_0402_1%

SVID DATA

CAD Note: Place the PU resistors close to CPU
RC204 close to CPU 300 1500mils
2
43_0402_5%

VIDALERT_N

VIDSOUT

VIDSOUT

+VCC_CORE

E63
AB23
A59
E20
AD23
AA23
AE59
L62
N63
L63
B59
F60
C59
D63
H59
P62
P60
P61
N59
N61
T59
AD60
AD59
AA59
AE60
AC59
AG58
U59
V59

+1.05V_VCCST

AC22
AE22
AE23

+VCC_CORE

AB57
AD57
AG57
C24
C28
C32

VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC
VCC

VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VDDQ
VCC
RSVD
RSVD
VCC_SENSE
RSVD
VCCIO_OUT
VCCIOA_OUT
RSVD
RSVD
RSVD
VIDALERT
VIDSCLK
VIDSOUT
VCCST_PWRGD
VR_EN
VR_READY

HSW ULT POWER

VSS
PWR_DEBUG
VSS
RSVD_TP
RSVD_TP
RSVD_TP
RSVD_TP
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
RSVD
VCCST
VCCST
VCCST
VCC
VCC
VCC
VCC
VCC
VCC

C36
C40
C44
C48
C52
C56
E23
E25
E27
E29
E31
E33
E35
E37
E39
E41
E43
E45
E47
E49
E51
E53
E55
E57
F24
F28
F32
F36
F40
F44
F48
F52
F56
G23
G25
G27
G29
G31
G33
G35
G37
G39
G41
G43
G45
G47
G49
G51
G53
G55
G57
H23
J23
K23
K57
L22
M23
M57
P57
U57
W57

C

B

+1.05V_VCCST
@ PJP23
PAD-OPEN1x1m
1
2

A

CC37
1U_0402_6.3V6K

VCCSENSE

CAD Note: RC209 SHOULD BE PLACED CLOSE TO CPU

1

2

@

1

CC36
22U_0603_6.3V6M

VCCSENSE

F59
N58
AC58

BDW_ULT_DDR3L

RSVD
RSVD

BDW-ULT-DDR3L_BGA1168
12 OF 19

+1.05V_RUN

2

2

RC209
100_0402_1%

1

VCC_SENSE

<45>

@ CC33
10U_0603_6.3V6M

@EMC@
@ RC199
10K_0402_5%

1

1

C

<45>

CC32
10U_0603_6.3V6M

2
22U_0603_6.3V6M

+1.05V_VCCST

B

CC31
10U_0603_6.3V6M

@ RC198
10K_0402_5%
2
H_VR_EN
1.5K_0402_5%

<45>

D

H_VCCST_PWRGD
+1.05V_VCCST

<36,9>

@ CC30
10U_0603_6.3V6M

+3.3V_RUN

1
@EMC@ CC85

CC29
10U_0603_6.3V6M

+1.05V_RUN

CPU_PWR_DEBUG#

CC28
2.2U_0402_6.3V6M

2
22U_0603_6.3V6M

CC27
2.2U_0402_6.3V6M

1
@EMC@ CC84

@ CC26
2.2U_0402_6.3V6M

2
22U_0603_6.3V6M

@ CC25
2.2U_0402_6.3V6M

RC197
150_0402_5%

D

VDDQ DECOUPLING

+VCC_CORE

1
@EMC@ CC79

2

+1.05V_RUN

RESISTOR STUFFING OPTIONS ARE
PROVIDED FOR TESTING PURPOSES

2

@ RC196

+1.35V_MEM

1
@EMC@ CC23

1

+1.05V_RUN

+VCC_CORE

1

2

+VCCIO_OUT

2

2

+1.05V_RUN

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

CPU (10/12)
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
15

of

48

5

4

3

+1.05V_M
PAD-OPEN1x1m
@
PJP51

+1.05V_MODPHY_PCH

1
2

1
2

1
2

+
2

1
+
2

@EMC@ CC42
330U_D3_2.5VY_R6M

1

@EMC@ CC41
330U_D3_2.5VY_R6M

+

@ CC39
330U_D3_2.5VY_R6M

CC40
1U_0402_6.3V6K

CC44
1U_0402_6.3V6K

CC40 place near K9;
CC44 place near L10
CC43 place near M9
VCCHSIO
S0 Iccmax = 1.838A

@ CC43
1U_0402_6.3V6K

D

1

2

1

1

2

+1.05V_MODPHY

2

+1.05V_RUN

D

+RTC_CELL

DCPSUS4

AB8
+1.05V_RUN

USB2

1
2

1

2

2

1
1

2

2

B

2

1
2

1

CC82
1U_0402_6.3V6K

@ CC80
1U_0402_6.3V6K

CC82 place near A20
VCCACLKPLL
S0 Iccmax = 31mA

CC81
100U_1206_6.3V6M

LC5
1
2
2.2UH_LQM2MPN2R2NG0L_30%

1

+1.05V_RUN

2 0_0402_5%

CC80 place near AH10
VCCDSW3_3
S0 Iccmax = 114mA

CC73 place near AH11
VCCSUS3_3
S0 Iccmax = 63mA

+PCH_VCCACLKPLL

0_0402_5%

+3.3V_ALW
@ RC2171

1
RC213 @

Reminder below power rail need isolation for layout refer
attach file for more detail that from Intel review feedback.

+PCH_VCCDSW3_3

2

1
@ RC216

2
0_0402_5%

CC78
1U_0402_6.3V6K

+3.3V_ALW_PCH

1
RC212 @

LC4
1
2
2.2UH_LQM2MPN2R2NG0L_30%

CC78 place near J18
VCCCLK
S0 Iccmax = 200mA

CC77
100U_1206_6.3V6M

B

+3.3V_ALW_PCH

2
0_0402_5%

+3.3V_ALW

CC72 place near AG16

+PCH_VCC1P05

2

@ CC97 0.47U_0402_10V6K

CC97 place near AH10
intel DG Rev 1.2 , page 500
47.3 Boot Strap Capacitor

+PCH_RTC_VCCSUS3_3

CC73
1U_0402_6.3V6K

RSVD
VCC1_05
VCC1_05

AC20
AG16
AG17

2

1

CC69 place near U8

C

1

SUS OSCILLATOR

2

1

2013/06/10 refer 6L_WP chnage to float,6/14 change back
U8
T9

LPT LP POWER

BDW-ULT-DDR3L_BGA1168
13 OF 19

+1.05V_RUN

2

@

1
VCCSDIO
VCCSDIO

2

SERIAL IO

1

VCCCLK
VCCCLK
VCCACLKPLL
VCCCLK
VCCCLK
VCCCLK
RSVD
RSVD
RSVD
VCCSUS3_3
VCCSUS3_3

1

+3.3V_ALW_PCH

+PCH_VCCDSW
1

2

2
+1.5V_RUN

2

1
2

1

1
2

1

1
2

1

1
2

2

2
1
2

CC70 close to Pin J17
CC71 close to Pin R21

J18
K19
A20
J17
R21
T21
K18
M20
V21
AE20
AE21

CC65 place near AG19

+3.3V_RUN

CC72
1U_0402_6.3V6K

+PCH_VCCDSW3_3

2

CC65
1U_0402_6.3V6K

VCCTS1_5
VCC3_3
VCC3_3

1

1
5.11_0402_1%

CC66
0.1U_0402_10V7K

THERMAL SENSOR

J15
K14
K16

CC61 CC62 place near AE9

CC69
1U_0402_6.3V6K

1

GPIO/LPC

2
+PCH_VCCDSW
RC211

+PCH_VCCDSW_R

CORE

VCCSUS3_3
VCCSUS3_3
VCCDSW3_3
VCC3_3
VCC3_3

+PCH_VCCDSW

CC60
10U_0603_6.3V6M

DCPSUS2

+1.05V_M
CC59
1U_0402_6.3V6K

VRM

+1.05V_RUN

CC59 and CC60 place near
J11; CC58 place near AE8
CC58
1U_0402_6.3V6K

+PCH_VCC1P05
+PCH_VCCACLKPLL
CC71
1U_0402_6.3V6K

2

+1.05V_M

+3.3V_RUN

+1.05V_RUN

CC70
1U_0402_6.3V6K

CC68
1U_0402_6.3V6K

CC67
100U_1206_6.3V6M

CC68 place near AA21
VCCAPLL
S0 Iccmax = 57mA

HDA

VCCHDA

J11
H11
H15
AE8
AF22
AG19
AG20
AE9
AF9
AG8
AD10
AD8

CC61
1U_0402_6.3V6K

LC3
1
2
2.2UH_LQM2MPN2R2NG0L_30%

+PCH_VCCDSW3_3

AC9
AA9
AH10
V8
W9

CC64 place near V8
2013/06/10 refer 6L_WP chnage to +3.3V_M, 6/14 change back
CC64
22U_0603_6.3V6M

+V1.05S_APLLOPI

+3.3V_RUN

VCC1_05
VCC1_05
VCC1_05
VCC1_05
VCC1_05
DCPSUSBYP
DCPSUSBYP
VCCASW
VCCASW
VCCASW
DCPSUS1
DCPSUS1

@ CC62
22U_0603_6.3V6M

CC63 place near AC9

C

+1.05V_RUN

AH13

+3.3V_ALW_PCH

CC63
22U_0603_6.3V6M

CC57
0.1U_0402_10V7K

CC56
22U_0603_6.3V6M

CC55
22U_0603_6.3V6M

CC56 place near B11
VCCSATA3PLL
S0 Iccmax = 42mA

AH14

CC57 place near AH14

AG14
AG13

USB3

DCPSUS3

1

J13

1

+3.3V_ALW_PCH

2

+PCH_ASATA3PLL

LC2
1
2
2.2UH_LQM2MPN2R2NG0L_30%

CC54 place near Y8

2

VCCASW
VCCASW
+1.05V_MODPHY

+3.3V_M

Y8

2

VCCSPI

OPI

1

SPI

RSVD
VCCAPLL
VCCAPLL

AH11
+PCH_RTC_VCCSUS3_3
AG10
AE7 +DCPRRTC 1
2
CC52
0.1U_0402_10V7K

1

VCCSUS3_3
VCCRTC
DCPRTC

2

Y20
AA21
W21

RTC

@ CC54
0.1U_0402_10V7K

+V1.05S_APLLOPI

HSIO

2

1
2

1

1
2

2

+PCH_AUSB3PLL
+PCH_ASATA3PLL

VCCHSIO
VCCHSIO
VCCHSIO
VCC1_05
VCC1_05
VCCUSB3PLL
VCCSATA3PLL

CC50
1U_0402_6.3V6K

@ CC53
1U_0402_6.3V6K

CC47
22U_0603_6.3V6M

CC51
22U_0603_6.3V6M

CC47 place near B18
VCCUSB3PLL
S0 Iccmax = 41mA

BDW_ULT_DDR3L

UC1M
K9
L10
M9
N8
P9
B18
B11

+1.05V_MODPHY_PCH

+1.05V_RUN

CC48
0.1U_0402_10V7K

+PCH_AUSB3PLL
LC1
1
2
2.2UH_LQM2MPN2R2NG0L_30%

CC49
0.1U_0402_10V7K

+1.05V_MODPHY

1

CC48,CC49, CC50 place near AG10

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

CPU (11/12)
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
1

Sheet

Rev
0.1
16

of

48

5

4

3

2

1

D

D

UC1N
A11
A14
A18
A24
A28
A32
A36
A40
A44
A48
A52
A56
AA1
AA58
AB10
AB20
AB22
AB7
AC61
AD21
AD3
AD63
AE10
AE5
AE58
AF11
AF12
AF14
AF15
AF17
AF18
AG1
AG11
AG21
AG23
AG60
AG61
AG62
AG63
AH17
AH19
AH20
AH22
AH24
AH28
AH30
AH32
AH34
AH36
AH38
AH40
AH42
AH44
AH49
AH51
AH53
AH55
AH57
AJ13
AJ14
AJ23
AJ25
AJ27
AJ29

C

B

UC1O

BDW_ULT_DDR3L

VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS

VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS

AJ35
AJ39
AJ41
AJ43
AJ45
AJ47
AJ50
AJ52
AJ54
AJ56
AJ58
AJ60
AJ63
AK23
AK3
AK52
AL10
AL13
AL17
AL20
AL22
AL23
AL26
AL29
AL31
AL33
AL36
AL39
AL40
AL45
AL46
AL51
AL52
AL54
AL57
AL60
AL61
AM1
AM17
AM23
AM31
AM52
AN17
AN23
AN31
AN32
AN35
AN36
AN39
AN40
AN42
AN43
AN45
AN46
AN48
AN49
AN51
AN52
AN60
AN63
AN7
AP10
AP17
AP20

AP22
AP23
AP26
AP29
AP3
AP31
AP38
AP39
AP48
AP52
AP54
AP57
AR11
AR15
AR17
AR23
AR31
AR33
AR39
AR43
AR49
AR5
AR52
AT13
AT35
AT37
AT40
AT42
AT43
AT46
AT49
AT61
AT62
AT63
AU1
AU16
AU18
AU20
AU22
AU24
AU26
AU28
AU30
AU33
AU51
AU53
AU55
AU57
AU59
AV14
AV16
AV20
AV24
AV28
AV33
AV34
AV36
AV39
AV41
AV43
AV46
AV49
AV51
AV55

BDW_ULT_DDR3L

VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS

VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS

AV59
AV8
AW16
AW24
AW33
AW35
AW37
AW4
AW40
AW42
AW44
AW47
AW50
AW51
AW59
AW60
AY11
AY16
AY18
AY22
AY24
AY26
AY30
AY33
AY4
AY51
AY53
AY57
AY59
AY6
B20
B24
B26
B28
B32
B36
B4
B40
B44
B48
B52
B56
B60
C11
C14
C18
C20
C25
C27
C38
C39
C57
D12
D14
D18
D2
D21
D23
D25
D26
D27
D29
D30
D31

UC1P
D33
D34
D35
D37
D38
D39
D41
D42
D43
D45
D46
D47
D49
D5
D50
D51
D53
D54
D55
D57
D59
D62
D8
E11
E17
F20
F26
F30
F34
F38
F42
F46
F50
F54
F58
F61
G18
G22
G3
G5
G6
G8
H13

BDW_ULT_DDR3L

VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS

VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS

VSS
VSS
VSS
VSS_SENSE
VSS

H17
H57
J10
J22
J59
J63
K1
K12
L13
L15
L17
L18
L20
L58
L61
L7
M22
N10
N3
P59
P63
R10
R22
R8
T1
T58
U20
U22
U61
U9
V10
V3
V7
W20
W22
Y10
Y59
Y63

C

V58
AH46
V23
E62
AH16

VSSSENSE

<45>

BDW-ULT-DDR3L_BGA1168
16 OF 19

B

VSSSENSE
RC218

BDW-ULT-DDR3L_BGA1168
15 OF 19

1

2
100_0402_1%

CAD Note: RC218 SHOULD BE PLACED CLOSE TO CPU

BDW-ULT-DDR3L_BGA1168
14 OF 19

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

CPU (12/12)
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
17

of

48

3

DDR_A_MA3
DDR_A_MA1
M_CLK_DDR0
M_CLK_DDR#0

<8>

DDR_A_BS0

<8> DDR_A_WE#
<8> DDR_A_CAS#

Layout Note:
Place near
JDIMM1.203,204

<8>

DDR_CS1_DIMMA#

M_CLK_DDR0
M_CLK_DDR#0
DDR_A_MA10
DDR_A_BS0
DDR_A_WE#
DDR_A_CAS#
DDR_A_MA13
DDR_CS1_DIMMA#

1
2

1
2

1
2

1
2

1
2

DDR_A_D17
DDR_A_D16
DDR_A_D36
DDR_A_D33

DDR_A_D34
DDR_A_D38
DDR_A_D62
DDR_A_D58

DDR_A_D60
DDR_A_D61

2

@ RD16

0_0402_5% +3.3V_RUN
0_0402_5%

2

@ CD31
2.2U_0402_6.3V6M

1

+0.675V_DDR_VTT
CD32
0.1U_0402_25V6

A

1

2

1

2

1
@ RD15

205
207

GND1
BOSS1

GND2
BOSS2

1
2
1
+DIMM1_VREF_DQ

<8>

DDR_A_MA11
DDR_A_MA7
DDR_A_MA6
DDR_A_MA4
DDR_A_MA2
DDR_A_MA0
M_CLK_DDR1
M_CLK_DDR#1

M_CLK_DDR1
M_CLK_DDR#1

DDR_A_BS1
DDR_A_RAS#

2
2_0402_1%

DDR_CS0_DIMMA#

M_ODT1

DDR_A_D5
DDR_A_D4

DDR_A_D3
DDR_A_D7

<8>
<8>

DDR_A_BS1 <8>
DDR_A_RAS# <8>

DDR_CS0_DIMMA#
M_ODT0

<8>

+SM_VREF_CA_DIMM

+5V_ALW

DDR_A_D18
DDR_A_D19

DDR3L SODIMM ODT GENERATION

DDR_A_D22
DDR_A_D23
DDR_A_D37
DDR_A_D32

1

3

1
RD10
1
RD11
1
RD12
1
RD13

0.675V_DDR_VTT_ON

DDR_A_D35
DDR_A_D39
DDR_A_D63
DDR_A_D59

B

QD1
L2N7002WT1G_SC-70-3

+1.35V_MEM

DDR_A_DQS#2
DDR_A_DQS2

DDR_A_DQS#7
DDR_A_DQS7

2
M_ODT0
66.5_0402_1%
2
M_ODT1
66.5_0402_1%
2
66.5_0402_1%
2
66.5_0402_1%

M_ODT2

<19>

M_ODT3

<19>

+1.35V_MEM

DDR_A_D56
DDR_A_D57

UD1
1
<9>

+0.675V_DDR_VTT

C

+SM_VREF_DQ0
1
RD5

@ RD14
2M_0402_5%

DDR_A_DQS#4
DDR_A_DQS4

DDR_CKE1_DIMMA

DDR_A_MA15
DDR_A_MA14

RD9
220K_0402_5%

DDR_A_D21
DDR_A_D20

CD29
10U_0603_6.3V6M

CD28
10U_0603_6.3V6M

CD27
0.1U_0402_25V6

CD26
0.1U_0402_25V6

2

DDR_A_D2
DDR_A_D6
CD25
0.1U_0402_25V6

CD24
0.1U_0402_25V6

1

+0.675V_DDR_VTT

DDR_CKE1_DIMMA

CD23
2.2U_0402_6.3V6M

DDR_A_DQS#0
DDR_A_DQS0

+1.35V_MEM

DDR_A_D54
DDR_A_D55

CD22
0.1U_0402_25V6

DDR_A_D0
DDR_A_D1

74
76
78
80
82
84
86
88
90
92
94
96
98
100
102
104
106
108
110
112
114
116
118
120
122
124
126
128
130
132
134
136
138
140
142
144
146
148
150
152
154
156
158
160
162
164
166
168
170
172
174
176
178
180
182
184
186
188
190
192
194
196
198
200
202
204

CAD NOTE
PLACE THE CAP NEAR TO DIMM RESET PIN

DDR_A_DQS#6
DDR_A_DQS6

RD7
24.9_0402_1%

<8>
<8>

CKE1
VDD
A15
A14
VDD
A11
A7
VDD
A6
A4
VDD
A2
A0
VDD
CK1
CK1#
VDD
BA1
RAS#
VDD
S0#
ODT0
VDD
ODT1
NC
VDD
VREF_CA
VSS
DQ36
DQ37
VSS
DM4
VSS
DQ38
DQ39
VSS
DQ44
DQ45
VSS
DQS5#
DQS5
VSS
DQ46
DQ47
VSS
DQ52
DQ53
VSS
DM6
VSS
DQ54
DQ55
VSS
DQ60
DQ61
VSS
DQS7#
DQS7
VSS
DQ62
DQ63
VSS
EVENT#
SDA
SCL
VTT

DDR_A_D52
DDR_A_D53

1

DDR_A_MA8
DDR_A_MA5

CKE0
VDD
NC
BA2
VDD
A12/BC#
A9
VDD
A8
A5
VDD
A3
A1
VDD
CK0
CK0#
VDD
A10/AP
BA0
VDD
WE#
CAS#
VDD
A13
S1#
VDD
TEST
VSS
DQ32
DQ33
VSS
DQS4#
DQS4
VSS
DQ34
DQ35
VSS
DQ40
DQ41
VSS
DM5
VSS
DQ42
DQ43
VSS
DQ48
DQ49
VSS
DQS6#
DQS6
VSS
DQ50
DQ51
VSS
DQ56
DQ57
VSS
DM7
VSS
DQ58
DQ59
VSS
SA0
VDDSPD
SA1
VTT

<9>

DDR_A_D42
DDR_A_D46

2

DDR_A_MA12
DDR_A_MA9

73
75
77
79
81
83
85
87
89
91
93
95
97
99
101
103
105
107
109
111
113
115
117
119
121
123
125
127
129
131
133
135
137
139
141
143
145
147
149
151
153
155
157
159
161
163
165
167
169
171
173
175
177
179
181
183
185
187
189
191
193
195
197
199
201
203

DDR3_DRAMRST#_CPU

1

DDR_A_BS2

2
0_0402_5%

2

DDR_CKE0_DIMMA

1
@ RD3

2

DDR_A_BS2

DDR3_DRAMRST#

1

1
2

1
2

1
2

1
2

1
2

1
2

1
2

1
2

<8>

<19>

CD21
0.022U_0402_16V7K

2

DDR_CKE0_DIMMA

DDR_A_D45
DDR_A_D40

RD6
1.8K_0402_1%

+

CD20
330U_D3_2.5VY_R6M

CD19
10U_0603_6.3V6M

CD18
10U_0603_6.3V6M

CD17
10U_0603_6.3V6M

CD15
10U_0603_6.3V6M

@ CD16
10U_0603_6.3V6M

CD14
10U_0603_6.3V6M

CD12
10U_0603_6.3V6M

@ CD13
10U_0603_6.3V6M

1

<8>

DDR_A_D27
DDR_A_D26

2

+1.35V_MEM
C

DDR3_DRAMRST#

RD4
1.8K_0402_1%

DDR_A_D49
DDR_A_D48

DDR_A_D25
DDR_A_D24

S

DDR_A_D51
DDR_A_D50

+1.35V_MEM

DDR_A_D15
DDR_A_D11

D

DDR_A_D43
DDR_A_D47

D

DDR_A_DQS#1
DDR_A_DQS1

2
G

DDR_A_DQS#5
DDR_A_DQS5

DDR_A_D9
DDR_A_D12

1

1

1

1

1

1

1

1
2

2

2

2

2

2

2

2

CD11
1U_0402_6.3V6K

CD10
1U_0402_6.3V6K

CD4
1U_0402_6.3V6K

CD9
1U_0402_6.3V6K

CD8
1U_0402_6.3V6K

CD3
1U_0402_6.3V6K

CD2
1U_0402_6.3V6K

CD7
1U_0402_6.3V6K

1

DDR_A_D44
DDR_A_D41

2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66
68
70
72

@ CD6
0.1U_0402_25V6

DDR_A_D30
DDR_A_D31

+1.35V_MEM

VSS
DQ4
DQ5
VSS
DQS0#
DQS0
VSS
DQ6
DQ7
VSS
DQ12
DQ13
VSS
DM1
RESET#
VSS
DQ14
DQ15
VSS
DQ20
DQ21
VSS
DM2
VSS
DQ22
DQ23
VSS
DQ28
DQ29
VSS
DQS3#
DQS3
VSS
DQ30
DQ31
VSS

2

DDR_A_DQS#3
DDR_A_DQS3

+1.35V_MEM

CONN@

2

DDR_A_D29
DDR_A_D28

VREF_DQ
VSS
DQ0
DQ1
VSS
DM0
VSS
DQ2
DQ3
VSS
DQ8
DQ9
VSS
DQS1#
DQS1
VSS
DQ10
DQ11
VSS
DQ16
DQ17
VSS
DQS2#
DQS2
VSS
DQ18
DQ19
VSS
DQ24
DQ25
VSS
DM3
VSS
DQ26
DQ27
VSS

1

1

1
2

DDR_A_D14
DDR_A_D10

1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67
69
71

1

RD2
470_0402_5%

Layout Note:
Place near JDIMM1

CD1
0.1U_0402_25V6

CD5
2.2U_0402_6.3V6M

Note:
Check voltage tolerance of
VREF_DQ at the DIMM socket

DDR_A_D13
DDR_A_D8

1

JDIMM1

D

B

H=4mm
Reverse Type

+1.35V_MEM

2

+DIMM1_VREF_DQ

DDR_A_MA[0..15]

1

DDR_A_DQS[0..7]

<8>

2

DDR_A_D[0..63]

<8>

2

1

DDR_A_DQS#[0..7]

<8>

2

<8>

4

2

5

DDR_XDP_WAN_SMBDAT
DDR_XDP_WAN_SMBCLK

DDR_PG_CTRL

<19,7,9>
<19,7,9>

2
3

NC

VCC

A
Y

5
4

1
@ CD30

2
0.1U_0402_25V6

0.675V_DDR_VTT_ON

0.675V_DDR_VTT_ON

<42>

GND
74AUP1G07GW_TSSOP5

206
208

A

LCN_DAN06-K4406-0103

20130730 SP07000LT00

CIS Link OK

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.

5

4

3

2

Title

DDR3L
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
1

Sheet

Rev
0.1
18

of

48

4

3

DDR_B_MA10
DDR_B_BS0

DDR_B_BS0

DDR_B_MA13
DDR_CS3_DIMMB#

DDR_CS3_DIMMB#

B

DDR_B_D3
DDR_B_D7
DDR_B_D21
DDR_B_D20

+0.675V_DDR_VTT

DDR_B_D22
DDR_B_D23

1
2

1
2

1
2

1
2

1
2

2

CD62
10U_0603_6.3V6M

CD61
10U_0603_6.3V6M

CD60
0.1U_0402_25V6

CD59
0.1U_0402_25V6

CD58
0.1U_0402_25V6

CD57
0.1U_0402_25V6

1

DDR_B_D36
DDR_B_D33
DDR_B_DQS#4
DDR_B_DQS4
DDR_B_D35
DDR_B_D39
DDR_B_D52
DDR_B_D49

DDR_B_D48
DDR_B_D53
+3.3V_RUN
+3.3V_RUN

1
2

2

CD64
0.1U_0402_25V6

@ CD63
2.2U_0402_6.3V6M

A

+0.675V_DDR_VTT
@ RD28
0_0402_5%

2

0_0402_5%

1

1

1

2
@ RD27

205
207

GND1
BOSS1

GND2
BOSS2

1
2

1
2

1

2

1

2

C

+1.35V_MEM

+DIMM2_VREF_DQ

DDR_B_MA6
DDR_B_MA4

+SM_VREF_DQ1
1

DDR_B_MA2
DDR_B_MA0

2

RD23
M_CLK_DDR3
M_CLK_DDR#3

DDR_B_BS1
DDR_B_RAS#

<8>
<8>

DDR_B_BS1 <8>
DDR_B_RAS# <8>

1

M_CLK_DDR3
M_CLK_DDR#3

2_0402_1%

DDR_CS2_DIMMB#
M_ODT2

DDR_CS2_DIMMB#
M_ODT2 <18>
M_ODT3

<18>

<8>

+SM_VREF_CA_DIMM

DDR_B_D5
DDR_B_D0

DDR_B_D2
DDR_B_D6

CD56
2.2U_0402_6.3V6M

DDR_B_DQS#0
DDR_B_DQS0

<8>

DDR_B_MA11
DDR_B_MA7

CD55
0.1U_0402_25V6

DDR_B_D4
DDR_B_D1

Layout Note:
Place near
JDIMM2.203,204

DDR_CKE3_DIMMB

DDR_B_MA15
DDR_B_MA14

RD25
24.9_0402_1%

DDR_B_WE#
DDR_B_CAS#

<8> DDR_B_WE#
<8> DDR_B_CAS#
<8>

DDR_CKE3_DIMMB

2

M_CLK_DDR2
M_CLK_DDR#2

M_CLK_DDR2
M_CLK_DDR#2

<8>

74
76
78
80
82
84
86
88
90
92
94
96
98
100
102
104
106
108
110
112
114
116
118
120
122
124
126
128
130
132
134
136
138
140
142
144
146
148
150
152
154
156
158
160
162
164
166
168
170
172
174
176
178
180
182
184
186
188
190
192
194
196
198
200
202
204

1

<8>
<8>

CKE1
VDD
A15
A14
VDD
A11
A7
VDD
A6
A4
VDD
A2
A0
VDD
CK1
CK1#
VDD
BA1
RAS#
VDD
S0#
ODT0
VDD
ODT1
NC
VDD
VREF_CA
VSS
DQ36
DQ37
VSS
DM4
VSS
DQ38
DQ39
VSS
DQ44
DQ45
VSS
DQS5#
DQS5
VSS
DQ46
DQ47
VSS
DQ52
DQ53
VSS
DM6
VSS
DQ54
DQ55
VSS
DQ60
DQ61
VSS
DQS7#
DQS7
VSS
DQ62
DQ63
VSS
EVENT#
SDA
SCL
VTT

2

1
2

1
2

1
2

1
2

1
2

1
2

1
2

1

1

DDR_B_MA3
DDR_B_MA1

CKE0
VDD
NC
BA2
VDD
A12/BC#
A9
VDD
A8
A5
VDD
A3
A1
VDD
CK0
CK0#
VDD
A10/AP
BA0
VDD
WE#
CAS#
VDD
A13
S1#
VDD
TEST
VSS
DQ32
DQ33
VSS
DQS4#
DQS4
VSS
DQ34
DQ35
VSS
DQ40
DQ41
VSS
DM5
VSS
DQ42
DQ43
VSS
DQ48
DQ49
VSS
DQS6#
DQS6
VSS
DQ50
DQ51
VSS
DQ56
DQ57
VSS
DM7
VSS
DQ58
DQ59
VSS
SA0
VDDSPD
SA1
VTT

RD24
1.8K_0402_1%

2

DDR_B_MA8
DDR_B_MA5

73
75
77
79
81
83
85
87
89
91
93
95
97
99
101
103
105
107
109
111
113
115
117
119
121
123
125
127
129
131
133
135
137
139
141
143
145
147
149
151
153
155
157
159
161
163
165
167
169
171
173
175
177
179
181
183
185
187
189
191
193
195
197
199
201
203

DDR_B_D63
DDR_B_D62

CD54
0.022U_0402_16V7K

+

CD53
330U_D3_2.5VY_R6M

CD52
10U_0603_6.3V6M

CD51
10U_0603_6.3V6M

CD50
10U_0603_6.3V6M

CD49
10U_0603_6.3V6M

CD48
10U_0603_6.3V6M

@ CD47
10U_0603_6.3V6M

CD45
10U_0603_6.3V6M

@ CD46
10U_0603_6.3V6M

2

DDR_B_MA12
DDR_B_MA9

CAD NOTE
PLACE THE CAP NEAR TO DIMM RESET PIN

2_0402_1%

DDR_B_DQS#7
DDR_B_DQS7

1

DDR_B_BS2

DDR_B_BS2

2

RD22
1.8K_0402_1%

<8>

DDR_B_D47
DDR_B_D43
DDR_B_D61
DDR_B_D60

+SM_VREF_CA

1
RD19

2

DDR_CKE2_DIMMB

DDR_CKE2_DIMMB

+1.35V_MEM

+SM_VREF_CA_DIMM

1

<8>
C

DDR_B_D45
DDR_B_D44

<18>

2

1

1

1

1

1

1

1

1
2

2

2

2

2

2

2

2

CD44
1U_0402_6.3V6K

CD43
1U_0402_6.3V6K

CD42
1U_0402_6.3V6K

CD41
1U_0402_6.3V6K

CD40
1U_0402_6.3V6K

CD39
1U_0402_6.3V6K

CD38
1U_0402_6.3V6K

CD37
1U_0402_6.3V6K

DDR_B_D59
DDR_B_D58

DDR3_DRAMRST#

DDR_B_D30
DDR_B_D31

RD21
24.9_0402_1%

DDR_B_D56
DDR_B_D57

DDR3_DRAMRST#

1

DDR_B_D46
DDR_B_D42

DDR_B_D25
DDR_B_D24

RD20
1.8K_0402_1%

DDR_B_DQS#5
DDR_B_DQS5
+1.35V_MEM

+1.35V_MEM

CD36
0.022U_0402_16V7K

DDR_B_D40
DDR_B_D41

D

DDR_B_D13
DDR_B_D15

2

DDR_B_D26
DDR_B_D27

DDR_B_DQS#1
DDR_B_DQS1

@ CD35
0.1U_0402_25V6

Layout Note:
Place near JDIMM2

DDR_B_D12
DDR_B_D9

1

DDR_B_DQS#3
DDR_B_DQS3

2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66
68
70
72

RD18
1.8K_0402_1%

DDR_B_D28
DDR_B_D29

VSS
DQ4
DQ5
VSS
DQS0#
DQS0
VSS
DQ6
DQ7
VSS
DQ12
DQ13
VSS
DM1
RESET#
VSS
DQ14
DQ15
VSS
DQ20
DQ21
VSS
DM2
VSS
DQ22
DQ23
VSS
DQ28
DQ29
VSS
DQS3#
DQS3
VSS
DQ30
DQ31
VSS

2

DDR_B_D10
DDR_B_D11

CONN@

VREF_DQ
VSS
DQ0
DQ1
VSS
DM0
VSS
DQ2
DQ3
VSS
DQ8
DQ9
VSS
DQS1#
DQS1
VSS
DQ10
DQ11
VSS
DQ16
DQ17
VSS
DQS2#
DQS2
VSS
DQ18
DQ19
VSS
DQ24
DQ25
VSS
DM3
VSS
DQ26
DQ27
VSS

1

1
2

1
2

DDR_B_D8
DDR_B_D14

CD34
0.1U_0402_25V6

Note:
Check voltage tolerance of
VREF_DQ at the DIMM socket

DDR_B_MA[0..15]

CD33
2.2U_0402_6.3V6M

DDR_B_DQS[0..7]

<8>

+1.35V_MEM
JDIMM2
1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67
69
71

DDR_B_D[0..63]

<8>
D

+1.35V_MEM

DDR_B_DQS#[0..7]

<8>

1

H=4mm
Reverse Type

+DIMM2_VREF_DQ
<8>

2

2

5

DDR_B_D16
DDR_B_D17

B

DDR_B_DQS#2
DDR_B_DQS2
DDR_B_D19
DDR_B_D18
DDR_B_D37
DDR_B_D32

DDR_B_D34
DDR_B_D38
DDR_B_D51
DDR_B_D55
DDR_B_DQS#6
DDR_B_DQS6
DDR_B_D54
DDR_B_D50

+0.675V_DDR_VTT

DDR_XDP_WAN_SMBDAT <18,7,9>
DDR_XDP_WAN_SMBCLK <18,7,9>

206
208
A

LCN_DAN06-K4406-0103

20130730 SP07000LT00 CIS Link OK

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

DDR3L
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
19

of

48

5

4

3

2

1

D

D

C

C

+3.3V_HDD

Mini mSATA H=4
1

2 HDD_DEVSLP
10K_0402_5%

@ RN1

+3.3V_HDD

+3.3V_HDD
JMINI3

B

PCH_PLTRST#_EC

<27,30,35,36,9> PCH_PLTRST#_EC
<36,7> CLK_PCI_LPDEBUG
<6>
<6>

<6>
<6>

SATA_PRX_DTX_P1
SATA_PRX_DTX_N1

SATA_PTX_DRX_N1
SATA_PTX_DRX_P1

CN3
CN4
CN5
CN6

2
2

1
1 .01U_0402_16V7K
.01U_0402_16V7K

SATA_PRX_DTX_P1_C
SATA_PRX_DTX_N1_C

2
2

1 .01U_0402_16V7K
1 .01U_0402_16V7K

SATA_PTX_DRX_N1_C
SATA_PTX_DRX_P1_C

+3.3V_HDD

1

2

CN2
0.1U_0402_25V6

2

CN1
0.1U_0402_25V6

1

@

<6>

HDD_DET#

HDD_DET#

1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53

1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
GND1

CONN@
2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
GND2

2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52

LPC_LFRAME#
LPC_LAD3
LPC_LAD2
LPC_LAD1
LPC_LAD0

HDD_DEVSLP

B

LPC_LFRAME# <35,36,7>
LPC_LAD3 <35,36,7>
LPC_LAD2 <35,36,7>
LPC_LAD1 <35,36,7>
LPC_LAD0 <35,36,7>

HDD_DEVSLP

<12>

54

LCN_DAN08-52406-0500

A

A

Place near JMINI3

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

HDD CONN
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
20

of

56

1

<34>

EMC@ RA17
33_0402_5%

DAI_DO#

<34>

16

I2S_MCLK
22_0402_5%
I2S_BCLK
22_0402_5%
2 I2S_DO
Place RA32 close to codec
33_0402_5%

18

DAI_LRCK#

<34>

24

DAI_DI

SDATA-IN

MIC-CAP
HPOUT-L(PORT-A-L)
HPOUT-R(PORT-A-R)

RESET#

SPK-OUT-L+
SPK-OUT-LI2S_MCLK
SPK-OUT-R+
SPK-OUT-R-

I2S_SCLK
I2S_DOUT

PCBEEP

I2S_LRCK
GPIO0/DMIC-CLK
GPIO1/DMIC-DATA12
SPDIF-OUT/DMIC-DATA34/GPIO2

I2S_DIN

45
44

INT_SPK_R+
INT_SPK_R-

12

AUD_PC_BEEP

2
4
47

1
DMIC_CLK_L
EMC@ RA14

CBP
CPVEE
VREF

LDO1-CAP
LDO2-CAP
LDO3-CAP

MIC1-VREFO
AVSS1
AVSS2

GND

35

2

2

1
2

1
2

1

1
2

SPKR

<12>

BEEP

<36>

<23>

<23>

Place CA29 close to Codec

36

2

1

CA29

34
25
30
26
37

1U_0603_10V6K

2
1
1 1U_0603_10V6K
CA49 2
2.2U_0402_6.3V6M
CA35
+MIC1_VREF_OUT

place close to pin2

ALC3235-CG_MQFN48_6X6

@ PJP9

1

2

CA44
1

2

1

2

HP-Out-Right

iPhone-MIC

+3.3V_RUN_AUDIO

1

Global Headset

Combo Jack

2

JHP1

EMC@ LA10 1
EMC@ LA2 1

7
3

2 BLM15PX330SN1D_2P RING2_R
2
AUD_HP_OUT_L1
BLM15BD601SN1D_2P

1

BLM15BD601SN1D_2P
2
AUD_HP_OUT_R1
2 BLM15PX330SN1D_2P

1
2

2

3

2

2

3

3
1

100K_0402_5%

L03ESDL5V0CC3-2_SOT23-3

QA2A
DMN66D0LDW-7_SOT363-6
1
6

SINGA_2SJ3080-003111F
CONN@

1
RA2

2

1

2

@EMC@
CA13 680P_0402_50V7K

EMC@
DA3

@EMC@
CA12 680P_0402_50V7K

EMC@
DA2
L03ESDL5V0CC3-2_SOT23-3

EMI De-pop

2

EMC@
DA1
L03ESDL5V0CC3-2_SOT23-3

AUD_NB_MUTE#

2

1

@EMC@ CA4
680P_0402_50V7K

2

2

1

@EMC@ CA3
220P_0402_50V7K

2

1

@EMC@ CA2
220P_0402_50V7K

1

5

2
4

SLEEVE_R

1

1

EMC@ LA3 1
EMC@ LA11 1

@EMC@ CA1
680P_0402_50V7K

2

AUD_HP_OUT_R
SLEEVE

A

6

AUD_HP_NB_SENSE

RA21
100K_0402_5%

QA2B
DMN66D0LDW-7_SOT363-6
4
3

Normal
Open

5

SLEEVE

Realtek feedback
Prevent the Noise from Combo Jack
while system entry into S3 / S4 /S5

2

Nokia-MIC

HP-Out-Left

AUD_HP_OUT_R

+RTC_CELL

Digital Mic (Goliad MLK no single Mic)

+3.3V_RUN_AUDIO

4.7U_0603_6.3V6K

PAD-OPEN1x2m

RING2
AUD_HP_OUT_L
<35>

2

PAD-OPEN1x1m

1

2

1

+3.3V_RUN

RA1
10K_0402_5%

DOCK_MIC_DET
QA3B
DMN66D0LDW-7_SOT363-6

+5V_RUN_AUDIO

@ PJP10

AUD_HP_OUT_L

4.7U_0603_6.3V6K
2

+3.3V_RUN_AUDIO

1

1

CA43
1

MIC1_R

2

PAD-OPEN1X2m

@ PJP6

@EMC@
RA37
0_0402_5%

3

2

2
+3.3V_RUN_AUDIO
100K_0402_5%

5

4

2

@EMC@
RA36
0_0402_5%
1
2

MIC1_L

2

2
2 1

place at AGND and DGND plane

1

1
2

<35>

Add for solve
pop noise and
detect issue

1

+5V_RUN

2 1

1

1

1
2

2

2

49

EAPD+PD

1
3

QA1
L2N7002WT1G_SC-70-3

1

DMIC_CLK

DA5
RB751S40T1G_SOD523-2

AUD_HP_NB_SENSE

RA26
100K_0402_5%

2

2
1K_0402_5%
2
1K_0402_5%

DMIC_CLK

MIC1-R(PORT-B-R)

RA24
4.7K_0402_5%

1
RA38
RA27
200K_0402_5%

RA28
100K_0402_5%

RA29
100K_0402_5%

6

DMIC_CLK
33_0402_5%

RA25
4.7K_0402_5%
DA4
RB751S40T1G_SOD523-2

@
CA41
0.1U_0402_25V6

2
G
S

AUD_SENSE_B

1

2

1
RA12
1
RA13

DMIC0

D

Place closely to Pin 14 for DOCK only

1

1
0.1U_0402_25V6
1
0.1U_0402_25V6

MIC1-L(PORT-B-L)

@EMC@
RA35
0_0402_5%
1
2

2

1

+VREFOUT

place close to pin12

2
CA27
2
CA28

1

2

CA53
4.7U_0603_6.3V6K

CA52
4.7U_0603_6.3V6K

AUD_SENSE_A

QA3A
DMN66D0LDW-7_SOT363-6

RA6

EMC@

20

21
39
7
CA51
4.7U_0603_6.3V6K

RA44 100K_0402_5%

Verb table configures as 1 JD mode with
internal 47K pull high to save external rBOM.

DOCK_HP_DET

B

RA5

2

1

MIC1_R

48

1

2
10K_0402_5%

2

RA18

1

1

+3.3V_RUN_AUDIO

<35>

2

1

42
43

2

2

19

AUD_NB_MUTE#

AUD_NB_MUTE#

CA31
1U_0603_10V6K

<35>

EMC@

A

1
RING2
2.2K_0402_5%
1
SLEEVE
2.2K_0402_5%

+VREFOUT
2
10U_0603_6.3V6M
1
2
AUD_HP_OUT_L
1
2 24.9_0402_1% AUD_HP_OUT_R
24.9_0402_1%
AUD_HP_OUT_L/ AUD_HP_OUT_Rplease keep 15 mils trace width

1
CA25
AUD_OUT_L
AUD_OUT_R RA7
RA8
INT_SPK_L+
INT_SPK_L-

31
33
32

CA30
22P_0402_50V8J

1

MIC1_L

CBN

CA33
15P_0402_50V8J

+3.3V_RUN_AUDIO

+VREFOUT

RING2
SLEEVE

GMLK no single MIC

BCLK: Audio serial data bus bit clock input/output
LRCK: Audio serial data bus word clock input/output

2

17

SYNC

28
29
23

@

15

2

1

2
2

LINE1-L(PORT-C-L)/RING2
LINE1-R(PORT-C-R)/SLEEVE
LINE1-VREFO

1

DAI_BCLK#

2

1

1
EMC@ RA30
1
EMC@ RA31
1
RA32

DAI_12MHZ#

+3.3V_RUN_AUDIO
SLEEVE/RING2 please keep 40 mils trace width

SDATA-OUT

CA26
1U_0603_10V4Z

PCH_AZ_CODEC_BITCLK

11

PCH_AZ_CODEC_RST#

BCLK

2

RA9

8

PCH_AZ_SDIN0_R

2

1

1

2

1

2

2

3

3

2
1

1

1

1
2

2

2

2

1

2
1

<34>
<34>

1

2
33_0402_5%

PCH_AZ_CODEC_RST#

Close to UA1 pin6

2

1

AUD_SENSE_A
AUD_SENSE_B
1
2
@ RA45
0_0402_5%

place close to pin46
CA48
10U_0603_6.3V6M

Place RA9 close to UA1

2

+5V_RUN_PVDD

13
14
22

@ RA39
0_0805_5%

PCH_AZ_CODEC_SYNC

HP/MIC1 JD(JD1)
I2S_IN/I2S_OUT JD(JD2)
TV Mode/LINE1-JD (JD3)

+VDDA_PVDD

place close to pin41

CA47
0.1U_0402_25V6

10

PCH_AZ_CODEC_SDIN0

<6>

5

38
41
46

1

CA46
10U_0603_6.3V6M

<6>
<6>

6

PCH_AZ_CODEC_SDOUT

CPVDD
PVDD1
PVDD2

DVDD

@ RA4
0_0603_5%

B

PCH_AZ_CODEC_BITCLK

DVDD_IO

27
40

CA45
0.1U_0402_25V6

PCH_AZ_CODEC_SDOUT

AVDD1
AVDD2

+1.5V_RUN_AUDIO

CA18
4.7U_0603_6.3V6K

PCH_AZ_CODEC_BITCLK

2

I2S I/F Float

+5V_RUN_AUDIO

place close to pin38
CA17
0.1U_0402_25V6

Close to UA1

Place closely to Pin 13.

1

EN_I2S_NB_CODEC#

9

<6>

1

UA1
<35>

3

<6>

place close to pin40
CA16
4.7U_0603_6.3V6K

GND
GND

ACES_50279-0040N-001

20130806 CIS Link OK

CA9
10U_0603_6.3V6M

@EMC@ DA7
L03ESDL5V0CC3-2_SOT23-3

@EMC@ CA24
1000P_0402_50V7K

@EMC@ CA19
1000P_0402_50V7K

@EMC@ CA23
1000P_0402_50V7K

@EMC@ CA22
1000P_0402_50V7K

@EMC@ DA6
L03ESDL5V0CC3-2_SOT23-3

5
6

CA11 close to pin9
CA10 close to pin3

1
2
3
4

CA11
0.1U_0402_25V6

1
2
3
4

CA50
0.1U_0402_25V6

INT_SPKR_L+
INT_SPKR_LINT_SPKR_R+
INT_SPKR_R-

CA8
0.1U_0402_25V6

JSPK1

2 BLM15PX330SN1D_2P
2 BLM15PX330SN1D_2P
2 BLM15PX330SN1D_2P
2 BLM15PX330SN1D_2P

CA10
4.7U_0603_6.3V6K

EMC@ LA6 1
EMC@ LA7 1
EMC@ LA8 1
EMC@ LA9 1

+3.3V_RUN_AUDIO

CONN@

40 mils trace keep 20 mil spacing
INT_SPK_L+
INT_SPK_LINT_SPK_R+
INT_SPK_R-

+3.3V_RUN_AUDIO

1

+1.5V_RUN

LA5
1
2
BLM15PX600SN1D_2P

+VDDA_AVDD1

@ RA3
0_0603_5%

place close to pin27

Internal Speakers Header

1

+5V_RUN_AUDIO
1W x 1ch, 4ohm (Transducer spec is 8Ohm/0.5Watt per unit, there are two transducer units in one speaker box.)

2

2

CIS Link OK

Place CA12 & CA13
close to Audio Jack

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.

PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
1

Title

Codec _ALC3235
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet

Rev
0.1
21

of

48

2

1

+1.05V_RUN_VMM
+3.3V_RUN_VDDA

LV22

H3
F3
D3

1

2

+1.05V_VMM_VDDTX

1
2

2

1
2

1
2

CV93
0.01U_0402_16V7K

CV92
0.01U_0402_16V7K

CV91
0.1U_0402_25V6

CV90
10U_0603_6.3V6M

B

1

BLM15PX181SN1D_2P

E10
C7
C6
H11
E12
D12
J10
K8
K9
K10

+3.3V_RUN_VMM
LV24

1

2

+3.3V_RUN_VDDIO

1
2

1
2

1
2

2

CV97
0.01U_0402_16V7K

CV96
0.01U_0402_16V7K

CV94
10U_0603_6.3V6M

CV95
0.1U_0402_25V6

1

BLM15PX181SN1D_2P

J2
C3
C4
C11
C12
K3
K4
K11
K12
J4

+3.3V_RUN_VDDA

VDDLP
NC
VDDRXA1
VDDRX

VSS
VSS
VSS
VSS
VSS
VSS

NC
VDDTX0A1
VDDTX0A2
NC
VDDTX1A1
VDDTX1A2
VGA_AVDD
VGA_AVDD
VGA_AVDD
VGA_AVDD

VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS

1

1

1

1
2

2

2

C5
D5
D6
D7
D8
D9
D10
D11
E4
E11
F4
F5
F6
F7

2

1V Digital

VDDLP

1 V Analog

1

1

1
2

2

1
1
2

2

1

2

2
1

1
2

2

E5

LV23

VDDTX0
VDDTX0
VDDTX1
VDDTX1

VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS
VSS

1

2

BLM15PX181SN1D_2P

CV100
0.1U_0402_25V6

J3

VDDRX
VDDRX

H5
C10
H12
K6
K7

CV101
10U_0603_6.3V6M

CV89
0.01U_0402_16V7K

CV88
0.1U_0402_25V6

CV87
1U_0603_10V6K

C8
C9
F12
G12

VDDRX_33
VDDTX0_33
VDDTX1_33
VGA_AVDD33
VGA_AVDD33

CV99
0.01U_0402_16V7K

CV86
0.01U_0402_16V7K

CV85
0.01U_0402_16V7K

CV84
0.1U_0402_25V6

CV83
0.1U_0402_25V6

CV82
10U_0603_6.3V6M

+1.05V_RUN_VMM

E3
G3

3.3V Analog

VDD
VDD
VDD
VDD
VDD
VDD
VDD
VDD

CV98
0.01U_0402_16V7K

E6
E7
E8
E9
H6
H7
H8
H9

+1.05V_VMM_VDD

UV8A
<26>
<26>
<26>
<26>
<26>
<26>
<26>
<26>
<26>
<26>

VDDHRX_33
VDDHRX_33
VDDHTX0_33
VDDIO
VDDIO
VDDIO
VDDIO
VDDIO
VDDXT3V

VSS
VSS
VSS
VSS
VGA_AVSS
VGA_AVSS
VGA_AVSS
VGA_AVSS
VGA_AVSS

<26>

<9>

F8
F9
F10
F11
G4
G5

2
2
2
2
2
2
2
2
2
2

CV102
CV103
CV104
CV105
CV106
CV107
CV108
CV109
CV110
CV111

G1
G2
F1
F2
E1
E2
D1
D2
H1
H2
C2
J1

VMM2320_P0_C
VMM2320_N0_C
VMM2320_P1_C
VMM2320_N1_C
VMM2320_P2_C
VMM2320_N2_C
VMM2320_P3_C
VMM2320_N3_C
VMM2320_AUX_C
VMM2320_AUX#_C
SRCDET

VMM2320_HPD

A13

PLTRST_VMM2320#

VMM_SPI_WP#

B5
B6
B1

VMM_SPI_CS#
VMM_SPI_CLK
VMM_SPI_DIN
VMM_SPI_DO

A4
B3
B4
A3

+3.3V_RUN_VDDIO

2

1

VMM_GPIO9
@ RV73
1 SW_DPC_AUX
RV74
1 SW_DPB_AUX
RV75
1
RED_DOCK
RV76
1 GREEN_DOCK
RV77
1
BLUE_DOCK
RV78
1
LP_CTL
@ RV79

1M_0402_5%

2
1M_0402_5%

G6
G7
G8
G9
G10
G11
H4
D4

2
1M_0402_5%

2
150_0402_1%

2
150_0402_1%

2
150_0402_1%

2
J5
J11
J12
K5
H10
J6
J7
J8
J9

+3.3V_RUN_VMM

2
2.2K_0402_5%

1

D14
D13
C14
C13
B14
B13
C1
M12
M13
L3
B2
A5

VMM_GPIO4
VMM_GPIO5
VMM_GPIO6
VMM_GPIO7
VMM_GPIO8
VMM_GPIO9
LP_CTL

LP_CTL

@ RV516

K2
L2
M1
M2

0319 Change H3, E10, H11 net type

1
2

OUT

GND

GND

3

1

CLK_27M_IN

2
CLK_27M_OUT
2.2K_0402_5%

RV81

4

1

CV115
22P_0402_50V8J

IN

CV113
18P_0402_50V8J

2

2

1

2

YV2
27MHZ_12PF_X1E000021042600

RV80
1M_0402_5%

1

VMM3320BJGR_BGA168

1
1
1
1
1
1
1
1
1
1

0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K

VMM2320_P0
VMM2320_N0
VMM2320_P1
VMM2320_N1
VMM2320_P2
VMM2320_N2
VMM2320_P3
VMM2320_N3
VMM2320_AUX
VMM2320_AUX#

100K_0402_5%

VDDSA

3.3V IO

2

+3.3V_RUN_VMM

LV25

UV8B

1

BLM15PX181SN1D_2P

K1
L1

RxP0
RxN0
RxP1
RxN1
RxP2
RxN2
RxP3
RxN3
RxAUXP
RXAUXN
RxSRCDET
RxHPD

Tx0P0
Tx0N0
Tx0P1
Tx0N1
Tx0P2
Tx0N2
Tx0P3
Tx0N3
CAD0
Tx0AUXP
Tx0AUXN
Tx0DDCSCL
Tx0DDCSDA
Tx0HPD

RSTN_IN

Tx1P0
Tx1N0
Tx1P1
Tx1N1
Tx1P2
Tx1N2
Tx1P3
Tx1N3
CAD1
Tx1AUXP
Tx1AUXN
Tx1DDCSCL
Tx1DDCSDA
Tx1HPD

VDDIO
VDDIO
NC
SPICS
SPICLK
SPIDI
SPIDO
GPIO0
GPIO1
GPIO2
GPIO3
GPIO4
GPIO5
GPIO6
GPIO7
NC
NC
LP_CTL
LP_EN

VGA_VSYNC
VGA_HSYNC
VGA_RP
VGA_RN
VGA_GP
VGA_GN
VGA_BP
VGA_BN
VGA_SCL
VGA_SDA
VGA_DET
VGA_IREF
NC

RX_STS
TX0_STS
TX1_STS
TX2_STS

SSDA
SSCL
NC
RxDDCSDA
NC
NC
NC
RxDDCSCL

XIN
XOUT

B7
A7
B8
A8
B9
A9
B10
A10
A14
B11
SW_DPC_AUX
A11
SW_DPC_AUX#
B12 VMM_DPC_CTRLCLK
A12 VMM_DPC_CTRLDAT
A6
E13
E14
F13
F14
G13
G14
H13
H14
M14
J13
J14
K13
L14
K14

GREEN_DOCK
BLUE_DOCK

VMM2320_VGA_DET
VMM2320_VGA_IREF
VMM2320_VGA_NC

A1
A2

I2C1_SDA_VMM
I2C1_SCL_VMM

+3.3V_RUN_VMM

2
VMM_SPI_WP#
2.2K_0402_5%
2
VMM_GPIO4
2.2K_0402_5%
2
VMM_GPIO5
2.2K_0402_5%

1

1

2

1
SW_DPB_AUX#
1M_0402_5%
1
VMM_GPIO6
2.2K_0402_5%
1
SRCDET
1M_0402_5%

2

1
DOCKED

DOCKED
+3.3V_RUN

3
4

+5V_ALW

5
6
7

VIN1
VIN1

VOUT1
VOUT1

ON1

CT1

VBIAS

GND

ON2

CT2

VIN2
VIN2

VOUT2
VOUT2
GPAD

2

14
13

+1.05V_VMM_UV10 1
CV518

1
CV116

10

EEPROM

9
8

1

2

4

CV114

1
2
3
4

CS#
VCC
DO(IO1) HOLD#(IO3)
WP#(IO2)
CLK
GND
DI(IO0)

2

8
7
6
5

VMM_SPI_HOLD
VMM_SPI_CLK
VMM_SPI_DO

RV83

2
RV84

8
7
6
5

8
7
6
5

2.2K_0804_8P4R_5%
1
2
SW_DPC_AUX#
1M_0402_5%
2
1
VMM_SPI_CS#
10K_0402_5%
2
1
VMM_SPI_HOLD
2.2K_0402_5%
1
VMM2320_VGA_DET 2
10K_0402_5%
2
VMM2320_VGA_IREF 1
3.74K_0402_1%

W25X10CVSNIG_SO8

CV118
0.1U_0402_10V7K

PAD-OPEN1x1m

1

RV82

2

2.2K_0804_8P4R_5%
RPV2

1
I2C1_SDA_VMM
2
I2C1_SCL_VMM
VMM_DPC_CTRLCLK 3
VMM_DPC_CTRLDAT 4

0.1U_0402_25V6

UV9
VMM_SPI_CS#
VMM_SPI_DIN
VMM_SPI_WP#

15

A

RV519 @

2.2K_0402_5%

VMM_DPB_CTRLCLK 1
VMM_DPB_CTRLDAT 2
3
VMM_GPIO7

+3.3V_RUN_VMM

2
470P_0402_50V7K

CV117
470P_0402_50V7K
@ PJP27
2
+3.3V_VMM_UV10 1
+3.3V_RUN_VMM

TPS22966DPUR_SON14_2X3

+1.05V_RUN

2
0.1U_0402_10V7K

11

RV518 @

1

RPV1

1
12

2

1
2
DOCKED

RV517 @

1

RV14

PJP28
PAD-OPEN1x1m
@

<34>
<34>

@ T108PAD~D

M11
M10
L12
L13
L11
L10

+1.05V_RUN_VMM

<28,31,35>

<34>
<34>

CLK_DDC2_DOCK
DAT_DDC2_DOCK

M3
M5
L5

VMM3320BJGR_BGA168

B

VSYNC_DOCK
<34>
HSYNC_DOCK
<34>
RED_DOCK
<34>

VMM_GPIO8

UV13

DPB_LANE_P0 <34>
DPB_LANE_N0
<34>
DPB_LANE_P1 <34>
DPB_LANE_N1
<34>
DPB_LANE_P2 <34>
DPB_LANE_N2
<34>
DPB_LANE_P3 <34>
DPB_LANE_N3
<34>
DPB_CA_DET <26,34>
SW_DPB_AUX <26>
SW_DPB_AUX# <26>
VMM_DPB_CTRLCLK
<26>
VMM_DPB_CTRLDAT
<26>
DPB_DOCK_HPD
<34>

SW_DPB_AUX
SW_DPB_AUX#
VMM_DPB_CTRLCLK
VMM_DPB_CTRLDAT

L9
M9
M6
L6
M7
L7
M8
L8
L4
M4

Goliad MLK should be use DOCKED to control TPS22966
Huston 14"/15" use jumper
+1.05V_RUN

DPC_LANE_P0
<34>
DPC_LANE_N0
<34>
DPC_LANE_P1
<34>
DPC_LANE_N1
<34>
DPC_LANE_P2
<34>
DPC_LANE_N2
<34>
DPC_LANE_P3
<34>
DPC_LANE_N3
<34>
DPC_CA_DET
<26,34>
SW_DPC_AUX <26>
SW_DPC_AUX# <26>
VMM_DPC_CTRLCLK
<26>
VMM_DPC_CTRLDAT
<26>
DPC_DOCK_HPD
<34>

RV85
RV86
RV87
A

RV88
RV89

+1.05V_RUN_VMM
@ PJP24

1

2

PAD-OPEN1x1m
+3.3V_RUN

+3.3V_RUN_VMM
@ PJP25

1

2

PAD-OPEN1x1m

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
2

1

Title

DP 1.2 MST HUB
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet

Rev
0.1
22

of

48

5

4

3

2

1

+3.3V_TSP
LV27EMC@

ACES_50398-04041-001

4
<12>

LED CONN

1

@EMC@

JLED1

LCD_TST

8
7

<10>

20130822

<35>

+LCDVDD
EDP_CPU_AUX#_C
EDP_CPU_AUX_C
EDP_CPU_LANE_P0_C
EDP_CPU_LANE_N0_C
EDP_CPU_LANE_P1_C
EDP_CPU_LANE_N1_C

CV1 2
CV2 2
CV3 2
CV4 2
CV5 2
CV6 2

LCD_CBL_DET#

1
1
1
1
1
1

0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K
0.1U_0402_10V7K

EDP_CPU_AUX# <10>
EDP_CPU_AUX <10>
EDP_CPU_LANE_P0
<10>
EDP_CPU_LANE_N0
<10>
EDP_CPU_LANE_P1
<10>
EDP_CPU_LANE_N1
<10>

<12>

1

S

D

1
2
2

2

BAT54CW_SOT323-3

RV2
4.7K_0402_5%

RV1
4.7K_0402_5%

1

<36>

PANEL_BKEN_EC

D

S

2
G

3.3V_TS_EN

<10>

1

DISP_ON
BIA_PWM_EC

PANEL_BKLEN

1

BIA_PWM_EC

<12>

3

<10>

3

2

EDP_BIA_PWM

3

<35>

QV7
L2N7002WT1G_SC-70-3

EDP_BIA_PWM

1

Close to JEDP1.1

DV2
3

+3.3V_RUN
QV8
LP2301ALT1G_SOT23-3

2
G

1

@

1

@

2

2

2

1

1

@

2

@

Close to JEDP1.40

+3.3V_TSP

RV6
10K_0402_5%

CA7
0.1U_0402_25V6

Close to JEDP1.33

C

+3.3V_RUN

+3.3V_RUN

CZ2
0.1U_0402_16V4Z

Close to JEDP1.11,12

+3.3V_TSP

CZ1
0.1U_0402_25V6

@

+3.3V_CAM

CV8
0.1U_0402_25V6

1

6
5
4
3
2
1

+5V_ALW
<39> BATT_WHITE_LED#
<39> BATT_YELLOW_LED#
<39> PANEL_HDD_LED#
<39> BREATH_WHITE_LED#

ESD depop location

D

CONN@

GND2
GND1
6
5
4
3
2
1

ACES_50277-0060N-001

EDP_CPU_HPD

+LCDVDD

CV7
0.1U_0603_50V7K

2

<11>

2
BIA_PWM
BLM15BB221SN1D_2P~D

DV1

1

<11>

USBP4+

For Touchscreen

+BL_PWR_SRC

2

USBP4-

DV4

C

BIA_PWM

3

AZC199-02SPR7G_SOT23-3

CONN@

Close to JEDP1.24~27

2

3

2

2

<21>

1

1

1
2

2

<12>

+BL_PWR_SRC

EMC@ LV1 1
DISP_ON

3

<21>

DMIC_CLK

+3.3V_RUN
+3.3V_CAM

CAM_MIC_CBL_DET#
pin 15: LOOP_BACK

2

4

DLW21HN900HQ2L_4P
DMIC0

USBP5_DUSBP5_D+

1

3

TOUCH_PANEL_INTR#

@EMC@ CA6
100P_0402_50V8J

G1
G2
G3
G4
G5
JEDP1

1
USBP4_DUSBP4_D+

@EMC@ CA5
100P_0402_50V8J

D

41
42
43
44
45

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20
21
22
23
24
25
26
27
28
29
30
31
32
33
34
35
36
37
38
39
40

BAT54CW_SOT323-3

B

B

Backlight POWER

WebCAM

+BL_PWR_SRC

+LCDVDD
+3.3V_ALW
@ CV9
2
1

2

3

ENVDD_PCH

BAT54CW_SOT323-3
1

QV2
L2N7002WT1G_SC-70-3
RV5

change back to CCD_OFF at Goliad project

4

EN
AP2821KTR-G1_SOT23-5

2nd source SA00003AR00

3

S

1

D

2
47K_0402_5%

3

1

EN_LCDPWR
2

1
2

3

1

D

S

2

<10,36>

GND
VIN

1

PWR_SRC_ON

1

VIN
2

2

LCD_VCC_TEST_EN

RV3
100K_0402_5%

2
G

<35>

5
CV10
0.01U_0402_16V7K

AO6405_TSOP6

CV12
0.1U_0603_50V7K

3.3V_CAM_EN#

VOUT

10U_0603_6.3V6M
DV3

G

RV4
100K_0402_5%

CV11
1000P_0402_50V7K

3

1

S

4
QZ1
LP2301ALT1G_SOT23-3
1

UV24
1

D

6
5
2
1

@

QV1

+3.3V_RUN

2

+PWR_SRC
+3.3V_CAM

<12>

LCDVDD POWER

A

USBP5+

<11>

USBP5-

1
4

1

2

4

3

2

USBP5_D+

3

USBP5_D-

2
G

LZ1 EMC@
<11>

<36>

A

EN_INVPWR

DLW21HN900HQ2L_4P

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

eDP CONN & Touch screen
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
23

of

48

4

3

2

+VHDMI_VCC

4

3

2

TMDS_CON_CLK

3

TMDS_CON_CLK#

1

1

1
2

2

4

2

1

2

1

CV27
10U_0603_6.3V6M

HDMI_LANE_N3

@ CV30
0.1U_0402_10V7K

HDMI_LANE_P3

<25>

UV10
AP2330W-7_SC59-3

LV3 EMC@
<25>

D
+VHDMI_VCC

IN

2
2.2K_0402_5%

OUT

1
RV9

+5V_RUN

1

HDMI_DAT_AUX#

2
2.2K_0402_5%

GND

HDMI_DAT_AUX#

1
RV7

@

<25>

HDMI_CLK_AUX

2

D

HDMI_CLK_AUX

CV24
0.1U_0402_16V4Z

<25>

1

3

5

HDMI connector

DLW21HN900HQ2L_4P
LV6 EMC@
<25>

HDMI_LANE_P2

<25>

HDMI_LANE_N2

1

1

2

4

3

2

TMDS_CON_P2

3

TMDS_CON_N2

JHDMI1 CONN@
<25>

4

HDMI_DAT_AUX#
HDMI_CLK_AUX

DLW21HN900HQ2L_4P
LV10
<25>

HDMI_LANE_P1

<25>

HDMI_LANE_N1

1
4

2

EMC@

1

2

4

3

2

TMDS_CON_P1

3

TMDS_CON_N1

10K_0402_5%

1
@ RV8

HDMI_CEC
TMDS_CON_CLK#
TMDS_CON_CLK
TMDS_CON_N0

DLW21HN900HQ2L_4P

C

LV12
<25>

1

HDMI_LANE_P0

TMDS_CON_P0
TMDS_CON_N1

EMC@

1

2

19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1

HDMI_HPD

+3.3V_RUN

2

TMDS_CON_P0

3

TMDS_CON_N0

TMDS_CON_P1
TMDS_CON_N2
TMDS_CON_P2

<25>

4

HDMI_LANE_N0

4

3

HP_DET
+5V
DDC/CEC_GND
SDA
SCL
Reserved
CEC
CKGND
CK_shield GND
CK+
GND
D0GND
D0_shield
D0+
D1D1_shield
D1+
D2D2_shield
D2+

20
21
22
23

C

LCN_AUF05-1922S10-0019

DLW21HN900HQ2L_4P

20130730 DC232002PB0 CIS Link OK

+3.3V_RUN

CV511
0.1U_0402_25V6
UV502
CPU_DPC_AUX

SW_mDP_AUX_C

0.1U_0402_10V7K

CV513
2
1
SW_mDP_AUX#_C
0.1U_0402_10V7K
mDP_AUX#_C

CPU_DPC_AUX#

BE0
A0

3

VCC
BE3

B0

4
5

A3

BE1
A1

6
7

B3
BE2

B1

A2

GND

B2

14
13
12

<10>

DDI2_LANE_P1

<10>

DDI2_LANE_N1

2
CV504
2
CV505
2
CV506

AP2337SA-7_SOT23-3

<10>

<10>

DDI2_LANE_P0

<10>

DDI2_LANE_N0

CV507
2
CV508

1 mDP_LANE_P0_C
0.1U_0402_10V7K
1 mDP_LANE_N0_C
0.1U_0402_10V7K

mDP_AUX#_C
mDP_LANE_N2_C
mDP_AUX_C
mDP_LANE_P2_C

11
10
9

CPU_DPC_CTRLDAT

<10>

mDP_LANE_N3_C
mDP_LANE_N1_C
mDP_LANE_P3_C
mDP_LANE_P1_C

8

+5V_RUN

+3.3V_RUN

+3.3V_RUN

1
1
RV502
1

0

HDMI

2
1
D

5

mDP

3

DPC_HPD

1

mDP_HPD
RV505

2
100K_0402_5%
2
100K_0402_5%
2
5.1M_0402_5%
1
1M_0402_5%
2
100K_0402_5%

mDP_AUX#_C
mDP_AUX_C

DPB_MB_P14
mDP_LANE_N0_C
mDP_CA_DET
mDP_LANE_P0_C
mDP_HPD

20
19
18
17
16
15
14
13
12
11
10
9
8
7
6
5
4
3
2
1

DPB_MB_P14

DP_PWR
GND
AUX_CH_N
LANE2_N
AUX_CH_P
LANE2_P
GND
GND
LANE3_N
LANE1_N
LANE3_P
LANE1_P
GND
GND
CONFIG2
LANE0_N
CONFIG1
LANE0_P
HOT-PLUG
GND

CONN@

24
23
22
21

GND4
GND3
GND2
GND1

ACON_MAR2E-20K1800

mDP_CA_DET

A

mDP_HPD

QV501
L2N7002WT1G_SC-70-3

20130730 DC060008GB0

CIS Link OK

DELL CONFIDENTIAL/PROPRIETARY

QV502
L2N7002WT1G_SC-70-3

Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.

function

1

<10>

S

mDP_CA_DET

S

2
G

mDP_CA_DET

2
RV504

mDP_CA_DET#
D

RV503

G

2

RV507
100K_0402_5%

1

RV501

A

1

mDP connector

1 mDP_LANE_P1_C
0.1U_0402_10V7K
1 mDP_LANE_N1_C
0.1U_0402_10V7K

JmDP1

CPU_DPC_CTRLCLK

2

B

OUT

DDI2_LANE_N2

1

2

1 mDP_LANE_P2_C
0.1U_0402_10V7K
1 mDP_LANE_N2_C
0.1U_0402_10V7K

GND

<10>

2
CV503

1 mDP_LANE_P3_C
0.1U_0402_10V7K
1 mDP_LANE_N3_C
0.1U_0402_10V7K

PI3C3125LEX_TSSOP14~D

1

<10>

mDP_AUX_C

1
2

3

<10>

CV512
2
1

DDI2_LANE_P2

2
CV502

3

2

<10>

2
CV501

2

1

DDI2_LANE_N3

UV501

IN

@

+3.3V_RUN

DDI2_LANE_P3

<10>

2

CV509
.01U_0402_16V7K

CV510
0.1U_0402_16V4Z

AUX/DDC SW for DDI2 to Mini DP

B

<10>

+VDISPLAY_VCC

1

4

3

2

Title

HDMI CONN
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet

1

Rev
0.1
24

of

48

5

4

3

2

1

1

2 PS8338_AUX#
100K_0402_5%

1

2 PS8339B_IN_CA_DET
100K_0402_5%

@ RV555

@

PS8339

RV68
1
1
RV67

PS8339

+3.3V_RUN

@ RV60
4.7K_0402_5%
2
1

@ RV58
4.7K_0402_5%
2
1

RV57
4.7K_0402_5%
2
1

@ RV56
4.7K_0402_5%
2
1

RV55
4.7K_0402_5%
2
1

@ RV54
4.7K_0402_5%
2
1

@ RV551
4.7K_0402_5%
2
1
@ RV51
4.7K_0402_5%
2
1

PS8339

<10>
<10>

DDI1_LANE_P0
DDI1_LANE_N0

<10>
<10>

DDI1_LANE_P1
DDI1_LANE_N1

<10>
<10>

DDI1_LANE_P2
DDI1_LANE_N2

<10> DDI1_LANE_P3
<10> DDI1_LANE_N3

G14D_En PS8339+PS8338
G14U_En

1
2

PS8339B_DP_CFG0
PS8339B_MODE_SW

2 PS8338_AUX
100K_0402_5%
2 PS8339B_OUT_CA_DET
1M_0402_5%

@ RV554

G14 DSC PS8339+PS8338
G14 UMA

2

+3.3V_RUN

G12 UMA PS8339+PS8338
G12 Entry

2

CV69
0.1U_0402_25V6

D

DP SWITCH

CV66
0.1U_0402_25V6

PCB

1

CV62
0.01U_0402_16V7K

2

CV61
0.01U_0402_16V7K

1

1

+3.3V_RUN

<10>
<10>
<10>
<10>

CPU_DPB_AUX
CPU_DPB_AUX#

UV7
14
28
41
56
44
45
38

CV71 1
CV72 1

2 0.1U_0402_25V6
2 0.1U_0402_25V6

DDI1_LANE_P0_C
DDI1_LANE_N0_C

3
4

CV73 1
CV74 1

2 0.1U_0402_25V6
2 0.1U_0402_25V6

DDI1_LANE_P1_C
DDI1_LANE_N1_C

6
7

CV75 1
CV76 1

2 0.1U_0402_25V6
2 0.1U_0402_25V6

DDI1_LANE_P2_C
DDI1_LANE_N2_C

9
10

CV77 1
CV78 1

2 0.1U_0402_25V6
2 0.1U_0402_25V6

DDI1_LANE_P3_C
DDI1_LANE_N3_C

12
13

CV79 1
CV80 1

2 0.1U_0402_25V6
2 0.1U_0402_25V6

CPU_DPB_AUX_C
CPU_DPB_AUX#_C

52
51

CPU_DPB_CTRLCLK 50
CPU_DPB_CTRLDAT 49

CPU_DPB_CTRLCLK
CPU_DPB_CTRLDAT

PS8339B_IN_CA_DET
PS8339B_TMDS_DDCBUF

<10>

DPB_HPD

11
5

VDD33
VDD33
VDD33
VDD33

1

PS8339B_TMDS_DDCBUF 2

2

PS8339B_INPUT_EQ

PS8339B_DP_CFG0

2

RV66
4.7K_0402_5%
2
1

RV65
4.7K_0402_5%
2
1

@

RV63
4.7K_0402_5%
2
1

@ RV64
4.7K_0402_5%
2
1

RV62
4.7K_0402_5%
2
1

@

@ RV61
4.7K_0402_5%
2
1

PS8339B_MODE_SW
@ RV550
4.7K_0402_5%
2
1
@ RV52
4.7K_0402_5%
2
1

8
27

4.99K_0402_1%
RV50

PS8339B_DP_CFG1

1

1

PS8339B_TMDS_RT

DP_D2p
DP_D2n

IN_D0p
IN_D0n

DP_D3p
DP_D3n

IN_D1p
IN_D1n

DP_AUXp_SCL
DP_AUXn_SDA
DP_HPD

IN_D2p
IN_D2n
DP_CA_DET
IN_D3p
IN_D3n

DP_CFG1

IN_AUXp
IN_AUXn

TMDS_CH0p
TMDS_CH0n

IN_DDC_SCL
IN_DDC_SDA

TMDS_CH1p
TMDS_CH1n

IN_CA_DET

TMDS_CH2p
TMDS_CH2n

IN_HPD
TMDS_CLKp
TMDS_CLKn

2.2U_0402_6.3V6M
CV60

PS8339B_TMDS_PRE
C

DP_D1p
DP_D1n

DP_CFG0/SCL_CTL
SW/SDA_CTL
I2C_CTL_EN

PS8339B_INPUT_EQ
PS8339B_MODE

DP_D0p
DP_D0n

46
PS8339B_MODE

53

CEXT

TMDS_SCL
TMDS_SDA

TMDS_DDCBUF
TMDS_HPD
PEQ
REXT
PD
MODE

TMDS_RT
TMDS_PRE
GND
GND
GND
Thermal/GND

40
39
37
36
34
33
31
30
55
54
32

PS8338_P0
PS8338_N0

<26>
<26>

PS8338_P1
PS8338_N1

<26>
<26>

PS8338_P2
PS8338_N2

<26>
<26>

PS8338_P3
PS8338_N3

<26>
<26>

D

PS8338_AUX <26>
PS8338_AUX# <26>
PS8338_HPD <26>

42

PS8339B_OUT_CA_DET

29

PS8339B_DP_CFG1

19
18

HDMI_LANE_P0
HDMI_LANE_N0

<24>
<24>

22
21

HDMI_LANE_P1
HDMI_LANE_N1

<24>
<24>

25
24

HDMI_LANE_P2
HDMI_LANE_N2

<24>
<24>

16
15

HDMI_LANE_P3
HDMI_LANE_N3

<24>
<24>

48
47

HDMI_CLK_AUX
HDMI_DAT_AUX#

<24>
<24>

17
23
20

HDMI_HPD

<24>

C

PS8339B_TMDS_RT
PS8339B_TMDS_PRE

26
35
43
57

PS8339BQFN56GTR2-A0_QFN56_7X7

MODE = L: Control Switching Mode, HDMI ID disable
= H: Automatic Switching Mode, HDMI ID disable
= M: Automatic Switching Mode, HDMI ID enable
TMDS_PRE = L: no pre-emphasis
= H: 1.5dB pre-emphasis
= M: 3.0dB pre-emphasis

B

TMDS_RT = L: Standard open drain driver
= H: Open drain driver with termination resistors

B

TMDS_DDCBUF = L: DDC pass through
= H: DDC active buffer
= M: DDC pass through with 40 kohm pull up resistor
PEQ = L: default, LEQ, compensate channel loss up to 12dB @ HBR2
= H: HEQ, compensate channel loss up to 15dB @ HBR2
= M: LLEQ, compensate channel loss up to 5dB @ HBR2
DP_CFG1 = L: default, auto test disable & input offset cancellation enable
= H: auto test enable & input offset cancellation enable
= M: auto test disable & input offset cancellation disable
DP_CFG0 = L: default, automatic EQ enable & AUX interception enable
= H: automatic EQ disable & AUX interception enable
= M: automatic EQ disable & AUX interception disable, no pre-emphasis, 800mVpp swing

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

DP SW
Size

Document Number

Rev
0.1

LA-A971P

Date:

Wednesday, March 19, 2014

Sheet
1

25

of

48

5

4

3

2

1

+3.3V_RUN

1
RV606
1

G14 DSC PS8339+PS8338

RV607
1
RV608

PS8339

RV609

G14D_En PS8339+PS8338

<25>
<25>

PS8338_P0
PS8338_N0

<25>
<25>

PS8338_P1
PS8338_N1

<25>
<25>

PS8338_P2
PS8338_N2

<25>
<25>

PS8338_P3
PS8338_N3

1

1

1

1
2

2

2

2

CV606 1
CV607 1

2 0.1U_0402_25V6
2 0.1U_0402_25V6

PS8338_P0_C
PS8338_N0_C

6
7

CV608 1
CV609 1

2 0.1U_0402_25V6
2 0.1U_0402_25V6

PS8338_P1_C
PS8338_N1_C

9
10

CV610 1
CV611 1

2 0.1U_0402_25V6
2 0.1U_0402_25V6

PS8338_P2_C
PS8338_N2_C

12
13

CV612 1
CV613 1

2 0.1U_0402_25V6
2 0.1U_0402_25V6

PS8338_P3_C
PS8338_N3_C

15
16

PS8338B_P1
PS8338B_P0

4
3
2
1
60

<25>

@ RV603
4.7K_0402_5%
2
1

@ RV615
4.7K_0402_5%
2
1

@ RV612
4.7K_0402_5%
2
1

PS8339
@ RV610
4.7K_0402_5%
2
1

G14U_En

+3.3V_RUN

@ RV611
4.7K_0402_5%
2
1

G14 UMA

1

@ RV614
4.7K_0402_5%
2
1

D

PS8338B_P1

<25>
<25>

PS8338_HPD

PS8338_CFG0
PS8338B_P0
PS8338B_PC10
PS8338B_PC11
PS8338B_PC20
PS8338B_PC21

PS8338B_PC11
C

PS8338B_PC21

IN_D1p
IN_D1n

OUT1_D3p
OUT1_D3n
OUT2_D0p
OUT2_D0n
OUT2_D1p
OUT2_D1n

IN_DDC_SCL
IN_DDC_SDA
IN_AUXp
IN_AUXn

59
58
56
55
54
53

OUT2_D2p
OUT2_D2n

CFG0
CFG1
PC10
PC11
PC20
PC21

OUT2_D3p
OUT2_D3n
OUT1_AUXp_SCL
OUT1_AUXn_SDA
OUT2_AUXp_SCL
OUT2_AUXn_SDA
OUT1_CA_DET
OUT1_HPD
OUT2_CA_DET
OUT2_HPD
SW
PEQ
PD
CEXT
REXT

GND
GND
GND
PAD(GND)
PS8338BQFN60GTR-A0_QFN60_5X9

@ RV100
4.7K_0402_5%
2
1

@ RV620
4.7K_0402_5%
2
1

@ RV619
4.7K_0402_5%
2
1

@ RV618
4.7K_0402_5%
2
1

@ RV617
4.7K_0402_5%
2
1

OUT1_D2p
OUT1_D2n

+3.3V_RUN_VMM
1

50
49
47
46
45
44
42
41
40
39
37
36
35
34
32
31
26
27

WIGIG_LANE_P0
WIGIG_LANE_N0

<30>
<30>

WIGIG_LANE_P1
WIGIG_LANE_N1

<30>
<30>

WIGIG_LANE_P2
WIGIG_LANE_N2

<30>
<30>

WIGIG_LANE_P3
WIGIG_LANE_N3

<30>
<30>

VMM2320_P0
VMM2320_N0

<22>
<22>

VMM2320_P1
VMM2320_N1

<22>
<22>

VMM2320_P2
VMM2320_N2

<22>
<22>

VMM2320_P3
VMM2320_N3

<22>
<22>

D

WIGIG_AUX <30>
WIGIG_AUX# <30>

28
29

VMM2320_AUX
VMM2320_AUX#

43
48

OUT1_CA_DET

33
38

OUT2_CA_DET

18
8
14
17
20

PS8338_SW
PS8338B_PEQ

WIGIG_HPD

<22>
<22>
<30>

VMM2320_HPD

<22>
C

Port switching control or priority configuration. Internal pull down ~150KΩ, 3.3V I/O
CV605
2.2U_0402_6.3V6M

@ RV616
4.7K_0402_5%
2
1

IN_D0p
IN_D0n

IN_CA_DET
IN_HPD
I2C_CTL_EN
Pl1/SCL_CTL
Pl0/SDA_CTL

PS8338B_PEQ

AUX/DDC SW for DPB to E-DOCK

OUT1_D1p
OUT1_D1n

IN_D3p
IN_D3n

11
19
52
61

PS8338B_PC20

OUT1_D0p
OUT1_D0n

IN_D2p
IN_D2n

22
23
24
25

PS8338_AUX
PS8338_AUX#

PS8338B_PC10

VDD33
VDD33
VDD33
VDD33
VDD33

1

PS8339

@ RV613
4.7K_0402_5%
2
1

G12 Entry

1
RV605

UV600
5
21
30
51
57

2

RV604

Dock has high priority when both ports plugged

RV600
4.99K_0402_1%
2
1

1

2

RV602

CV600
0.1U_0402_25V6

G12 UMA PS8339+PS8338

CV601
0.1U_0402_25V6

2 PS8338_CFG0
4.7K_0402_5%
2 PS8338_SW
4.7K_0402_5%
2 VMM2320_AUX#
100K_0402_5%
2 WIGIG_AUX#
100K_0402_5%
2 OUT1_CA_DET
1M_0402_5%
2 OUT2_CA_DET
1M_0402_5%
2 VMM2320_AUX
100K_0402_5%
2 WIGIG_AUX
100K_0402_5%

1

CV602
0.1U_0402_25V6

1
RV601

CV603
0.01U_0402_16V7K

DP SWITCH

CV604
0.01U_0402_16V7K

PCB

1

+3.3V_RUN

For Control Switching Mode (CFG0 = L):
SW = L: Port1 is selected (default)
SW = H: Port2 is selected
For Automatic Switching Mode (CFG0 = H):
SW = L: Port1 has higher priority when both ports are plugged (default)
SW = H: Port2 has higher priority when both ports are plugged

+3.3V_RUN_VMM

AUX/DDC SW for DPC to E-DOCK

CV124
2

1

0.1U_0402_25V6
UV11
<22>
<34>

SW_DPB_AUX
DPB_DOCK_AUX

1
2

2
1 SW_DPB_AUX_C
CV119
0.1U_0402_10V7K
DPB_DOCK_AUX

3
4
5

B

<22>
<34>

SW_DPB_AUX#

DPB_DOCK_AUX#

2
1 SW_DPB_AUX#_C
CV120
0.1U_0402_10V7K
DPB_DOCK_AUX#

6
7

UV12

BE0
A0

VCC
BE3

B0

A3

BE1
A1

B3
BE2

B1

A2

GND

B2

14
13
12

<22>
VMM_DPB_CTRLCLK

<22>

<34>

11
10
9

<22>

<34>

2
CV122

SW_DPC_AUX#

1
2

1
SW_DPC_AUX_C
0.1U_0402_10V7K

3

DPC_DOCK_AUX

DPC_DOCK_AUX

<22>
VMM_DPB_CTRLDAT

SW_DPC_AUX

2
CV123

4
5

1
SW_DPC_AUX#_C
0.1U_0402_10V7K

6

DPC_DOCK_AUX#

DPC_DOCK_AUX#

8

7

PI3C3125LEX_TSSOP14~D

A3

BE1
A1

B3
BE2

B1

A2

GND

B2

14
13
12

VMM_DPC_CTRLCLK

<22>

11
10

B

9

VMM_DPC_CTRLDAT

<22>

8

D

1
2

+3.3V_RUN_VMM

1

2
1

VCC
BE3

B0

RV91
100K_0402_5%

RV90
100K_0402_5%
D

BE0
A0

PI3C3125LEX_TSSOP14~D

+3.3V_RUN_VMM
1

CV121
2

0.1U_0402_25V6

DPB_CA_DET#

DPC_CA_DET#

DPB_CA_DET

2
G

QV9
L2N7002WT1G_SC-70-3

<22,34>

DPC_CA_DET

2
G

DPC_CA_DET

S

QV10
L2N7002WT1G_SC-70-3
3

DPB_CA_DET

3

<22,34>

S

A

A

5

1
RV508

2
DPB_CA_DET
1M_0402_5%

1
RV509

2
DPC_CA_DET
1M_0402_5%

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
4

3

2

Title

DP SW
Size

Document Number

Rev
0.1

LA-A971P

Date:

Wednesday, March 19, 2014

Sheet
1

26

of

49

5

4

3

2

1

D

D

+3.3V_M

+3.3V_M_TPM

+3.3V_M_TPM

@ PJP11
1

2

USH CONN

1
2
17
6
7

RZ10

1

9
8

AT97SC3205_TSSOP28~D

+3.3V_SUS

@

<10,12>

USH_DET#

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20

C

21
22

GND
GND

CONCR_205200FW010

@

+3.3V_RUN

1

+5V_RUN

5
13
14
15
27
28

2

NBO_1
NBO_2
NBO_3
NBO_4
NBO_5
NBO_6

GND
GND
GND
GND

+3.3V_SUS
+3.3V_RUN
+5V_RUN
<9> PLTRST_USH#
<35> USH_PWR_STATE#
<10,7> CONTACTLESS_DET#

@

TESTBI
TESTI

<36> USH_SMBCLK
<36> USH_SMBDAT
<35> BCM5882_ALERT#

2
USH_PWR_STATE#
1M_0402_5%

1

MISO
MOSI
SPI_CLK
SPI_CS#
SPI_RST#
PIRQ#

GPIO_1
GPIO_2
GPIO_3
GPIO-Express-00
PP/GPIO

2

V_BAT

1

26
SPI_DINTPM
23
SPI_DOTPM
21
SPI_CLKTPM
PCH_SPI_CS2#_R22
16
20
TPM_PIRQ#

VCC
VCC
VCC
VCC

2

1

1

1
2

1
RZ9

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16
17
18
19
20

USBP6USBP6+

CZ12
0.1U_0402_25V6

2

RZ8
12

<11>
<11>

2
USH_SMBCLK
2.2K_0402_5%
2
USH_SMBDAT
2.2K_0402_5%

CZ11
0.1U_0402_25V6

1

UZ1
3
10
19
24

@EMC@
CZ9
0.1U_0402_25V6

1

PCH_PLTRST#_EC
<12>

1

CZ10
0.1U_0402_25V6

@EMC@
RZ35
33_0402_5%

2

2 33_0402_5%
2 33_0402_5%
2 33_0402_5%
2 0_0402_5%

JUSH1 CONN@

+3.3V_SUS

25
18
11
4

SPI_CLKTPM

B

2

2

2

<20,30,35,36,9>

CZ7
2200P_0402_50V7K

RZ30 1
RZ29 1
RZ26 1
@ RZ17 1

<7> PCH_SPI_DIN
<7> PCH_SPI_DO
<7> PCH_SPI_CLK
<7> PCH_SPI_CS2#

CZ6
2200P_0402_50V7K

CZ5
4700P_0402_25V7K

C

@ CZ4
0.1U_0402_25V6

1

PAD-OPEN1x1m

Close to JUSH1
B

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

USH & TPM
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
27

of

48

CL6

28
31

<7> LAN_SMBCLK
<7> LAN_SMBDATA

<12,36>

41
42

LAN_WAKE#

2
3

LAN_DISABLE#_R

SMBus Device Address 0xC8

MDI_PLUS3
MDI_MINUS3

SMB_CLK
SMB_DATA
LANWAKE_N
LAN_DISABLE_N

VDD3P3_4
26
27
25

TP_LAN_JTAG_TDI
TP_LAN_JTAG_TDO
TP_LAN_JTAG_TMS
TP_LAN_JTAG_TCK

32
34
33
35

LED0
LED1
LED2

1

1
2

2

2
1

1

JTAG

XTAL_OUT
XTAL_IN

VDD0P9_43
VDD0P9_11
VDD0P9_40
VDD0P9_22
VDD0P9_16
VDD0P9_8

EMC@
EMC@

6

VCT_LAN_R1

1

+RSVD_VCC3P3_1

CTRL0P9
VSS_EPAD

2

1

2

0_0402_5%
1 4.7K_0402_5%

4

2

+3.3V_LAN_OUT

+3.3V_LAN

1

@ RL8

15
19
29

+0.9V_LAN

47
46
37

+3.3V_LAN
0_0603_5%

Pin 6 is SVR_EN in Clarkville

1

1

LAN_TX0+L

2

LAN_TX0-L

3

LAN_TX1+L

6

LAN_TX1-L

7

LAN_TX2+L

9

LAN_TX2-L

10

LAN_TX3+L

11

LAN_TX3-L

12

43
11
40
22
16
8

<22,31,35>

7

2
REGCTL_PNP10 1
4.7UH_BRC2012T4R7MD_20%

WGI218LM-QQ89-B0_QFN48_6X6~D

Place CL3, CL4 and LL1 close to UL1

15
16
42

LOM_ACTLED_YEL#
LOM_SPD100LED_ORG#
LOM_SPD10LED_GRN#

Idc_min=500mA
DCR=100mohm

49

13

DOCKED

+0.9V_LAN
LL1

DOCKED

5
43

1: TO DOCK
0: TO RJ45

UL4

5

TEST_EN
RBIAS

@ RL3
RL6

2

LAN_TX3+
LAN_TX3-

EMC@
EMC@

1

23
24

EMC@
EMC@

CL4
10U_0603_6.3V6M

2

25MHZ_18PF_7V25000034

12

JTAG_TDI
JTAG_TDO
JTAG_TMS
JTAG_TCK

LAN_TX2+
LAN_TX2-

CL3
0.1U_0402_10V7K

GND

RES_BIAS

30

RL13
3.01K_0402_1%

GND

1

RL12
1K_0402_5%

4

IN

CL14
27P_0402_50V8J

CL13
27P_0402_50V8J

Note:
+1.0V_LAN will work at 0.95V to 1.15V

OUT

LAN_TEST_EN

2

YL1

3

9
10

XTALO
XTALI

1

2
0_0402_5%

PAD~D
PAD~D

VDD3P3_15
VDD3P3_19
VDD3P3_29
VDD0P9_47
VDD0P9_46
VDD0P9_37

2

LOM_ACTLED_YEL#
LOM_SPD100LED_ORG#
LOM_SPD10LED_GRN#

RL11
1M_0402_5%

2

1

1

1
2

2

1

2

2

1
XTALO_R
@ RL10

CL8
0.1U_0402_10V7K

CL11
0.1U_0402_10V7K

CL10
0.1U_0402_10V7K

CL12
22U_0603_6.3V6M

2

CL9
0.1U_0402_10V7K

1

VDD3P3_IN

LAN_DISABLE#_R

@ T88
@ T89

+0.9V_LAN

SVR_EN_N
RSVD_VCC3P3_1

20
21

CL7
1U_0603_10V6K

@ RL9
10K_0402_5%

<35>

PERp
PERn

MDI_PLUS2
MDI_MINUS2

+3.3V_LAN

2
LAN_TX0+L
2
12NH_0603CS-120EJTS_5%
LAN_TX0-L
12NH_0603CS-120EJTS_5%
2
LAN_TX1+L
2
12NH_0603CS-120EJTS_5%
LAN_TX1-L
12NH_0603CS-120EJTS_5%
2
LAN_TX2+L
2
12NH_0603CS-120EJTS_5%
LAN_TX2-L
12NH_0603CS-120EJTS_5%
2
LAN_TX3+L
2
12NH_0603CS-120EJTS_5%
LAN_TX3-L
12NH_0603CS-120EJTS_5%

1
1
LL23
LL24
1
1
LL25
LL26
1
1
LL27
LL28

VDD
VDD
VDD
VDD
VDD
VDD
VDD

1

MDI_PLUS1
MDI_MINUS1

1
EMC@ LL21
1
EMC@ LL22

1

1
CL5

PETp
PETn

LAN_TX1+
LAN_TX1-

2

PCIE_PTX_GLANRX_P3
PCIE_PTX_GLANRX_N3

PE_CLKP
PE_CLKN

LAN_TX0+
LAN_TX0-

17
18

1

<11>

38
39

13
14

1

1
2
0_0402_5%

@ RL7

1 PCIE_PRX_GLANTX_P3_C
0.1U_0402_10V7K
1 PCIE_PRX_GLANTX_N3_C
0.1U_0402_10V7K
2 PCIE_PTX_GLANRX_P3_C
0.1U_0402_10V7K
2 PCIE_PTX_GLANRX_N3_C
0.1U_0402_10V7K

2
CL2

<11>

2

1

PM_LANPHY_ENABLE

1

<12,9>

@ RL5
10K_0402_5%

D

2
CL1

MDI_PLUS0
MDI_MINUS0

MDI

PCIE_PRX_GLANTX_N3

CLK_REQ_N
PE_RST_N

PCIE

<7> CLK_PCIE_LAN
<7> CLK_PCIE_LAN#
PCIE_PRX_GLANTX_P3

44
45

SMBUS

<11>
<11>
+3.3V_LAN

48
36

LANCLK_REQ#
PLTRST_LAN#

LED

2
@ RL4

<7>
<9>

CL27
0.1U_0402_25V6

TP_LAN_JTAG_TMS
10K_0402_5%
TP_LAN_JTAG_TCK
10K_0402_5%
1
LANCLK_REQ#
4.7K_0402_5%

CL26
0.1U_0402_25V6

2

LAN ANALOG SWITCH

CL25
0.1U_0402_25V6

2

1
@ RL2

1

2

UL1

1
@ RL1

2

+3.3V_LAN

2

Layout Notice : Place bead as
close UL4 as possible

39
30
21
14
8
4
1

3

2

4

2

5

B0+
B0-

A0+
A0-

B1+
B1-

A1+

B2+
B2-

A1-

B3+
B3-

A2+
A2-

LEDB0
LEDB1
LEDB2

A3+

C0+
C0-

A3-

C1+
C1-

SEL

C2+
C2-

LEDA0
LEDA1
LEDA2

C3+
C3LEDC0
LEDC1
LEDC2

PD

38
37

SW_LAN_TX0+
SW_LAN_TX0-

34
33

SW_LAN_TX1+
SW_LAN_TX1-

29
28

SW_LAN_TX2+
SW_LAN_TX2-

25
24
17
18
41

D

SW_LAN_TX3+
SW_LAN_TX3SW_ACTLED_YEL#
SW_100_ORG#
SW_10_GRN#

36
35
32
31
27
26
23
22
19
20
40

DOCK_LOM_TRD0+
DOCK_LOM_TRD0-

<34>
<34>

DOCK_LOM_TRD1+
DOCK_LOM_TRD1-

<34>
<34>

DOCK_LOM_TRD2+
DOCK_LOM_TRD2-

<34>
<34>

DOCK_LOM_TRD3+
DOCK_LOM_TRD3-

<34>
<34>

DOCK_LOM_ACTLED_YEL#
<34>
DOCK_LOM_SPD100LED_ORG#
<34>
DOCK_LOM_SPD10LED_GRN#
<34>

PAD_GND

PI3L720ZHEX_TQFN42_9X3P5~D

C

C

1

+3.3V_LAN

PJP12
PAD-OPEN1x1m
@

6
7

CT1

VBIAS

GND

ON2

CT2

VIN2
VIN2

VOUT2
VOUT2
GPAD

2
470P_0402_50V7K

11
10
9
8

+3.3V_M_UL3

NVPRO@

10/15 change to
SP050006Y00 (S X'FORM_ NS692417 LAN)

+3.3V_LAN:20mils

2
+3.3V_M
0_0603_5%

JLOM1
SW_LAN_TX3- 1

VPRO@

+3.3V_M

24

1:1

TD1+

NB_LAN_TX3TX1+

1
LAN_ACTLED_YEL#
RL14

2

RZ54

RJ45 LOM circuit

TL1

1
RZ55

TPS22966DPUR_SON14_2X3

1

2
470P_0402_50V7K
2
0.1U_0402_10V7K

15

For No-Vpro HW configs
+3.3V_RUN

1
CL24
1
@ CL23

1

ON1

1
CZ37

CL19
0.1U_0402_10V7K

5

+3.3V_LAN

2
0.1U_0402_10V7K

12

CL18
470P_0402_50V7K

4

+5V_ALW
A_ON

VOUT1
VOUT1

1

SIO_SLP_LAN#

<36,38>

VIN1
VIN1

+3.3V_LAN_UL3 1
@ CZ36

2

<36,9>

3

14
13

2

UL3

1
2

2

+3.3V_ALW

2

10

LAN_ACTLED_YEL_R#
150_0402_5%

9

0_0603_5%
SW_LAN_TX3+ 2

TD1-

23

NB_LAN_TX3+
TX1-

+3.3V_LAN
B

3

4

<35>

TC7SH08FU_SSOP5

4
SW_LAN_TX1- 5

SW_LAN_TX1+ 6

SW_LAN_TX2- 7
QL1A
DMN66D0LDW-7_SOT363-6
1
6
SW_ACTLED_YEL#

22

TDCT1
TDCT2
TD2+

21
20

1:1

19

TD2-

1:1

TD3+

NB_LAN_TX3-

8

NB_LAN_TX3+

7

NB_LAN_TX1-

6

NB_LAN_TX2-

5

NB_LAN_TX2+

4

NB_LAN_TX1+

3

NB_LAN_TX0-

2

NB_LAN_TX0+

1

Z2805

TXCT1
TXCT2
NB_LAN_TX1TX2+

Z2807

1

1

WLAN_LAN_DISBL#

2

Y
A

2

P

B

G

2

3

1

LOM_SPD10LED_GRN#

CL17
0.47U_0603_10V7K

LOM_SPD100LED_ORG#

0.1U_0402_10V7K
UL2

CL16
0.47U_0603_10V7K

5

@ CL15
1
2

NB_LAN_TX1+
TX2-

18

NB_LAN_TX2TX3+

17

NB_LAN_TX2+
TX3-

1
LED_10_GRN#
RL19
LED_100_ORG# 1
RL20

2

11

LED_10_GRN_R#
150_0402_5%
2
LED_100_ORG_R#
150_0402_5%

13
12

LAN_ACTLED_YEL#

PR4+

B

PR2PR3PR3+
PR2+
PR1GND
PR1+
GND

15
14

Green LEDOrange LEDGreen-Orange LED+
SANTA_130456-341

15
14

Z2808
TXCT4
NB_LAN_TX0TX4+

TD4-

13

NB_LAN_TX0+
TX4-

1 75_0402_1%

1:1

1 75_0402_1%

SW_LAN_TX0+12

PR4-

20130726 same as Goliad

Z2806

1 75_0402_1%

TDCT4
TD4+

TXCT3

1 75_0402_1%

SYS_LED_MASK#

10
SW_LAN_TX0- 11

16

TDCT3

1

1
2

5

LED_100_ORG#

CL21
0.47U_0603_10V7K

QL1B
DMN66D0LDW-7_SOT363-6
4
3

9

<35,39>

CL20
0.47U_0603_10V7K

SW_100_ORG#

SYS_LED_MASK#

2

SYS_LED_MASK#

Yellow LED+

rev1

TD3-

2

SW_LAN_TX2+ 8

CONN@

Yellow LED-

NS692417

1
CL22

2
EMC@
150P_1808_2.5KV8J

RL18 2

+GND_CHASSIS
use 40mil trace if necessary

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.

QL2B
DMN66D0LDW-7_SOT363-6
4
3

5

RL17 2

GND
CHASSIS

SYS_LED_MASK#

RL16 2

RL15 2

A

LED_10_GRN#

2

SW_10_GRN#

QL2A
DMN66D0LDW-7_SOT363-6
1
6

PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.

5

A

4

3

2

Title

LAN
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
28

of

48

A

B

+3.3V_MMI

C

D

E

CR3 close to U27.9
CR1 CR2 close to U27.35

1
2

1
2

1
2

2

1
2

CR2
0.1U_0402_25V6

CR3
0.1U_0402_25V6

CR6
0.1U_0402_25V6

CR4
0.1U_0402_25V6

1

CR1
4.7U_0603_6.3V6K

CR4 close to U27.42
CR6 close to U27.23

1

+3.3V_MMI

1

+3.3V_MMI
UR1

PCIE_PTX_MMIRX_P1
PCIE_PTX_MMIRX_N1
PCIE_PRX_MMITX_P1
PCIE_PRX_MMITX_N1

RR2
2 0.1U_0402_10V7K
2 0.1U_0402_10V7K

2
PE_REXT
191_0402_1%
PCIE_PTX_MMIRX_P1_C
PCIE_PTX_MMIRX_N1_C

4

CR24 1
CR25 1
CR26 1
CR27 1

2 0.1U_0402_10V7K
2 0.1U_0402_10V7K

PCIE_PRX_MMITX_P1_C
PCIE_PRX_MMITX_N1_C

7
8

2

<7>
<7>

RR6
100K_0402_5%

1

+3.3V_MMI

<12>
<6,7>

14
16

MEDIACARD_IRQ#

17

MMICLK_REQ#
IO_LDOSEL

@ RR8
100K_0402_5%

1

15

PLTRST_MMI#
MEDIACARD_PWREN

IO_LDOSEL

2

2
3

CLK_PCIE_MMI#
CLK_PCIE_MMI

<9>

6
5

18

22

+3.3V_RUN_CARD

24

+1.8V_RUN_CARD

1

1

1

2

+1.8V_RUN_CARD

2

SD_SKT_18VOUT

2

SD_SKT_33VOUT

MAIN_LDO_VIN

1

2

AUX _33VIN

MAIN_LDO_12VOUT

CR31 near UR1.22
CORE_12VCCD
SD_WPI
SD_CD#

UHSII_12VCCAIN/NC
UHSII_12VCCAIN/NC
UHSII_12VCCAIN/NC

SD_CLK
SD_CMD

PE_12VCCAIN
MMC_D7
MMC_D6
MMC_D5
MMC_D4
SD_D3
SD_D2
SD_D1
SD_D0

PE_REXT
PE_RXP
PE_RXM
PE_TXP
PE_TXM

SD_RCLK_M/NC
SD_RCLK_P/NC
SD_D1P/NC
SD_D1M/NC
SD_D0M/NC
SD_D0P/NC

PE_REFCLKM
PE_REFCLKP
PE_RST#_GATE#
MAIN_LDO_EN

SD_REXT/NC

20
21

SDWP
SD/MMCCD#

43
45

SD/MMCCLK_R
SD/MMCCMD

RR1

1 EMC@ 2 10_0402_5%

39
40
44
46
47
48
37
38

SD/MMCDAT3@EMC@ RR31
SD/MMCDAT2@EMC@ RR41
SD/MMCDAT1
SD/MMCDAT0

29
30
32
33
34
35

SD_UHS2_D1P
SD_UHS2_D1N
SD_UHS2_D0N
SD_UHS2_D0P

26

SD/MMCCLK

1

1

SD_SKT_33VIN

1
SD_REXT
RR5

2 0_0402_5%
2 0_0402_5%

2

2

2
1

1

2
1

1

36
31
28

1
<11>
<11>

+3.3V_RUN_CARD
2

SD/MMCDAT3_R
SD/MMCDAT2_R

EMI solution for SD card

CR34 near UR1.24

@EMC@ CR23
5P_0402_50V8C

CR22
0.1U_0402_25V6

CR21
0.1U_0402_25V6

CR18
4.7U_0603_6.3V6K

CR19
0.1U_0402_25V6

2

41

+SD_IO_LDO

SD_33VCCD

1

2
1

1

2
2
1

2

2
1

10

+AUX_LDO

25

CR34
4.7U_0603_6.3V6K

11

12

CR31
1U_0402_6.3V6K

13

<11>
<11>

AUX_LDO_CAP

UHSII_33VCCAIN/NC

CR17
1U_0402_6.3V6K

23

If support RTD3 cold the AUX and MAIN power rail should be
use different power rail; for RTD3 hot please keep this circuit

+1.2V_LDO

2

OZ777FJ2LN

PE_33VCCAIN

SD_IO_LDO_CAP
42

CR15
0.1U_0402_25V6

1

9
27

CR14
4.7U_0603_6.3V6K

CR13
0.1U_0402_25V6

CR10
0.1U_0402_25V6

CR9
4.7U_0603_6.3V6K

CR8
0.1U_0402_25V6

CR7
4.7U_0603_6.3V6K

+1.2V_LDO

2

EMI depop location

2
4.7K_0402_1%

DEV_WAKE#
CLKREQ#

LED#

IO0_LDOSEL

GND

19
49

OZ777FJ2LN_QFN48_6X6

please routing daisy chain
1. from UR1.38 (SD_D0) -> UR1.30 (SD_RCLK_P) -> LR3.4
2. From UR1.37 (SD_D1) -> UR1.29 (SD_RCLK_N) -> LR3.1
R231,R297,R306,R315,R333,R337 for EMI solution

+3.3V_MMI
3

3

+3.3V_RUN

@
1

+3.3V_MMI

PJP26
2

1
RR15

2 MEDIACARD_PWREN
10K_0402_5%

PAD-OPEN1x1m
CONN@
JSD1

2

1
2

RR11
1M_0402_5%

CR35
0.1U_0402_25V6

1

+3.3V_RUN_CARD
+1.8V_RUN_CARD

SD/MMCCMD
SD/MMCCLK

4
14
2
5

SD/MMCCD#
SDWP

18
19

SD/MMCDAT0
SD/MMCDAT1
SD/MMCDAT2_R
SD/MMCDAT3_R
SD_UHS2_D0P
SD_UHS2_D0N
SD_UHS2_D1P
SD_UHS2_D1N

7
8
9
1
11
12
16
15
3
6
10
13
17

VDD/VDD1
VDD2
CMD
CLK
CARD DETECT
WRITE PROTEC
DAT0/RCLK+
DAT1/RCLKDAT2
CD/DAT3
D0+
DOD1+
D1VSS1
VSS2
VSS3
VSS4
VSS5

20
21
22
23
24
25
26

GND1
GND2
GND3
GND4
GND5
GND6
GND7

ALPS_SCDADA0101_NR
4

4

20130726 SP070011L00 CIS Link OK

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
A

B

C

D

Title

Card Reader
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
E

Rev
0.1
29

of

48

5

4

+3.3V_WWAN
mSATA_DEVSLP
10K_0402_5%
2 WWAN_PWR_EN
0_0402_5%

NGFF for UMA

+3.3V_WLAN
JNGFF1

CLK_PCIE_SATA#
CLK_PCIE_SATA
ANTCTL0
ANTCTL1
ANTCTL2
ANTCTL3

69

WIGIG_HPD

CZ13 1
CZ14 1

2 0.1U_0402_10V7K
2 0.1U_0402_10V7K

SATACLK_REQ#

PCIE_WAKE#

<7>

<12,7>
<35>
<11>
<11>

CZ21 1
CZ22 1

PCIE_PTX_WIGIGRX_P5
PCIE_PTX_WIGIGRX_N5

<11>
<11>

UIM_DET

2

@

+3.3V_ALW

@

<9>

UZ11
4

SUSCLK

WIGIG_32KHZ_R

1
@ RZ56

2
0_0402_5%

1
RZ57

2
0_0402_5%

WIGIG_32KHZ
C

+3.3V_WLAN

HW_GPS_DISABLE2#_R

<35>

1

BT_RADIO_DIS#

CONFIG_3

Module Type

GND

SSD-SATA

8

HIGH

GND

GND

GND

WWAN

HIGH

GND

HIGH

HIGH

HCA-PCIE

15

HIGH

HIGH

HIGH

HIGH

NA

1

1

B

5
2

1

1

PJP42
PAD-OPEN1x1m
@

WLAN_LED#

3

WIRELESS_LED#

<35,39>

QZ2B
DMN66D0LDW-7_SOT363-6

1

6

QZ2A
DMN66D0LDW-7_SOT363-6
+3.3V_WWAN

2

2

<35>

AUX_EN_WOWL

5
6
7

@

ON1
VBIAS
ON2
VIN2
VIN2

VOUT1
VOUT1
CT1
GND
CT2
VOUT2
VOUT2
GPAD

12
11

1
2
CZ49
470P_0402_50V7K

9
8

1
2
CZ23
470P_0402_50V7K
+3.3V_WLAN_UZ2

1
WWAN_LED#

PAD-OPEN1x1m
2

@CZ50
0.1U_0402_10V7K

1

A

6
4

+3.3V_WLAN

QZ11A
DMN66D0LDW-7_SOT363-6

PJP41 @
15

2

2 AUX_EN_WOWL
100K_0402_5%

PJP13 @
2

10

TPS22966DPUR_SON14_2X3
1
RZ38

2

VIN1
VIN1

5

AUX_EN_WOWL

4

2

C263
0.1U_0402_16V4Z

+5V_ALW

2
0.1U_0402_10V7K

1

3

3.3V_WWAN_EN

+3.3V_WWAN_UZ2 1
@ CZ24

RZ37
100K_0402_5%

<35>

14
13

1

1
2

+3.3V_ALW

2

Normal

UZ2

CONN@

1

4

BT_LED#

PJP32
PAD-OPEN1x1m
@
+3.3V_ALW

RZ15
100K_0402_5%

3.3V_WWAN_EN
100K_0402_5%

RZ14
100K_0402_5%

2

Aux Power

Normal

+3.3V_WLAN

+3.3V_WWAN
1
RZ40

CONCR_205120FW010

A

+3.3V_WWAN
2
0_0603_5%
2
ANTCTL1
0_0603_5%
2
ANTCTL3
0_0603_5%
2
0_0603_5%

2

ANTCTL2

GND2
GND1

1
@ RZ45
1
@ RZ46
1
@ RZ47
1
@ RZ48

2

ANTCTL0

12
11
10
9
8
7
6
5
4
3
2
1

Peak

LED control circuit
+3.3V_WWAN

12
11
10
9
8
7
6
5
4
3
2
1

Primary Power

Voltage
Tolerance

+3.3V

3.3V_ALW for LID power
JSH1

1

Power Rating TBD
PWR
Rail

SSD-PCIE

14

14
13

BT_RADIO_DIS#_R

DZ2
RB751S40T1G_SOD523-2

GND

GND

2

@

2

2
2

2

WLAN_WIGIG60GHZ_DIS#_R

2

2

1

1

WLAN_WIGIG60GHZ_DIS#

DZ1
RB751S40T1G_SOD523-2

CONFIG_2

GND

UIM_CLK

<12,7>

68

2

<35>

WWAN_RADIO_DIS#_R

GND
HIGH

UIM_DATA
UIM_DET
UIM_RESET

WIGIGCLK_REQ#

PCIE_WAKE#

TC7SH08FU_SSOP5

1

1

HW_GPS_DISABLE2#

GND

+SIM_PWR

<20,27,35,36,9>

PCH_PLTRST#_EC

1

1

3
2

DZ5
RB751S40T1G_SOD523-2

CONFIG_1

GND

+3.3V_ALW
LID_CL#

<26>
<26>

CZ19
4.7U_0603_6.3V6K

1

WWAN_RADIO_DIS#

1

<35,39>

WIGIG_LANE_N0
WIGIG_LANE_P0

CZ66
47P_0402_50V8J

B

<26>
<26>

WIGIG_32KHZ
PCH_PLTRST#_EC
PCH_PLTRST#_EC
BT_RADIO_DIS#_R
WLAN_WIGIG60GHZ_DIS#_R

CZ18
0.1U_0402_25V6

<35>

DZ6
RB751S40T1G_SOD523-2

0

D

WIGIG_LANE_N1
WIGIG_LANE_P1

@

<35>

STATE # CONFIG_0

2
2

WIGIG_AUX# <26>
WIGIG_AUX <26>

BELLW_80148-3521

Y
A

1
1 CV150
CV149
1
1 CV152
CV153
1
1 CV156
CV157

2
2

CZ17
0.1U_0402_25V6

2

1

1

B

GND

2
2

PCH_CL_RST1# <7>
PCH_CL_DATA1 <7>
PCH_CL_CLK1 <7>

CZ16
0.047U_0402_16V4Z

2

1

1
2

EC_32KHZ_MEC5085

GND

BT_LED#
WIGIG_AUX#_C
WIGIG_AUX_C 0.1U_0402_25V6
0.1U_0402_25V6
WIGIG_LANE_N1_C
WIGIG_LANE_P1_C
0.1U_0402_25V6
0.1U_0402_25V6
WIGIG_LANE_N0_C
WIGIG_LANE_P0_C
0.1U_0402_25V6
0.1U_0402_25V6

CZ20
0.047U_0402_16V4Z

2

<35,36>

8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66

9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67

@ CZ15
0.1U_0402_25V6

2

CLK_PCIE_WIGIG
CLK_PCIE_WIGIG#

69

@

CZ65
33P_0402_50V8J

2

CZ57
150U_B2_6.3VM_R35M

CZ54
22U_0603_6.3V6M

CZ55
33P_0402_50V8J

CZ53
33P_0402_50V8J

CZ52
0.047U_0402_16V4Z

CZ51
0.047U_0402_16V4Z

2

PCIE_PTX_WIGIGRX_P5_C
PCIE_PTX_WIGIGRX_N5_C

PCIE_PRX_WIGIGTX_P5
PCIE_PRX_WIGIGTX_N5

AUX_EN_WOWL

+

PCIE_WAKE#

UIM_CLK
UIM_RESET
UIM_DATA

68

+3.3V_WWAN

1

CLK_PCIE_WLAN
CLK_PCIE_WLAN#
WLANCLK_REQ#
PCIE_WAKE#
2 0.1U_0402_10V7K
2 0.1U_0402_10V7K

<7>
<7>

BELLW_80149-3221

1

PCIE_PTX_WLANRX_P4_C
PCIE_PTX_WLANRX_N4_C

PCIE_PRX_WLANTX_P4
PCIE_PRX_WLANTX_N4
<7>
<7>

PCH_PLTRST#_EC

CZ64
33P_0402_50V8J

GND

PCIE_PTX_WLANRX_P4
PCIE_PTX_WLANRX_N4

<12>
<11>
<11>

CZ63
33P_0402_50V8J

GND

<11>
<11>

WIGIG_LANE_N2_C
WIGIG_LANE_P2_C

9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67

1

NGFF_CONFIG_2

<26>
+SIM_PWR
mSATA_DEVSLP

WIGIG_LANE_N3_C
WIGIG_LANE_P3_C

WLAN_LED#

8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66

2

<35>

WIGIG_LANE_N2
WIGIG_LANE_P2

2
2 0.1U_0402_25V6
0.1U_0402_25V6
2
2 0.1U_0402_25V6
0.1U_0402_25V6

2
4
6

1

NGFF_CONFIG_1

<26>
<26>

1
CV145 1
CV146
1
CV147 1
CV148

2
4
6

2

<35>

UIM_RESET
UIM_CLK
UIM_DATA

WIGIG_LANE_N3
WIGIG_LANE_P3

CONN@

1
3
5
7

1

<7>
<7>

HW_GPS_DISABLE2#_R

<26>
<26>

5

<6> PCIE_PRX_SATATX_P6_L0
<6> PCIE_PRX_SATATX_N6_L0
20.1U_0402_10V7K PCIE_PTX_SATARX_N6_L0_C
CZ58 1
20.1U_0402_10V7K PCIE_PTX_SATARX_P6_L0_C
CZ59 1

PCIE_PTX_SATARX_N6_L0
PCIE_PTX_SATARX_P6_L0

12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66

P

PCIE_PTX_SATARX_N6_L1_C
PCIE_PTX_SATARX_P6_L1_C

WWAN_PWR_EN
WWAN_RADIO_DIS#_R
WWAN_LED#

USBP2+
USBP2-

G

20.1U_0402_10V7K
20.1U_0402_10V7K

13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67

<11>
<11>

1

PCIE_PRX_SATATX_N6_L1
PCIE_PRX_SATATX_P6_L1

CZ32 1
CZ33 1

PCIE_PTX_SATARX_N6_L1
PCIE_PTX_SATARX_P6_L1

12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66

2
4
6
8
10

2

<6>
<6>

NGFF_CONFIG_0
<35> WWAN_WAKE#

13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67

2
4
6
8
10

1

<35>

USBP7+
USBP7-

1
3
5
7
9
11

2

D

1
3
5
7

JNGFF2 CONN@
1
3
5
7
9
11

NGFF_CONFIG_3
<11>
<11>

C

1

+3.3V_WWAN

<35>

<6>
<6>

2

NGFF slot A Key A

2

1

1
@ RZ39
1
@ RZ50

<6>
<6>

3

NGFF slot B Key B

1

3

QZ11B
DMN66D0LDW-7_SOT363-6

PAD-OPEN1x1m

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.

5

4

3

2

Title

NGFF Card
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
30

of

40

5

4

3

2

1

+5V_USB_CHG_PWR
USB3RN1_D-

DI1
1 1

10 9

USB3RN1_D-

USB3RP1_D+

2 2

9 8

USB3RP1_D+

USB3TN1_D-

4 4

7 7

USB3TN1_D-

USB3TP1_D+

5 5

6 6

USB3TP1_D+

EMC@

LI1 EMC@

D

SW_USB3TP1
CI5

2

SW_USB3TN1
CI4

2

1

USB3TP1_C
0.1U_0402_10V7K

1

USB3TN1_C
0.1U_0402_10V7K

4

1

2

4

3

2

USB3TP1_D+

USB3RN1_DUSB3RP1_D+
2

8

3

2

3 3

3

LI3 EMC@

1

1
2

1

1

1

1

2

2

2

2

2

2

1

PS_USBP0_D-

4

UI4
3
9
12
16
20
29

1
2
4
5
6
7
8

<11> USB3TP1
<11> USB3TN1
<11> USB3RP1
<11> USB3RN1
<11> USBP0+
<11> USBP0-

10
32

DOCKED

C

1

2

4

3

2

USBP0_R_D+

3

USBP0_R_D-

DLW21HN900HQ2L_4P

VDD
VDD
VDD
VDD
VDD
VDD

TX+A
TX-A
RX+A
RX-A
D+A
D-A
USB_IDA
TX+B
TX-B
RX+B
RX-B
D+B
D-B
USB_IDB

TX+
TXRX+
RXD+
DUSB_ID

OE#
<22,28,35>

PS_USBP0_D+

SS_SEL
HS_SEL

GND
GND
HGND

31
30
27
26
19
18
17

+5V_ALW

SW_USB3TP1
SW_USB3TN1
SW_USB3RP1
SW_USB3RN1
SW_USBP0+
SW_USBP0-

1

2

PCB

25
24
23
22
15
14
13

DOCK_USB3TP1 <34>
DOCK_USB3TN1 <34>
DOCK_USB3RP1 <34>
DOCK_USB3RN1 <34>
DOCK_USBP0+ <34>
DOCK_USBP0- <34>

11

USB2 0

USB2 3

+5V_ALW

+5V_ALW

NA

G14D_En

NA

NA

G14U_En

NA

NA

2
3

SW_USBP0SW_USBP0+

NA
<11>

13

USB_OC0#

4

ILIM_SEL
<35>

5

USB_PWR_SHR_VBUS_EN

<35,36>

check port mapping

+5V_USB_CHG_PWR
UI3
1

G14 UMA USB3102 NX3DV221

PI3USB3102ZLEX_TQFN32_6X3

1
ILIM_SEL
10K_0402_5%

CI19 near UI3.1

G14 DSC USB3102 NX3DV221

21
28
33

2

RI13

G12 UMA USB3102 NX3DV221
G12 Entry

D

20130730 DC23300C0B0 CIS Link OK

CI19
0.1U_0402_25V6

CI416
0.1U_0402_25V6

CI414
0.1U_0402_25V6

@ CI417
0.1U_0402_25V6

@ CI418
0.1U_0402_25V6

CI415
0.1U_0402_25V6

@ CI419
0.1U_0402_25V6

CI420
4.7U_0603_6.3V6K

1

+3.3V_SUS

10
11
12
13

GND
GND
GND
GND

SANTA_373070-2

1

USB3TN1_D-

DLW21HN900HQ2L_4P

USB3TN1_DUSB3TP1_D+
DI2 EMC@
AZC199-02SPR7G_SOT23-3

CONN@

VBUS
DD+
GND
SSRXSSRX+
GND
SSTXSSTX+

1

L05ESDL5V0NA-4_SLP2510P8-10-9
1

2

DLW21HN900HQ2L_4P
LI2 EMC@

1
2
3
4
5
6
7
8
9

USBP0_R_DUSBP0_R_D+

USB3RN1_D-

3

3

1

3

USB3RP1_D+

CI3
0.1U_0402_25V6

4

2

2

2

CI1
100U_1206_6.3V6M

4

SW_USB3RN1

JUSB1

1

1

1

SW_USB3RP1

6
7
8

USB_PWR_SHR_EN#

IN

12

OUT

DM_OUT
DP_OUT

10
11

DP_IN
DM_IN

FAULT#

PS_USBP0_D+
PS_USBP0_D-

ILIM_SEL
EN

15
16

ILIM_LO
ILIM_HI

CTL1
CTL2
CTL3

RI14

2

C

1
22.1K_0402_1%

9
14
17

NC
GND
GNDP

TPS2544RTER_WQFN16_3X3

DOCKED

function

1

Dock

0

M/B

LI9 EMC@
<11>

USB3RN4

<11>

USB3RP4

1

1

2

4

3

2

USB3RN4_D-

3

USB3RP4_D+

+USB_RIGHT_PWR
B

4

B

DLW21HN900HQ2L_4P

JUSB2

1

USB3TP4_C
0.1U_0402_10V7K

4

1

2

4

3

2

USB3TN4_D-

3

USB3TP4_D+

DLW21HN900HQ2L_4P

USB3RP4_D+

2 2

9 8

USB3RP4_D+

USB3TN4_D-

4 4

7 7

USB3TN4_D-

USB3TP4_D+

5 5

6 6

USB3TP4_D+

USB3RN4_DUSB3RP4_D+

2

3 3

1

8
+3.3V_SUS

VCC
S
D+
DOE#

L05ESDL5V0NA-4_SLP2510P8-10-9
1D+
1D2D+
2DGND

1
2
3
4
5

SANTA_373070-2

DI3
EMC@

DOCK_USBP3+
DOCK_USBP3-

<34>
<34>

+USB_RIGHT_PWR

+5V_ALW
UI2

1

2

2

USBP3_D+

3

USBP3_D-

Dock

0

M/B

4

3

1

4

2

1

SW_USBP3-

1

SW_USBP3+

function

CI12
0.1U_0402_25V6

LI4 EMC@

check port mapping
1

20130730 DC23300C0B0 CIS Link OK

AZC199-02SPR7G_SOT23-3

1
2
3
4

NX3DV221GM_XQFN10U10_2X1P55

DOCKED_LIO_EN

10
11
12
13

GND
GND
GND
GND

SW_USBP3+
SW_USBP3-

2

2

10
9
8
7
6

@ CI11
10U_0603_6.3V6M

CI38
0.1U_0402_25V6

1

UI5
<35> DOCKED_LIO_EN
<11> USBP3+
<11> USBP3-

1

support APR/SPR/LIO Dock

USB3TN4_DUSB3TP4_D+

3

USB3TN4_C
0.1U_0402_10V7K

1

CONN@

VBUS
DD+
GND
SSRXSSRX+
GND
SSTXSSTX+

3

1

2

1
2
3
4
5
6
7
8
9

USBP3_DUSBP3_D+

2

CI27

1

2
CI28

USB3RN4_D-

2

USB3TP4

10 9

1

USB3TN4

<11>

1 1

CI10
0.1U_0402_25V6

<11>

USB3RN4_D-

CI8
100U_1206_6.3V6M

LI8 EMC@

EMC@

2

DI6

<35>

USB_PWR_EN2#

GND VOUT
VIN VOUT
VIN VOUT
EN
FLG

8
7
6
5

USB_OC2#

<11,12>

SY6288D10CAC_MSOP8

DLW21HN900HQ2L_4P
A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

USB3.0
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.1

LA-A971P
Sheet
1

31

of

48

4

3

2

LI6 EMC@
1

2

4

3

2

USB3RP2_D+

3

USB3RN2_D-

DI4
1 1

USB3RP2_D+

JUSB3

EMC@

USB3RN2_D-

2 2

9 8

USB3RP2_D+

USB3TN2_D-

4 4

7 7

USB3TN2_D-

USB3TP2_D+

5 5

6 6

USB3TP2_D+

<11>

USB3TP2

<11>

USB3TN2

1

1
USB3TP2_C
0.1U_0402_10V7K

2

1

4
USB3TN2_C
0.1U_0402_10V7K

CI13

1

2

4

3

2

USB3TP2_D+

3

USB3TN2_D-

2

LI5 EMC@
2

3 3
CI16

8

1
2
3
4
5
6
7
8
9

USBP1_R_DUSBP1_R_D+
1

USB3RN2_DUSB3RP2_D+

CI17

10 9

0.1U_0402_25V6K~D
CI14
100U_1206_6.3V6M

DLW21HN900HQ2L_4P

D

+USB_SIDE_PWR

USB3RN2_D-

2

USB3TN2_DUSB3TP2_D+

2

USB3RN2

3

4

2

<11>

1

USB3RP2

1

<11>

1

3

5

DI5 EMC@
AZC199-02SPR7G_SOT23-3

D

GND
GND
GND
GND

10
11
12
13

TAITW_PUBAUE-09FLBS1FF4H0

1

DLW21HN900HQ2L_4P

CONN@

VBUS
DD+
GND
StdA-SSRXStdA-SSRX+
GND-DRAIN
StdA-SSTXStdA-SSTX+

1

L05ESDL5V0NA-4_SLP2510P8-10-9

LI7 EMC@
<11>

USBP1+

<11>

USBP1-

1
4

1

2

4

3

2

USBP1_R_D+

3

USBP1_R_D-

DLW21HN900HQ2L_4P

C

C

+USB_SIDE_PWR

+5V_ALW

1
2

2

CI7
0.1U_0402_25V6

@ CI6
10U_0603_6.3V6M

1

UI1

<35>

USB_PWR_EN1#

1
2
3
4

GND VOUT
VIN VOUT
VIN VOUT
EN
FLG

8
7
6
5

USB_OC1#

<11,12>

SY6288D10CAC_MSOP8

B

B

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

USB SW
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
32

of

48

5

4

3

2

1

D

D

NFC on USH/B
C

C

B

B

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

NFC
Size

Document Number

LA-A971P

Date:

Wednesday, March 19, 2014

Sheet
1

Rev
0.1
33

of

48

5

4

3

2

1

JDOCK1

EMC@ R257 1
EMC@ R263 1

2 33_0402_5%
2 33_0402_5%

DPC_DOCK_LANE_P2
DPC_DOCK_LANE_N2

C300 2
C301 2

1 0.1U_0402_10V7K
1 0.1U_0402_10V7K

DPC_LANE_P3_C
DPC_LANE_N3_C

EMC@ R265 1
EMC@ R266 1

2 33_0402_5%
2 33_0402_5%

DPC_DOCK_LANE_P3
DPC_DOCK_LANE_N3

<26>
<26>

DPC_DOCK_HPD

2

Close to DOCK
Its for Enhance ESD on
dock issue.

+NBDOCK_DC_IN_SS

@ C310
0.033U_0402_16V7K

1

DPC_DOCK_HPD

1

<22>

RED_DOCK

BLUE_DOCK

RED_DOCK
GREEN_DOCK

GREEN_DOCK

<22>
<22>

HSYNC_DOCK
VSYNC_DOCK

<36>
<36>

CLK_MSE
DAT_MSE

R268
100K_0402_5%

2

BLUE_DOCK

<22>

DPC_DOCK_HPD

C

<22>

<21>
<21>

DAI_BCLK#
DAI_LRCK#

<21>
<21>

DAI_DI
DAI_DO#

<21>

DAI_12MHZ#

<35>
<35>

D_LAD2
D_LAD3

<35> D_LFRAME#
<35> D_CLKRUN#

<7>

CLK_PCI_DOCK

<36> DOCK_SMB_CLK
<36> DOCK_SMB_DAT
<35,40>
<36>
<35,40,47>

B

DOCK_SMB_ALERT#
<40> DOCK_PSID
DOCK_PWR_BTN#
SLICE_BAT_PRES#_R

SLICE_BAT_PRES#

145
146
147

2

3
1

1
2

2

151
152
153
154
155
156

GND2
PWR2
PWR2

Shield_G
Shield_G
Shield_G
Shield_G
Shield_G
Shield_G

Shield_G
Shield_G
Shield_G
Shield_G
Shield_G
Shield_G

DPB_LANE_P2_C
DPB_LANE_N2_C

C305 2
C307 2

1 0.1U_0402_10V7K
1 0.1U_0402_10V7K

DPB_DOCK_LANE_P3 EMC@ R258 1
DPB_DOCK_LANE_N3 EMC@ R267 1

2 33_0402_5%
2 33_0402_5%

DPB_LANE_P3_C
DPB_LANE_N3_C

C308 2
C309 2

1 0.1U_0402_10V7K
1 0.1U_0402_10V7K

DPB_DOCK_AUX
DPB_DOCK_AUX#
DPB_DOCK_HPD

ACAV_DOCK_SRC#

<47>

DAT_DDC2_DOCK
CLK_DDC2_DOCK
2
C312 2
C313
1
C314 1
C315

SATA_PRX_DKTX_P0
SATA_PRX_DKTX_N0
SATA_PTX_DKRX_P0
SATA_PTX_DKRX_N0

WD2F144WB8

<22>
<22>

1
1 0.01U_0402_16V7K
0.01U_0402_16V7K
2
2 0.01U_0402_16V7K
0.01U_0402_16V7K

<22>
<22>

DPB_LANE_P3
DPB_LANE_N3

<22>
<22>

D

SATA_PRX_DKTX_P0_C
SATA_PRX_DKTX_N0_C
SATA_PTX_DKRX_P0_C
SATA_PTX_DKRX_N0_C

DPB_DOCK_HPD

CLK_KBD
DAT_KBD

<22>

Close to DOCK
Its for Enhance ESD on dock
issue.

<6>
<6>
<6>
<6>

<31>
<31>

<31>
<31>

<36>
<36>

C

DOCK_USB3RN1
DOCK_USB3RP1

<31>
<31>

DOCK_USB3TN1
DOCK_USB3TP1

<31>
<31>

EMI solution for E-Docking USB
DPB_DOCK_HPD

BREATH_LED# <36,39>
DOCK_LOM_ACTLED_YEL#
DOCK_LOM_TRD0+
DOCK_LOM_TRD0-

<28>
<28>

DOCK_LOM_TRD1+
DOCK_LOM_TRD1-

<28>
<28>

<28>

+3.3V_ALW2
+LOM_VCT

+LOM_VCT
DOCK_LOM_TRD2+
DOCK_LOM_TRD2-

<28>
<28>

DOCK_LOM_TRD3+
DOCK_LOM_TRD3-

<28>
<28>

DOCK_DCIN_IS+
DOCK_DCIN_ISDOCK_POR_RST#

1
DOCK_DET#
100K_0402_5%

2
R272

<46>
<46>
<36>

D19

1

DOCK_DET_R#

2

DOCK_DET#

<35,47>

B

RB751S40T1G_SOD523-2
+DOCK_PWR_BAR

DAI_12MHZ#

2
1

EMC@ C319
4.7P_0402_50V8C

EMC@ C42
4.7P_0402_50V8C

EMC@ C43
4.7P_0402_50V8C

2

CLK_PCI_DOCK
EMC@
R273
10_0402_5%

20130730 SP0300017A0 CIS Link OK

DAI_BCLK#
EMC@
R6
10_0402_5%

CONN@

EMC@
R41
10_0402_5%

JAE_WD2F144WB8R500-DT

<22>
<22>

DPB_LANE_P2
DPB_LANE_N2

DOCK_USBP3+
DOCK_USBP3DOCK_USBP0+
DOCK_USBP0-

148
149
150
157
158
159
160
161
162

<22>
<22>

DPB_LANE_P1
DPB_LANE_N1

DPB_DOCK_AUX <26>
DPB_DOCK_AUX# <26>

C318
0.1U_0603_50V7K

D20 @
L30ESD24VC3-2_SOT23-3

C317
0.1U_0603_50V7K

@ C33
4.7U_0805_25V6-K

1

+DOCK_PWR_BAR

GND1
PWR1
PWR1

2 33_0402_5%
2 33_0402_5%

@ C316
1U_0402_6.3V6K

<35> D_SERIRQ
<35> D_DLDRQ1#

DPB_DOCK_LANE_P2 EMC@ R262 1
DPB_DOCK_LANE_N2 EMC@ R264 1

DPB_LANE_P0
DPB_LANE_N0

R271
100K_0402_5%

<35> D_LAD0
<35> D_LAD1

1 0.1U_0402_10V7K
1 0.1U_0402_10V7K

C311
0.033U_0402_16V7K

<22>

DPC_DOCK_AUX
DPC_DOCK_AUX#

DPC_DOCK_AUX
DPC_DOCK_AUX#

C298 2
C303 2

1

DPC_LANE_P2_C
DPC_LANE_N2_C

1 0.1U_0402_10V7K
1 0.1U_0402_10V7K

DPB_LANE_P1_C
DPB_LANE_N1_C

2

1 0.1U_0402_10V7K
1 0.1U_0402_10V7K

C294 2
C296 2

2 33_0402_5%
2 33_0402_5%

1

C304 2
C306 2

DPB_LANE_P0_C
DPB_LANE_N0_C

DPB_DOCK_LANE_P1 EMC@ R254 1
DPB_DOCK_LANE_N1 EMC@ R256 1

@

DPC_DOCK_LANE_P1
DPC_DOCK_LANE_N1

2

2 33_0402_5%
2 33_0402_5%

1

EMC@ R253 1
EMC@ R255 1

2

DPC_LANE_P1_C
DPC_LANE_N1_C

2 33_0402_5%
2 33_0402_5%

1

1 0.1U_0402_10V7K
1 0.1U_0402_10V7K

<28>

DPB_DOCK_LANE_P0 EMC@ R260 1
DPB_DOCK_LANE_N0 EMC@ R261 1

2

C297 2
C299 2

DOCK_AC_OFF
<47>
DOCK_LOM_SPD100LED_ORG#
DPB_CA_DET <22,26>

DPB_CA_DET

1

DPC_LANE_P3
DPC_LANE_N3

DPC_DOCK_LANE_P0
DPC_DOCK_LANE_N0

2

<22>
<22>

2 33_0402_5%
2 33_0402_5%

DOCK_AC_OFF

1

DPC_LANE_P2
DPC_LANE_N2

EMC@ R259 1
EMC@ R252 1

2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66
68
70
72
74
76
78
80
82
84
86
88
90
92
94
96
98
100
102
104
106
108
110
112
114
116
118
120
122
124
126
128
130
132
134
136
138
140
142
144

2

<22>
<22>

DPC_LANE_P0_C
DPC_LANE_N0_C

2
4
6
8
10
12
14
16
18
20
22
24
26
28
30
32
34
36
38
40
42
44
46
48
50
52
54
56
58
60
62
64
66
68
70
72
74
76
78
80
82
84
86
88
90
92
94
96
98
100
102
104
106
108
110
112
114
116
118
120
122
124
126
128
130
132
134
136
138
140
142
144

1

DPC_LANE_P1
DPC_LANE_N1

1 0.1U_0402_10V7K
1 0.1U_0402_10V7K

1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67
69
71
73
75
77
79
81
83
85
87
89
91
93
95
97
99
101
103
105
107
109
111
113
115
117
119
121
123
125
127
129
131
133
135
137
139
141
143

2

<22>
<22>

C302 2
C295 2

1
3
5
7
9
11
13
15
17
19
21
23
25
27
29
31
33
35
37
39
41
43
45
47
49
51
53
55
57
59
61
63
65
67
69
71
73
75
77
79
81
83
85
87
89
91
93
95
97
99
101
103
105
107
109
111
113
115
117
119
121
123
125
127
129
131
133
135
137
139
141
143

1

DPC_LANE_P0
DPC_LANE_N0

DPC_CA_DET

1

D

<22>
<22>

DOCK_LOM_SPD10LED_GRN#
<22,26> DPC_CA_DET

2

DOCK_DET_1
<28>

EMI depop location

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

E-Dock
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.1

LA-A971P
Sheet
1

34

of

48

5

4

3

2

1

+3.3V_ALW
+3.3V_ALW

+3.3V_ALW_UE1
+3.3V_ALW
PJP14

100K_0804_8P4R_5%
1

2

1

2

1

2

RE11
RE12
@ RE83

BT_RADIO_DIS#
100K_0402_5%
HW_GPS_DISABLE2#
100K_0402_5%
PROCHOT_GATE
100K_0402_5%

<34,40>

DOCK_SMB_ALERT#
@ T96 PAD~D

<31> USB_PWR_EN2#
<21> EN_I2S_NB_CODEC#
<27> USH_PWR_STATE#
<47> EN_DOCK_PWR_BAR
<30> HW_GPS_DISABLE2#
<23> PANEL_BKEN_EC
<23> LCD_TST
<40> PSID_DISABLE#
<22,28,31> DOCKED
<34,47> DOCK_DET#
<21> AUD_NB_MUTE#
<30> 3.3V_WWAN_EN
<23> LCD_VCC_TEST_EN
<30> WWAN_WAKE#
<21> AUD_HP_NB_SENSE
<32> USB_PWR_EN1#

C

<34,40,47>
EXPRESS_DET# for 15U no dock only

1

2

RE21
1

SYS_LED_MASK#
10K_0402_5%
2

RE20

<30>

LCD_TST
100K_0402_5%

<47> SLICE_BAT_ON
SLICE_BAT_PRES#
@ T97 PAD~D
@ T99 PAD~D

WLAN_WIGIG60GHZ_DIS#
<36> EC5048_TX
@ T98 PAD~D

<27>

USB_PWR_EN2#
EN_I2S_NB_CODEC#
USH_PWR_STATE#
EN_DOCK_PWR_BAR
HW_GPS_DISABLE2#
LCD_TST
PSID_DISABLE#
DOCKED
DOCK_DET#
AUD_NB_MUTE#
LCD_VCC_TEST_EN
WWAN_WAKE#
AUD_HP_NB_SENSE
USB_PWR_EN1#

SLICE_BAT_ON
SLICE_BAT_PRES#
EXPRESS_DET#
SMART_DET#

WLAN_WIGIG60GHZ_DIS#
EC5048_TX
USB_DB_DET#

BCM5882_ALERT#

VGA_ID

+3.3V_ALW
<28,39>
1
VGA_ID
100K_0402_5%
1
VGA_ID
100K_0402_5%

B

2
RE87
2
RE85

@

VGA_ID0
0

UMA

1

<30,39> WIRELESS_LED#
USB_PWR_SHR_VBUS_EN

<30>
<30>
<9>

BT_RADIO_DIS#
WWAN_RADIO_DIS#

SYS_LED_MASK#
WIRELESS_LED#

BT_RADIO_DIS#
WWAN_RADIO_DIS#

SIO_SLP_WLAN#

A33
B36
A34
B37
A35
B38
A36
A37
B40
A38
B41
A39
B42
A40
B43
A41
B44
B32
A31
B33
B15
A15
B16
A16
A1
B2
A2
B3
A3
B45
A42
B4
A59
B62
A58
B61
A56
B59
A55
B58
B47
A45
B48
A46
B49
A47
B50
A48
B13
A13
A53
B57
B14
A14
B17
B18

GPIOA0
GPIOA1
GPIOA2
GPIOA3
GPIOA4
GPIOA5
GPIOA6
GPIOA7

1
2

1

1
2

1

1

GPIOI0
GPIOI1
GPIOI2/TACH0
GPIOI3
GPIOI4
GPIOI5
GPIOI6
GPIOI7
GPIOJ0
GPIOJ1/TACH1
GPIOJ2/TACH2
GPIOJ3
GPIOJ4
GPIOJ5
GPIOJ6
GPIOJ7

GPIOB0
GPIOB1
GPOC2
GPOC3
GPOC4
GPOC5
GPOC6/TACH4
GPIOC7
GPIOD0
GPIOC1
GPIOC0
GPIOB7
GPIOB6
GPIOB5
GPIOB4
GPIOB3
GPIOB2

GPIOK0
GPIOK1/TACH3
GPIOK2
GPIOK3
GPIOK4
GPIOK5
GPIOK6
GPIOK7
GPIOL0/PWM7
GPIOL1/PWM8
GPIOL2/PWM0
GPIOL3/PWM1
GPIOL4/PWM3
GPIOL5/PWM2
GPIOL6
GPIOL7/PWM5

GPIOD1
GPIOD2
GPIOD3
GPIOD4
GPIOD5
GPIOD6
GPIOD7

GPIOM1
GPIOM3/PWM4
GPIOM4/PWM6

GPIOE0/RXD
GPIOE1/TXD
GPIOE2/RTS#
GPIOE3/DSR#
GPIOE4/CTS#
GPIOE5/DTR#
GPIOE6/RI#
GPIOE7/DCD#
GPIOF0
GPIOF1
GPIOF2
GPIOF3/TACH8
GPIOF4/TACH7
GPIOF5
GPIOF6
GPIOF7

1

RE35

RE276

LAD0
LAD1
LAD2
LAD3
LFRAME#
LRESET#
PCICLK
CLKRUN#
LDRQ1#
SER_IRQ
14.318MHZ/GPIOM0
CLK32/GPIOM2
DLAD0
DLAD1
DLAD2
DLAD3
DLFRAME#
DCLKRUN#
DLDRQ1#
DSER_IRQ

GPIOG0/TACH5
GPIOG1
GPIOG2
GPIOG3
GPIOG4
GPIOG5
GPIOG6
GPIOG7/TACH6

BC_INT#
BC_DAT
BC_CLK

GPIOH0
GPIOH1
SYSOPT1/GPIOH2
SYSOPT0/GPIOH3
GPIOH4
GPIOH5
GPIOH6
GPIOH7

A23
B63
A60
A61
B65
A62
B66
A63
B67
A64
A5
B6
A6
B7
A7
B8
A8
B9
B10
A10
B11
A11
B12
A12
B60
A57
B64
B68
A9
B1
A18
A44

RPE8

SATA2_PCIE6_L1
DOCK_AC_OFF_EC
AUX_EN_WOWL

GPIO_PSID_SELECT
DOCK_HP_DET
DOCK_MIC_DET
MASK_SATA_LED#
PCIE_WAKE#_R
LED_SATA_DIAG_OUT#
NGFF_CONFIG_0

DOCK_AC_OFF_EC
AUX_EN_WOWL

1
2
3
4

LPC_LDRQ1#
D_DLDRQ1#
D_SERIRQ
D_CLKRUN#

<12,6>

100K_0804_8P4R_5%

<47>

<30>

GPIO_PSID_SELECT

PCIE_WAKE#

<40>

MASK_SATA_LED#

NGFF_CONFIG_0

PCIE_WAKE#_R 1
@ RE275

<39>

LED_SATA_DIAG_OUT#

<39>

2
0_0402_5%

1
0_0402_5%

NGFF_CONFIG_3

A27
A26
B26
B25
A21
B22
A28
B20

LPC_LAD0
LPC_LAD1
LPC_LAD2
LPC_LAD3
LPC_LFRAME#
PCH_PLTRST#_EC
CLK_PCI_SIO
CLKRUN#

A22
B21
A32
B35

LPC_LDRQ1#
IRQ_SERIRQ

B29
B28
A25
A24
B23
A19
B24
A20

D_LAD0
D_LAD1
D_LAD2
D_LAD3
D_LFRAME#
D_CLKRUN#
D_DLDRQ1#
D_SERIRQ

A29
B31
A30

BC_INT#_ECE5048
BC_DAT_ECE5048
BC_CLK_ECE5048

A4

RUNPWROK

DIS_BAT_PROCHOT#

2
@ RE274

PCH_PCIE_WAKE#

<36,9>

Stuff RE275 and no stuff RE274 keep E5 design
Stuff RE274 and no stuff RE275 to save two GPIOs on EC(PCH_PCIE_WAKE# should be output with OD)

<30>

SLICE_BAT_ON 2
RE17

B34
B39
B51

<30>

DOCK_HP_DET <21>
DOCK_MIC_DET <21>

WLAN_LAN_DISBL#
NGFF_CONFIG_1
NGFF_CONFIG_2

8
7
6
5

NGFF_CONFIG_1
NGFF_CONFIG_2

<30>
<30>

NGFF_CONFIG_3

<30>

DIS_BAT_PROCHOT#

1
100K_0402_5%

C

<28>

<47>

LPC_LAD0 <20,36,7>
LPC_LAD1 <20,36,7>
LPC_LAD2 <20,36,7>
LPC_LAD3 <20,36,7>
LPC_LFRAME# <20,36,7>
PCH_PLTRST#_EC <20,27,30,36,9>
CLK_PCI_SIO <7>
CLKRUN# <10,36,9>
IRQ_SERIRQ

<10,12,36>

EC_32KHZ_MEC5085

<30,36>

D_LAD0 <34>
D_LAD1 <34>
D_LAD2 <34>
D_LAD3 <34>
D_LFRAME# <34>
D_CLKRUN# <34>
D_DLDRQ1# <34>
D_SERIRQ <34>

B

BC_INT#_ECE5048 <36>
BC_DAT_ECE5048 <36>
BC_CLK_ECE5048 <36>
+3.3V_ALW

PWRGD
OUT65
TEST_PIN

VSS
EP

<36,9>

B46

1
RE24
+CAP_LDO

2
10K_0402_5%

+CAP_LDO trace width 20 mils

2
RE26

LID_CL_SIO#

1
2

1
10_0402_5%

LID_CL#

<30,39>

CE8
0.047U_0402_16V4Z

CLK_PCI_SIO

2

B27
C1

@EMC@ CE9
@EMC@ RE27
33P_0402_50V8J
33_0402_5%

DB Version 0.4
ECE5048-LZY_DQFN132_11X11~D

B19

CE7
4.7U_0603_6.3V6K

CAP_LDO

RUNPWROK

B56

RE25
100K_0402_5%

Discrete

<31>

SYS_LED_MASK#

B52
A49
B53
A50
B54
A51
B55
A52

2

2
PROCHOT_GATE
LID_CL_SIO#
DOCK_SMB_ALERT#
TOUCH_SCREEN_PD#

1

NGFF_CONFIG_0
NGFF_CONFIG_1
NGFF_CONFIG_2
NGFF_CONFIG_3

LAN_DISABLE#_R

2

1
2
3
4

DOCKED_LIO_EN

<28>

1

8
7
6
5

<31>

2

RPE4

WWAN_WAKE# 2
10K_0402_5%

D

1

1
RE9

1

+3.3V_RUN

1

RE8

UE1

2

1

SLICE_BAT_PRES#
100K_0402_5%
WWAN_RADIO_DIS#
100K_0402_5%
WLAN_WIGIG60GHZ_DIS#
100K_0402_5%
2
DOCK_SMB_ALERT#
100K_0402_5%

2

2

2

PCIE_WAKE#_R
10K_0402_5%

B5
A17
B30
A43
A54

2

1

VCC1
VCC1
VCC1
VCC1
VCC1

2

1
RE10

CE6
0.1U_0402_25V6

1
RE5

CE5
0.1U_0402_25V6

D

CE4
0.1U_0402_10V7K

<31,36>

PAD-OPEN1x1m

CE3
0.1U_0402_25V6

USB_PWR_SHR_EN#

100K_0804_8P4R_5%

CE2
0.1U_0402_25V6

1 USB_PWR_SHR_VBUS_EN
2
USB_PWR_EN1#
3
USB_PWR_EN2#
4

CE1
10U_0603_6.3V6M

8
7
6
5

2

2

@

1
RPE9

EMI depop location

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

ECE5048
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.1

LA-A971P
Sheet
1

35

of

48

5

4

3

2

2

XTAL1
XTAL2

1
2

2
B13
A13
B14
A14
A15
B16
A16
B17
B15
A17
A12
B34
A2
B29
A46
B61
A57

+PECI_VREF
PECI_EC_R
REM_DIODE1_N
REM_DIODE1_P
REM_DIODE2_N
REM_DIODE2_P
REM_DIODE4_N
REM_DIODE4_P

2
43_0402_5%
2 2200P_0402_50V7K

CE26 1

2 2200P_0402_50V7K

RPE5

+3.3V_ALW2

8
7
6
5

+RTC_CELL

100K_0804_8P4R_5%

+1.05V_RUN
PECI_EC

<9>

CE27 1

+3.3V_ALW
RPE6
THERMATRIP3#
CHARGER_SMBDAT
CHARGER_SMBCLK

1
2
3
4

PCH_RSMRST#

1

8
7
6
5

2 2200P_0402_50V7K
10K_8P4R_5%

CE24, CE26, CE27 Place near UE2
THERMATRIP2#
THERMATRIP3#
THSEL_STRAP
H_PROCHOT#
1
2
RE64
4.7K_0402_5%

I_ADP

<46>

2
RE88

47K_0402_5%

H_PROCHOT#
I_BATT <46>
I_SYS <46>

<45,46,9>

ACES_50277-0040N-001

GND2
GND1
4
3
2
1
JFAN1

DP1/DN1

CPU

DP2/DN2

DIMM

6
5
4
3
2
1

FAN1_PWM
FAN1_TACH
+5V_RUN

CONN@

DN2a/DP2a

WiGig

DP3/DN3

VGA

DP4/DN4

V.R

2

20130730 same as Goliad

@

1

1
2

1

2
1

C

E

2

2
B
QE3
MMBT3904WT1G_SC70-3~D
REM_DIODE1_N

THERMATRIP2#
+1.05V_RUN
1

3

1
RE70

DP2/DN2 for SODIMM on QE5, place QE5 close
to SODIMM and CE37 close to QE5

E

1

2

1

1
2

E

2
B
QE5
MMBT3904WT1G_SC70-3~D
REM_DIODE2_N

1
THSEL_STRAP
RE78

1

1

VSET_5085

2

2
B
E QE6
MMBT3904WT1G_SC70-3~D

2

1

2
1

C

3

1
2

H_THERMTRIP#

C

3

3

1

2

QE7

<12>

REM_DIODE4_P

2

1
2

MMBT3904WT1G_SC70-3~D

DP4/DN4 for Skin on QE6, place QE6 close to Vcore VR choke.

FWP#

1

BOARD_ID

2

X00
X01
X02
A00

C

2
B

DN2a/DP2a for WiGig on QE7, place QE7 close
to WiGig/WLAN and CE46 close to QE7

RE77
1.58K_0402_1%

4700p
4700p
4700p
4700p

2
2.2K_0402_5%

3

3

1
2
6
1

+3.3V_ALW

Place under CPU
Place CE35 close to the QE3 as possible
REM_DIODE1_P

5

B

reserve for DC fan

CE38
0.1U_0402_25V6

240K
130K
33K
1K

REV

@ RE82
10K_0402_5%

LPC_LAD0
LPC_LAD1
LPC_LAD2
LPC_LAD3
LPC_LFRAME#
PCH_PLTRST#_EC

1
2
3
4

BC_DAT_ECE1117
POA_WAKE#
VCI_IN2#

VSET_5085

@CE39
100P_0402_50V8J

*

CE40

1

1

1

1

1
2

2

2

2

8
7
6
5
1
2
3
4

C

2
1K_0402_5%

RE57

Close to UE2 at least 250mils
1
RE60
CE24 1

RUNPWROK

4

2
1
2

1
2

1
2

1
2

+3.3V_ALW
1

ACAV_IN
<46,47>
ALWON <41>

QE4
MMBT3904WT1G_SC70-3

1

2.2K_0804_8P4R_5%

CHARGER_SMBDAT
<46>
CHARGER_SMBCLK
<46>
SIO_SLP_SUS# <9>
PBAT_PRES# <40,46,47>
USH_SMBDAT
<27>
USH_SMBCLK
<27>

USH_SMBDAT
USH_SMBCLK

ACAV_IN
ALWON
POWER_SW_IN#
DOCK_PWR_SW#
VCI_IN2#
POA_WAKE#

8
7
6
5

CE36
0.1U_0402_25V6

2

+3.3V_RUN
1
2
3
4

RE69
8.2K_0402_5%

2

2

+3.3V_ALW

RPE3

A59

B51
A48

<37,41>

DOCK_SMB_CLK
DOCK_SMB_DAT
GPU_SMBDAT
GPU_SMBCLK

DOCK_SMB_DAT <34>
DOCK_SMB_CLK <34>
A_ON <28,38>
SIO_EXT_WAKE# <12>
SYS_PWROK <9>
ENVDD_PCH
<10,23>

GPU_SMBDAT
GPU_SMBCLK
CHARGER_SMBDAT
CHARGER_SMBCLK

B62
A64
A60
B67
A63
B63
B68

<36,38>

ALW_PWRGD_3V_5V

0_0402_5%

AC_PRESENT <9>
SIO_PWRBTN# <9>

1

1
2
1
1

1

DOCK_SMB_DAT
DOCK_SMB_CLK
A_ON

@ CE37
100P_0402_50V8J

RE79

CE40
4700P_0402_25V7K

G1
G2

AC_PRESENT
SIO_PWRBTN#

A3
B4
A4
B5
B7
A7
B48
B49
A47
B50
B52
A49
B53
A50

@ CE46
100P_0402_50V8J

<35>

+3.3V_ALW
RE81
10K_0402_5%

EC5048_TX
Pin8 5075_TXD for EC Debug
pin9 5048_TXD for SBIOS
debug

+3.3V_RUN
1
2
3
4
5
6
7
8
9
10

A54
B58

<30,35>
<9>

RUN_ON

0_0402_5%

PM_APWROK <9>
RESET_OUT# <15,9>
PCH_PCIE_WAKE#
<35,9>

@ CE35
100P_0402_50V8J

+3.3V_ALW
RE79
130K_0402_5%

11
12

1
2
3
4
5
6
7
8
9
10

2

5085 Channel Location

QE2B
DMN66D0LDW-7_SOT363-6

RE74
10K_0402_5%

RE73
10K_0402_5%

MSCLK
MSDATA
HOST_DEBUG_TX

ACES_50521-01041-P01

CONN@
JLPDE1

2

REM_DIODE2_P

@ RE75
100K_0402_5%

RE72
10K_0402_5%

RPE7
10K_8P4R_5%
JTAG_TDI
JTAG_TMS
JTAG_CLK
JTAG_TDO

QE2A
DMN66D0LDW-7_SOT363-6

2

RUN_ON

+3.3V_ALW

11
12

GND1
GND2

RUN_ON_EC
PM_APWROK
RESET_OUT#
PCH_PCIE_WAKE#

RE67
10K_0402_5%

RE68
100K_0402_5%

<36,38>

RE71
49.9_0402_1%

1
2
3
4
5
6
7
8
9
10

SIO_SLP_A# <9>
EC_32KHZ_MEC5085
ME_SUS_PWR_ACK

Thermal diode mapping

+3.3V_ALW

EMI depop location

+3.3V_ALW

1
2
3
4
5
6
7
8
9
10

1

1
ALW_PWRGD_3V_5V_EC
@RE283
@
RE283
for no-dock : B2 use Free

RUN_ON_EC

BREATH_LED# <34,39>
BAT1_LED# <39>
BAT2_LED# <39>

BAT1_LED#
BAT2_LED#
ALW_PWRGD_3V_5V_EC

<38,42>

0_0402_5%

@ RE279
B57
B1
A55
A1
B28
B2
A8
B9
A9
B39
A44

SUS_ON

0_0402_5%

Setting for Thermal Design

RUN_ON#

JDEG1

<37>

+3.3V_RUN

Place close pin A29

CONN@

0_0402_5%

CLK_PCI_MEC

@EMC@ CE34
4.7P_0402_50V8C

MEC_XTAL2
CE29
22P_0402_50V8J

2

2

YE1
32.768KHZ_12.5PF_Q13FC135000040

2

DE1
RB751S40T1G_SOD523-2

@EMC@ RE66
10_0402_5%

1

CE28
22P_0402_50V8J

@ RE65
100_0402_1%

JTAG1 CONN@
@SHORT PADS~D

CE30
1U_0402_6.3V6K

MEC_XTAL1

2

1

CE32
10U_0603_6.3V6M

RE63
100K_0402_5%

32 KHz Clock

SIO_SLP_S3#
@ RE280

PCH_RSMRST#

ESR <2ohms

JTAG_RST#

2

1
@ RE281

MEC5085-LZY_DQFN132_11X11

CE31
4.7U_0603_6.3V6K

+3.3V_ALW

1
@ RE282

SUS_ON_EC

1

B66

15mil

B

1
VREF_PECI
PECI_DAT
DN1_DP1A/THERM
DP1_DN1A/VREF_T
DN2_DP2A
DP2_DN2A
DN3_DP3A
DP3_DN3A
DN4_DP4A
DP4_DN4A
VIN
VSET
VCP
THERMTRIP2#
GPIO002/THERMTRIP3#
GPIO024/THSEL_STRAP
PROCHOT_IN#/PROCHOT_IO#
V_ISYS0
V_ISYS1

SIO_SLP_S4#

1

A61
A62

GPIO011/nSMI
GPIO061/LPCPD#
SER_IRQ
LRESET#
PCI_CLK
LFRAME#
LAD0
LAD1
LAD2
LAD3
CLKRUN#
GPIO100/NEC_SCI

AGND

MEC_XTAL1
1
MEC_XTAL2_R
0_0402_5%

BGP0
VCI_OVRD_IN
VCI_OUT
VCI_IN0#
VCI_IN1#
VCI_IN2#
VCI_IN3#

ME_FWP_EC <6>
RUNPWROK <35,9>
EN_INVPWR
<23>
SIO_SLP_S4# <9>
SIO_SLP_LAN#
<28,9>
USB_PWR_SHR_EN#
<31,35>
PCH_ALW_ON <38>
SIO_SLP_S3# <9>
PCH_DPWROK <9>

PCH_ALW_ON
SIO_SLP_S3#
PCH_DPWROK
MSDATA
MSCLK
PCH_RSMRST#
FWP#

2

A6
A27
A28
B30
A29
B31
A30
B32
A31
B33
A32
A33

SYSPWR_PRES

LAN_WAKE#
HOST_DEBUG_TX
ME_FWP_EC
RUNPWROK
EN_INVPWR

1

SIO_EXT_SMI#
SIO_RCIN#
IRQ_SERIRQ
PCH_PLTRST#_EC
CLK_PCI_MEC
LPC_LFRAME#
LPC_LAD0
LPC_LAD1
LPC_LAD2
LPC_LAD3
CLKRUN#
SIO_EXT_SCI#

GPIO123/BCM_A_CLK
GPIO122/BCM_A_DAT
GPIO121/BCM_A_INT#
GPIO032/BCM_E_CLK
GPIO031/GPTP-OUT2/BCM_E_DAT
GPIO030/GPTP-IN2/BCM_E_INT#/GANG_DATA7
GPIO047/LSBCM_D_CLK
GPIO046/LSBCM_D_DAT/GANG_STROBE
GPIO045/LSBCM_D_INT#

<40,47>

mCARD_PCIE#_SATA
<6,7>
LAN_WAKE#
<12,28>

CE25
0.1U_0402_25V6

MEC_XTAL2 2
@ RE61

SIO_SLP_S5#
BEEP
BC_CLK_ECE1117
BC_DAT_ECE1117
BC_INT#_ECE1117

A43
B45
A42
B20
A18
B19
A20
B21
A19

BC_CLK_ECE5048
BC_DAT_ECE5048
BC_INT#_ECE5048

GPIO003/I2C1A_DATA
GPIO004/I2C1A_CLK
GPIO005/I2C1B_DATA/BCM_B_DAT
GPIO006/I2C1B_CLK/BCM_B_CLK
GPIO012/I2C1H_DATA/I2C2D_DATA
GPIO013/I2C1H_CLK/I2C2D_CLK/GANG_DATA3
GPIO130/I2C2A_DATA/BCM_C_DAT
GPIO131/I2C2A_CLK/BCM_C_CLK
GPIO132/I2C1G_DATA
GPIO140/I2C1G_CLK
GPIO141/I2C1F_DATA/I2C2B_DATA
GPIO142/I2C1F_CLK/I2C2B_CLK
GPIO143/I2C1E_DATA
GPIO144/I2C1E_CLK

AC_DIS

BOARD_ID

RE58
100K_0402_5%

<12> SIO_EXT_SMI#
<10,12> SIO_RCIN#
<10,12,35> IRQ_SERIRQ
<20,27,30,35,9>
PCH_PLTRST#_EC
<7> CLK_PCI_MEC
<20,35,7> LPC_LFRAME#
<20,35,7> LPC_LAD0
<20,35,7> LPC_LAD1
<20,35,7> LPC_LAD2
<20,35,7> LPC_LAD3
<10,35,9> CLKRUN#
<12> SIO_EXT_SCI#

<34>

2

C

DOCK_PWR_BTN#

10K_0402_5%

1

BIA_PWM_EC
FAN1_PWM

<35> BC_CLK_ECE5048
<35> BC_DAT_ECE5048
<35> BC_INT#_ECE5048
<46,47> ACAV_IN_NB
<9> SIO_SLP_S5#
<21> BEEP
<37> BC_CLK_ECE1117
<37> BC_DAT_ECE1117
<37> BC_INT#_ECE1117

2

2

for no-dock : A43 use BC_CLK_ECE1099
for no-dock : B45 use BC_DAT_ECE1099
for no-dock : A42 use BC_INT#_ECE1099

SUS_ON_EC

GPIO151/GPTP-IN4/GANG_DATA2
GPIO152/GPTP-OUT4

GPIO050/FAN_TACH1/GTACH0/GANG_START
GPIO051/FAN_TACH2/GANG _MODE
GPIO052/FAN_TACH3/GTACH1/GANG_ERROR
GPIO053/PWM0
GPIO054/PWM1/GPWM1
GPIO055/PWM2
GPIO056/PWM3/GPWM0

A10
B10
B8
B27
B44
B46
B26
A25
B36
B37
B38
A34
A35
A36
A40
B43
A45
B65

1

<40> PS_ID
<9> SUSACK#
BIA_PWM_EC

<23>

2

1
2
B22
A21
B23
B24
A23
B25
A24

H_VSS

FAN1_TACH

VSS_RO

trace width 20 mils
trace width 20 mils

100K_0804_8P4R_5%

DOCK_POR_RST#

VR_CAP

<34>

B18

1

1

1

1

1

2

2

2

2

for no-dock : A21 use LID_CL_SIO#

GPIO145/I2C1K_DATA/JTAG_TDI
GPIO146/I2C1K_CLK/JTAG_TDO
GPIO147/I2C1J_DATA/I2C2C_DATA/JTAG_CLK
GPIO150/I2C1J_CLK/I2C2C_CLK/JTAG_TMS
JTAG_RST#

VSS_ADC

RUN_ON
SUS_ON
A_ON
PCH_ALW_ON

GPIO156/LED1/GANG_DATA1
GPIO157/LED0
GPIO153/LED2/GANG_DATA4
GPIO027/GPTP-OUT1
GPIO026/GPTP-IN1
GPIO001/ECSPI_CS1/32KHZ_OUT
GPIO015/GPTP-OUT7
GPIO016/GPTP-IN8
GPIO017/GPTP-OUT8
GPIO107/NRESET_OUT
GPIO125/GPTP-IN5/PECI_REQUEST#/GANG_BUSY

B54

A51
B55
B56
A53
B47

GPIO007/I2C1D_DATA/PS2_CLK0B/I2C3A_DATA
GPIO010/I2C1D_CLK/PS2_DAT0B/I2C3A_CLK/GANG_DATA0
GPIO110/PS2_CLK2/GPTP-IN6
GPIO111/PS2_DAT2/GPTP-OUT6
GPIO112/PS2_CLK1A
GPIO113/PS2_DAT1A
GPIO114/PS2_CLK0A
GPIO115/PS2_DAT0A
GPIO154/I2C1C_DATA/PS2_CLK1B/GANG_DATA5
GPIO155/I2C1C_CLK/PS2_DAT1B/GANG_DATA6

VSS

JTAG_TDI
JTAG_TDO
JTAG_CLK
JTAG_TMS
JTAG_RST#

VTR
VTR
VTR
VTR
VTR
VTR

+VR_CAP B12

A5
B6
A37
B40
A38
B41
A39
B42
B59
A56

VTR_ADC

B60

1
2
3
4

H_VTR

B11

SML1_SMBDATA
SML1_SMBCLK
CLK_TP_SIO
DAT_TP_SIO
CLK_KBD
DAT_KBD
CLK_MSE
DAT_MSE
PBAT_SMBDAT
PBAT_SMBCLK

RPE10
8
7
6
5

GPIO021/RC_ID1
GPIO020/RC_ID2
GPIO014/GPTP-IN7/RC_ID3
GPIO025/UART_CLK
GPIO120/UART_TX/V2P_COUT_HI1
GPIO124/GPTP-OUT5/UART_RX/V2P_COUT_LO1
VCC_PWRGD
GPIO060/KBRST/BCM_B_INT#
GPIO101/ECGP_SCLK
GPIO103/ECGP_MISO
GPIO105/ECGP_MOSI
GPIO102/BCM_C_INT#
GPIO104/SLP_S0#
GPIO106
GPIO116/MSDATA/V2P_COUT_LO/TAP_SEL_STRAP
GPIO117/MSCLK/V2P_COUT_HI
GPIO127/A20M
nFWP

C1

1
2
1
2
2

RE277

VBAT

C

RE86
1

B3
A11
A26
B35
A41
A52

MSDATA
10K_0402_5%
DOCK_POR_RST#
100K_0402_5%

@ CE44
1
2
1U_0402_6.3V6K

1
RE42

DOCK_PWR_SW#

<39,9>

E

2

2

1

4.7K_8P4R_5%

1

A58

2

1
2

CLK_KBD
DAT_KBD
CLK_MSE
DAT_MSE

POWER_SW#_MB

CE45
1U_0402_6.3V6K

8
7
6
5

CE12
1U_0402_6.3V6K

RPE2
1
2
3
4

A22

<7> SML1_SMBDATA
<7> SML1_SMBCLK
<37> CLK_TP_SIO
<37> DAT_TP_SIO
for no-dock : A38 use LCD_TST
<34> CLK_KBD
for no-dock : B41 use Free
<34> DAT_KBD
for no-dock : A39 use SLP_ME_CSW_DEV#
<34> CLK_MSE
for no-dock :B42 use Free
<34> DAT_MSE
<40> PBAT_SMBDAT
<40> PBAT_SMBCLK

+5V_RUN

10K_0402_5%

D

CE19
0.1U_0402_25V6

RE56

2

UE2
B64

2
PAD-OPEN1x1m

CE23
0.1U_0402_25V6

2

RE55

2

@ PJP15

1

EN_INVPWR
100K_0402_5%
RESET_OUT#
10K_0402_5%

CE18
0.1U_0402_25V6

1

FAN1_PWM
10K_0402_5%
FAN1_TACH
10K_0402_5%

CE22
0.1U_0402_25V6

2

CE17
0.1U_0402_25V6

2

1

1

+3.3V_ALW_UE2

@CE16
0.1U_0402_25V6

2

1
RE51

CE21
10U_0603_6.3V6M

1

+3.3V_ALW

@ CE10
1
2
1U_0402_6.3V6K

1
RE33

POWER_SW_IN#

CE15
1U_0402_6.3V6K

+3.3V_RUN

2

CE20
0.1U_0402_25V6

D

1

CE14
1U_0402_6.3V6K

CE13
0.1U_0402_25V6

+3.3V_ALW_UE2

RE48

1
2

+3.3V_ALW_UE2

2

1
2

BC_DAT_ECE5048
100K_0402_5%
PBAT_SMBDAT
2.2K_0402_5%
PBAT_SMBCLK
2.2K_0402_5%

B

2

RE62
100K_0402_5%

2

1
RE43

+RTC_CELL
+RTC_CELL
RE31
100K_0402_5%

2

1
RE37

+RTC_CELL_VBAT

CE11
0.1U_0402_25V6

1
RE36

0_0402_5%

1

1
@ RE32

A

1

+RTC_CELL

EP

+3.3V_ALW

2
1K_0402_5%

A

Channel 1
Thermal Monitoring Interface Strap Option
HIGH
Thermistor Readings
LOW
Diode Readings

REM_DIODE4_N

Rest=1.58K , Tp=96 degree

BOARD_ID rise time is measured from 5%~68%.
CLK_PCI_LPDEBUG

DELL CONFIDENTIAL/PROPRIETARY

<20,7>

HB_A531015-SCHR21

Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

MEC5085
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.1

LA-A971P
1

Sheet

36

of

48

5

4

3

2

1

D

D

Touch Pad
+3.3V_RUN

Keyboard

+3.3V_TP
+3.3V_TP
@ PJP16

2

CONCR_205160FW010

2

2

DAT_TP_SIO
CLK_TP_SIO

17
18

C

GND1
GND2
JKBTP1

1

1
2

+3.3V_TP

2

BC_CLK_ECE1117

+3.3V_TP +3.3V_ALW +5V_RUN

1

<36>

@EMC@ CZ31
10P_0402_50V8J

@EMC@ CZ30
10P_0402_50V8J

1

CLK_TP_SIO

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16

2

1
2

2

DAT_TP_SIO

1

CLK_TP_SIO

+5V_RUN
+3.3V_ALW
<36> BC_INT#_ECE1117
<36> BC_DAT_ECE1117

1
2
3
4
5
6
7
8
9
10
11
12
13
14
15
16

@ CZ29
0.1U_0402_25V6

<36>

KB_DET#

@ CZ28
0.1U_0402_25V6

DAT_TP_SIO

<11,12>

@ CZ27
0.1U_0402_25V6

<36>

RZ19
4.7K_0402_5%

PAD-OPEN1x1m

RZ18
4.7K_0402_5%

1

1

Place close to JKBTP1

C

CONN@

20130730 same as Goliad

EMI depop location

RSMRST circuit
@IO FFC
Part Number

2

@ CZ35
0.01U_0402_16V7K

2

RESET#

3

@eDP TS Cable

0.1U_0402_25V6

Part Number
DC02C004S00

5
<36>

1

PCH_RSMRST#

2

RSMRST#

B

O
A

GND
3

1

B

VCC

DA30000GZ00
@ CZ34
1
2

P

1

+3.3V_ALW

4

PCH_RSMRST#_Q

G

1
+5V_ALW_U41

2

@ UZ5

@ RZ22
10K_0402_5%

2

+3.3V_ALW

@ RZ21
33_0402_5%

1

+5V_ALW

<9>

Part Number

Description

NBX0001CW00

FFC 8P G P0.5 PAD0.3 50MM MB-MEDIA/B 0VN

@KBTP FFC
Description
H-CONN SET 0VN MB-LCD-LED-CAM-TS

@eDP Cable

Part Number

Description

NBX0001CZ00

FFC 15P G P.5 PAD.3 85MM MB-NFC MODU 0VN

@NFC Board FFC
B

Part Number
UZ6
TC7SH08FU_SSOP5~D

@MEDIA Board FFC
Description
FPC 0VN LF-9591P REV0 M/B-IO/B

DC02C004T00

Description
H-CONN SET 0VN MB-LCD-LED-CAM

Part Number

Description

NBX0001CZ00

FFC 15P G P.5 PAD.3 85MM MB-NFC MODU 0VN

RT9818A-44GU3_SC70-3
@SATA Cable
Part Number
<36,41>

ALW_PWRGD_3V_5V

1

2
0_0402_5%

@ RZ51

DC02C004K00

@USH Board FFC
Description
H-CONN SET 0VN MB-HDD

@DC-IN Cable
Part Number
DC30100MF00

DC30100MF00

Description

NBX0001CY00

FFC 20P G P0.5 PAD=0.3 75MM MB-USH/B 0VN

@FP FFC
Description
CONN SET 0VN DCJACK-MB 2DW1003-038110F

@RTC BATT
Part Number

Part Number

Part Number

Description

NBX0001D100

FFC 6P G P0.5 PAD=0.3 75MM USH/B-FP 0VN

@ Speak
Description
CONN SET 0VN DCJACK-MB 2DW1003-038110F

Part Number

Description

PK230003Q0L SPK PACK ZJX 2.0W 4 OHM FG

@ FAN
Part Number

Description

DC28A000800 FAN SET DAQ20 DC5V AB7405HB-HB3 ADDA

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

Keyboard
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
37

of

48

4

2
2

2

1
2
UZ7
1
2

+1.05V_M

3

RUN_ON

4

+5V_ALW
<36>

VIN1
VIN1

VOUT1
VOUT1

ON1

CT1

VBIAS

5

PCH_ALW_ON

6
7

+3.3V_ALW

14
13

CT2

VIN2
VIN2

VOUT2
VOUT2

+1.05V_MODPHY

RUN_ON
NVPRO@

1
RZ41

2
0_0402_5%

2

<28,36>

1

A_ON

VPRO@ RZ42

PAD-OPEN1x1m

For Vpro +1.05V PWR configs

9
8

EN_+V1.05SP

2
470P_0402_50V7K

D

1
2
CZ60
470P_0402_50V7K
@ PJP29
1
2

+3.3V_ALW_PCH_UZ7

15

<43>

0_0402_5%

+3.3V_SUS/+3.3V_HDD source

+3.3V_ALW_PCH

@

TPS22966DPUR_SON14_2X3

2

1
0.1U_0402_10V7K

1
CZ62

10

@ PJP36
1

2
@ CZ39

11

GND

ON2

+1.05V_RUN_UZ7

12

GPAD
+1.05V_RUN

VPRO@
RZ53
0_0603_5%

0.01_1206_1%

<36>

PAD-OPEN1x1m

+3.3V_SUS

1

if support MODPHY off keep DSC solution
MODPHY timing spec 0.7V/us and <65us

C

1
RZ52

1

1

G
3

1
2
3
4

1
2
6
1

1

NVPRO@

+1.05V_RUN

CZ56
0.1U_0402_10V7K

2

4

CZ25
220P_0402_50V7K

MPHYP_PWR_EN

QZ10A
DMN66D0LDW-7_SOT363-6

<12>

5

+1.05V_RUN

For No-Vpro HW configs

1.05V_MODPHY_EN
QZ10B
DMN66D0LDW-7_SOT363-6

MPHYP_PWR_EN#

+1.05V_RUN/+3.3V_ALW_PCH source

+1.05V_M
Max Rating: 2495 mA

+1.05V_M
CZ38
10U_0603_6.3V6M

RZ16
100K_0402_5%

D

6
5
2
1

RZ5
100K_0402_5%

+3.3V_ALW2

+1.05V_MODPHY

QZ6
SI3456DDV-T1-GE3_TSOP6

1

2

+1.05V_M
+5V_ALW

2

D

+1.05V_MODPHY

3

S

5

PJP19
PAD-OPEN1x1m
@

+3.3V_ALW

+3.3V_RUN

<36,42>

3

SUS_ON

4

1

+5V_ALW

5
6
7

+3.3V_RUN

ON1
VBIAS

VOUT1
VOUT1
CT1

ON2

CT2

VIN2
VIN2

VOUT2
VOUT2

12

1
CZ41

2
470P_0402_50V7K

1
CZ42

2
470P_0402_50V7K
@ PJP20
1
2

10
9
8

0.1U_0402_10V7K

+3.3V_HDD_UZ8

PAD-OPEN1x1m
@

2

2

RN7
10K_0402_5%

+5V_RUN

+3.3V_RUN/+5V_RUN source

B

1

B

+3.3V_HDD

CZ43
0.1U_0402_10V7K

TPS22966DPUR_SON14_2X3

1

2

15

GPAD

3.3V_HDD_EN

+3.3V_SUS_UZ8 1
@ CZ40

11

GND

2

<12> 3.3V_HDD_EN
@ RN6
10K_0402_5%

VIN1
VIN1

C

14
13

1

1
2

2

UZ8

PJP21
PAD-OPEN1x3m
@
UZ9

3
4
5

RUN_ON
+3.3V_ALW

6
7

VIN1
VIN1

VOUT1
VOUT1

ON1

CT1

VBIAS

GND

ON2

CT2

VIN2
VIN2

VOUT2
VOUT2

1
+5V_RUN_UZ9
@ CZ44

12

1
CZ45

2
2
470P_0402_50V7K

1
CZ46

2
1000P_0402_50V7K
@ PJP22
1
2
+3.3V_RUN

0.1U_0402_10V7K

11
10
9
8

+3.3V_RUN_UZ9

15

TPS22966DPUR_SON14_2X3

CZ47
0.1U_0402_10V7K

GPAD

14
13

1

1
2

2

+5V_ALW

PAD-OPEN1x3m

2

@

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

Power control
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
Sheet
1

Rev
0.1
38

of

48

5

4

3

HDD LED solution for White LED

2

1

Battery LED

2

QZ3B
DMN66D0LDW-7_SOT363-6
<6>

4

SATA_ACT#

PANEL_HDD_LED#

1

+5V_ALW

<23>

QZ5B
DMN66D0LDW-7_SOT363-6

QZ3A
DMN66D0LDW-7_SOT363-6

DZ3

3

PANEL_HDD_LED#

3

RZ24
10K_0402_5%

1

+3.3V_ALW

2

1

6

<36>

2

4

BAT2_LED#

5
2

5

QZ4

MASK_SATA_LED#
DZ4

<35>

1

LED_SATA_DIAG_OUT#

1

BAT2_LED#_Q

2

BATT_WHITE#

1

BATT_YELLOW#

3

390_0402_5%

2
W

MASK_BASE_LEDS#

4

D

Y

DDTA114EUA-7-F_SOT323-3

1

<35>

3

RZ25

RB751S40T1G_SOD523-2

D

+5V_ALW

LED7

LTW-295DSKS-5A_YEL-WHITE

2
1
RZ27

SYS_LED_MASK#

RB751S40T1G_SOD523-2

2
680_0402_5%

1
RZ43

+5V_ALW

2
1K_0402_5%

BATT_WHITE_LED#

<23>

QZ5A
DMN66D0LDW-7_SOT363-6
BAT1_LED#

1

6

BAT1_LED#_Q 1
RZ28

2
330_0402_5%

BATT_YELLOW_LED#

<23>

QZ14A
DMN66D0LDW-7_SOT363-6
1
6 SATA_LED# 2

QZ14B
DMN66D0LDW-7_SOT363-6

4

2

3

<36>

MASK_BASE_LEDS#

3
2

1
RZ44

5

QZ12

2
390_0402_5%

1

DDTA114EUA-7-F_SOT323-3

LED6

1
RZ36

MASK_BASE_LEDS#

2
SATA_LED 2
270_0402_5%

1
LTW-193ZDS5_WHITE

WLAN LED solution for White LED
Breath LED

+5V_ALW

3

+5V_ALW

<34,36>

QZ7A
DMN66D0LDW-7_SOT363-6

1

6

QZ7B
DMN66D0LDW-7_SOT363-6
4
3 BREATH_LED#_Q

LED3
LTW-193ZDS5_WHITE
1
2BREATH_WHITE_LED

1
RZ32

C

2
270_0402_5%

Place LED3 close to SW3

2

2

WIRELESS_LED#

BREATH_LED#

5

2
<30,35>

RZ31
100K_0402_5%

1

+3.3V_ALW

C

1

QZ9

MASK_BASE_LEDS#

MASK_BASE_LEDS#

DDTA114EUA-7-F_SOT323-3

1
LED5

1

2 WLAN_LED
390_0402_5%

RZ33

2

RZ34

2
BREATH_WHITE_LED#
680_0402_5%

BREATH_WHITE_LED#

<23>

1
LTW-193ZDS5_WHITE

+3.3V_ALW

2

LID_CL#

A

0.1U_0402_25V6

O
3

<30,35>

B

P

1

SYS_LED_MASK#

G

5

@ CZ48
1
2

<28,35>

4MASK_BASE_LEDS#

UZ10
TC7SH08FU_SSOP5~D

B

B

POWER & INSTANT ON SWITCH
<36,9>

2

POWER_SW#_MB

SW2

1

4

3

SKRBAAE010_4P

LED Circuit Control Table
SYS_LED_MASK#

Fiducial Mark
@ FD1
1
FIDUCIAL MARK~D
@ FD2
1

Mask All LEDs (Sniffer Function)
Mask Base MB LEDs (Lid Closed)
Do not Mask LEDs (Lid Opened)
@ H1 @ H2 @ H3 @ H4 @ H5 @ H6
H_2P3 H_2P5 H_2P5 H_2P8 H_2P8 H_2P8

A

LID_CL#

0
1
1

X
0
1

@ H13 @ H14 @ H15 @ H16
H_3P4 H_3P4 H_3P4 H_3P4

@ H19
H_2P1

@ H20
@ H21
H_3P0N H_3P0N

A

1

1

1

1

1

1

1

1

1

1

1

1

@ FD3
1

1

FIDUCIAL MARK~D

@ ST2 @ ST3
H_3P3 H_3P3

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.

1

@ ST1
CLIP_C5P1

1

@ H17
H_2P8

1

@ H18
H_2P8

1

1

1

1

1

1

1

@ H7 @ H8 @ H9 @ H10 @ H11 @ H12
H_2P5 H_2P8 H_2P8 H_2P8 H_2P8 H_2P8

@ FD4
1
FIDUCIAL MARK~D

1

FIDUCIAL MARK~D

PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

Title

PAD, LED
Size

Document Number

Date:

Wednesday, March 19, 2014

LA-A971P
1

Sheet

Rev
0.1
39

of

48

5

4

3

2

1

+COINCELL

1

COIN RTC Battery
PR1
1K_0402_5%
+Z4012 2

+3.3V_RTC_LDO

@ JRTC1
1
2 1 G
2 G

+COINCELL

EMC@PL1

3

PD3

+3.3V_ALW

FBMJ4516HS720NT_2P~D
1
2

2

BAS40CW SOT-323

1

PC1
1U_0603_10V4Z

1

EMC@PL2
FBMJ4516HS720NT_2P~D
1
2

PBATT+_C

2

+PBATT

LLTOP_ALLTOP C144LS-109A9-L 9P BATT P2
1
1 2
2 3
PBAT_SMBCLK_C
3 4
PBAT_SMBDAT_C
4 5
PBAT_PRES#_C
5 6
6 7
7 8
8 9
9 10
GND 11
GND

2

PR2
PRP2

8
7
6
5

1
2
3
4

PBAT_SMBCLK
PBAT_SMBDAT

100K_0402_5%

<37>
<37>
PBAT_PRES#

<36,48>

PQ1
ME2301D-G 1P SOT-23-3

100_0804_8P4R_5%
PD4

2

1

3

3

1

1

PC3
2200P_0402_50V7K~D
2
1

D

+RTC_CELL

1

PD2 EMC@
TVNST52302AB0_SOT523-3

2

3

2

PD1 EMC@
TVNST52302AB0_SOT523-3

Primary Battery Connector

3
4

TYCO_2-1775293-2~D

1

1

3

D

DOCK_SMB_ALERT#

<34,36,48>

SDMK0340L-7-F_SOD323-2~D

2
2

@ PBATT1

GND

<34,36,48>

1

SLICE_BAT_PRES#

2
1

PR6
0_0402_5%

PC4

2

C

C

1500P_0402_50V7K

PD5

+3.3V_ALW
PR7
1
0_0402_5%

EMC@ PL3
BLM15AG102SN1D_2P
2
1

S

2
G

<34>

2

2.2K_0402_5%

NO

IN

GND

V+

6
5

GPIO_PSID_SELECT

<35>

+5V_ALW

3

NB_PSID_TS5A63157

PQ2
FDV301N-G_SOT23-3

NC

COM

4

PS_ID

<36>

TS5A63157DCKR_SC70-6~D

+5V_ALW

C
PQ3
MMST3904-7-F_SOT323~D

3

2

PR12

@ PR13

15K_0402_1%

1
1

PC22

B

PR11
10K_0402_1%

E

2

1

2
B

1

1

1

PD5 @EMC@
AZC199-02SPR7G_SOT23-3

B

PC22

1

DOCK_PSID

PR8
PR9
33_0402_5%
1
2

100K_0402_1%

2

3

PR10

2

3

D

1
2

NB_PSID

PU1

2

EMC12U@

1

@

AZC199-02SPR7G_SOT23-3

2

PSID_DISABLE#

<35>

10K_0402_5%

DC_IN+ Source
10U_0805_25V6K

10U_0805_25V6K
EMC15U@

ACES_50299-0050N-001

PJP1

1

AC_DIS

SOFT_START_GC

<47>

1
2

2

10K_0402_5%

PC10
10U_0805_25V6K

4

1
2 PR14

1M_0402_5%

<36,47>

PR18

PQ6A
DCX124EK-7-F PNP/NPN_SC74-6~D

5

PR17

1
1

4

1

1

5

2

+DCIN_JACK

6

-DCIN_JACK

2

5
4
3
2
1

PR16
2
1
4.7K_0805_5%

A

5
4
3
2
1

7
6

@

GND
GND

@EMC@ PC11
0.1U_0603_25V7K

EMC@ PC9
1000P_0603_50V7K
2
1

2
@ PJPDC1

+DC_IN_SS

PQ4
FDMC6679AZ_MLP8-5

1
2
3
PC5
0.022U_0805_50V7K
1
2

3
PQ6B

DCX124EK-7-F PNP/NPN_SC74-6~D

+DC_IN
EMC@ PL4
FBMJ4516HS720NT_2P
1
2

PR15
2
1
100K_0402_5%

EMC12U@

A

1M_0402_5%

2

DELL CONFIDENTIAL/PROPRIETARY

PAD-OPEN 1x3m

Compal Electronics, Inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5

4

3

2

+DCIN
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A901P
Sheet
1

40

of

53

A

PC105

B

C

D

E

PC106

2200P_0402_50V7K 0.1U_0402_25V6
EMC12UwithD@

EMC12UwithD@

1

1

+3.3V_ALW2 +3.3V_RTC_LDO

PR100
6.49K_0402_1%
1
2

PR101
15K_0402_1%
1
2

1

1
BST_5V

18

SW1

PC110

DRVL1

EN1

3
2
1

0.1U_0603_25V7K
1
2
BST_5V_C

SW1

EN

5

15

20

VIN

13

11

VREG5

SW2
DRVL2

8

4
PR109
2.2_0603_5%
1
2

LG_3V

LG_5V

4

4

3
2
1

1

EN

<36>

ALWON

1

PR113
0_0402_5%
2
1

2

+5V_ALW

+
2

5VALWP
TDC 3.5 A
Peak Current 5.0 A
OCP Current 6.0 A
TYP
MAX
H/S Rds(on) 24mohm , 30mohm
L/S Rds(on) 13.5mohm , 16.5mohm
Choke DCR 25mohm
CAP ESR 18mohm

PJP102

+3.3V_ALWP

4

1

PJP101

+5V_ALWP

PAD-OPEN 1x3m

1

2

+3.3V_ALW

PAD-OPEN 1x3m

PC119
1U_0603_10V6K
2
1

3VALWP
TDC 4.5 A
Peak Current 6.4 A
OCP Current 7.68 A
TYP
MAX
H/S Rds(on) 24mohm , 30mohm
L/S Rds(on) 13.5mohm , 16.5mohm
Choke DCR 15.5mohm
CAP ESR 18mohm

+5V_ALWP

3

+5V_ALW2

2

+3V5V_PWR_SRC

PL102
3.3UH_6.3A_20%
1
2

PC115
150U_D_6.3VM_R15M

UG_5V

17

VBST1
SW2

2

16

VBST2

1

9

2

BST_3V

@EMC@ PR112
4.7_1206_5%

PR110
2.2_0603_5%
1
2

2

SNUB_5V

PR114
200_0402_1%
1
2

5

19

@EMC@ PC114
680P_0603_50V7K

10

UG_3V

14

TPS51285BRUKR_QFN20_3X3
DRVH2
DRVH1

PGOOD

SIS412DN-T1-GE3_POWERPAK8-5
PQ101

4

21

SI7716ADN-T1-GE3_POWERPAK8-5
PQ103

CS1

VFB1

PAD
VO1

7

PGOOD_3V_5V

VCLK
PC109
0.1U_0603_25V7K
1
2
BST_3V_C

PC102
10U_0805_25V6K

2

FB_5V
1

2

3

VFB2

EN2

VREG3

CS2

6

1

PQ100
SIS412DN-T1-GE3_POWERPAK8-5
1
2
3
5

PR108
0_0402_5%
2

PR106

PC118
4.7U_0603_10V6K
2
1

3

1

EN

PC117
0.1U_0603_25V7K
2
1

2

SNUB_3V

+

@EMC@ PC111
680P_0603_50V7K
2
1

PC113
150U_D_6.3VM_R15M

1

@EMC@ PR111
4.7_1206_5%
2
1

PL101
2.2UH_7.8A_20%
1
2

+3.3V_ALWP

PQ102
SI7716ADN-T1-GE3_POWERPAK8-5
1
2
3
5

PC101
10U_0805_25V6K
2
1

PR107
100K_0402_1%

@EMC@ PC106
0.1U_0402_25V6
2
1

+PWR_SRC

@EMC@ PC105
2200P_0402_50V7K
2
1

2

PU100

2

2
PAD-OPEN 1x3m

4

PJP100
1

+3V5V_PWR_SRC

16.9K_0402_1%

FB_3V

5

+3.3V_ALW

PR104
10K_0402_1%
1
2

PC100
4.7U_0603_10V6K
2
1

2

ALW_PWRGD_3V_5V

+3V5V_PWR_SRC

12

2

PR103
0_0402_5%

PR105
20K_0402_1%
2
1

<36,37>
@EMC@ PL100
@EMC@PL100
1UH +-20% 6.6A
1

1

PR102
10K_0402_1%
1
2

@

4

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.

A

B

C

D

+5V_ALW/3.3V_ALW
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A901P
Sheet

41

of

53

E

DELL CONFIDE

5

4

3

2

1

PC203

0.675Volt +/- 5%
TDC 0.7 A
Peak Current 1.0 A
OCP Current 2.6 A fix by IC

2200P_0402_50V7K

EMC12UwithD@

PJP200
1.35V_B+
BOOT_1.35V_C 1

CS

1

20

2

VTT

18

19
VLDOIN

17

VTTREF
VDDQ

1
2

+V_DDR_REF

3
4

+V_DDR_REF

+1.35V_MEN_P

5

1
2
3

6

PR204
0_0603_5%

2

PR205
8.06K_0402_1%
1
2

1.35V_FB

+5V_ALW

PC213
100P_0402_50V8J
1
2

1

1.35V_B+

PR207
0_0402_5%
1
2

SUS_ON

C

PC212
0.033U_0402_16V7K

FB sense trace
when FB pull down to GND

FB

S3

S5

TON

VDD

7

1U_0603_10V6K

UGATE

VDDP

PC211

GND

RT8207MZQW_WQFN20_3X3

8

+5V_ALW

VTTSNS

21

PR206

2

768K_0402_1%

S5_1.35V

1

1

<30,36>

11

VDD_1.35V

5.1_0603_5%

4

PQ201
SI7716ADN-T1-GE3_POWERPAK8-5

2

PAD

VTTGND

PGND

PGOOD

5

12
PR202

PU200

CS_1.35V

PC209
1U_0603_10V6K

1

BOOT

16
14

LGATE

9

PR201
19.6K_0402_1%
1
2

PHASE

15

10

1

PC204

2

DL_1.35V

@EMC@ PC208
680P_0603_50V7K
2
1

2

+0.675V_P

SW_1.35V

13
@EMC@ PR203
4.7_1206_5%
1
SNUB_1.35V 2

+

PC207
220U_D2_2VY_R17M

1

+1.35V_MEN_P

2

DH_1.35V

1
2
3

PL200
1UH_11A_20%
1
2

C

1

+VLDOIN_1.35V

4

PQ200
SIS412DN-T1-GE3_POWERPAK8-5

+1.35V_MEN_P

BOOT_1.35V

PAD-OPEN1x1m

5

1
2

@EMC@ PC206
0.1U_0402_25V6

1
2

@EMC@ PC203
2200P_0402_50V7K

1
2

PC201
10U_0805_25V6K

1
2

PC200
10U_0805_25V6K

@

D

PJP201

PR200 2

2.2_0603_5%

PC205
22U_0805_6.3V6M

2

1

1

PAD-OPEN 1x2m~D

0.22U_0603_16V7K

+PWR_SRC
D

0.675V_DDR_VTT_ON

10K_0402_1%
PR209

@ PC214
.1U_0402_16V7K

2

PR210
0_0402_5%
1
2

2

1

<18>
@ PC215

2

B

B

.1U_0402_16V7K

+1.35V_MEN_P

Mode
S5
S3
S0

A

+1.35V_MEM
TDC 6.6 A
Peak Current 9.5 A
OCP Current 11.4 A
TYP
MAX
H/S Rds(on) 24mohm , 30mohm
L/S Rds(on) 13.5mohm , 16.5mohm
Choke DCR 7.4mohm
CAP ESR 17mohm

S3
L
L
H

S5 +1.35V_MEN +V_DDR_REF +0.675V_P
L
off
off
off
H
on
on
off
H
on
on
on

FB sense trace

PJP203

1

1

2

PJP202

2

+0.675V_P

JUMP_1x3m

1

+0.675V_DDR_VTT

2

PAD-OPEN1x1m

+1.35V_MEN_P

PJP204

1

1

2

2

+1.35V_MEM

A

JUMP_1x3m

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5

4

3

2

+1.35V_MEN/+0.675V_DDR_VTT
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A901P
Sheet
1

42

of

53

5

4

PC311

3

2

1

PC300

0.1U_0402_25V6

2200P_0402_50V7K

EMC12UwithD@

EMC12UwithD@

D

D

EN_+V1.05SP

<38>

1

EN_+V1.05SP

1M_0402_1%
PR303

PJP300

2

+1.05V_MP

1

+1.05V_M

2

PAD-OPEN 1x2m~D
@EMC@ PR305
@EMC@ PC301
4.7_1206_5%
680P_0603_50V7K
1
2SNB_1.05V 1
2

PJP302

2

1

PR315
100K_0402_1%

2

@ PR308
@PR308
0_0402_5%

+1.05V_MEM
TDC 5.7 A
Peak Current 8.1 A
OCP Current 9.72 A
TYP
MAX
Choke DCR 13.0mohm , 14.0mohm

B

1
2

1
2

1

1

1

PR310
10K_0402_1%
2
1

1

+3.3V_ALW

+3.3V_ALW

C

@ PC308
22U_0805_6.3VAM

5

SY8208DQNC_QFN10_3X3

PC307
22U_0805_6.3VAM

7

2

LDO

+1.05V_MP

2
PC306
47U_0805_6.3V6M

PG

FB_+V1.05SP

2

BYP

4

PL301
0.68UH +-20% 7.9A
1

PC305
47U_0805_6.3V6M

ILMT

SW_+V1.05SP

2

1

3

1.05V_MP_PWROK 2

10

2

FB

2

PC302
PR312
0.1U_0603_25V7K
0_0603_5%
2 BST_+V1.05SP_C
1
2
BST_+V1.05SP 1

PC304
330P_0402_50V7K

LX

6

PR309
1K_0402_5%
2
1

GND

1

PR307
7.5K_0402_1%
2
1

1

10U_0805_25V6K
PC303
2
1

9

ILMT_1.05V

1

1.05V_M_PWRGD

@ PR306
@PR306
0_0402_5%

2

EN
BS

PR313
0_0402_5%

ILMT_1.05V

IN

PC310
4.7U_0603_6.3V6K

<9>

8

+V1.05SP_B+

1

+3.3V_ALW

2

1
2

C

@EMC@ PC300
2200P_0402_50V7K

2

PAD-OPEN 1x2m~D

@EMC@ PC311
0.1U_0402_25V6

1

PU300

PC309
4.7U_0603_6.3V6K
2
1

+PWR_SRC

B

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
5

4

3

2

+1.05V_M
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A901P
Sheet
1

43

of

53

5

4

3

2

1

+3.3V_RUN
D

D

1

+5V_ALW
PJP400

2
1

1

2

1
PR402
8.66K_0402_1%

PU400

PC403
0.01U_0402_25V7K

PC404
22U_0805_6.3V6M
2

APL5930KAI-TRG_SO8

+1.5V_RUN

PAD-OPEN1x1m

1

9

PJP401
1

1.5VSP

2

2

VIN

PC401
4.7U_0805_6.3V6K

3

2

1

1

2

FB

+1.5V_VIN

4

PR403
10K_0402_1%

C

2

C

2

@ PR401
47K_0402_5%

100K_0402_5%

EN

5

1

8

GND

2

1

PR400

VIN
VOUT
VOUT

@EMC@ PC402
.1U_0402_16V7K

1

POK

2

7

+3.3V_RUN

VCNTL

6

2

1

PAD-OPEN1x1m
PC400
1U_0402_6.3V6K

+1.5V_RUN
TDC 0.47 A
Peak Current 0.67 A

B

B

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS

5

4

3

2

+1.5V_RUN
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A901P
Sheet
1

44

of

53

5

4

3

2

1

PR522

VREF

PC508

PC520

PC521

1

100K_0402_1%_NCP15WF104F03RC
2
1 PR504

EMC12UwithD@

VBAT
SLEWA
THERM
IMON
OCP-I
B-RAMP
F-IMAX
O-USR

PR539
0_0402_5%
1

1

2

1.91K_0402_1%

2

PR519

1

PWM1

2

PC503

1

2

@EMC@ PC521
0.1U_0402_25V6
2
1

@EMC@ PC520
2200P_0402_50V7K
2
1

PC519
100U_D_20VM_R55M

1

VIDALERT_N

1

PC509
1U_0603_10V7K

+5V_RUN

3

2

PR512
2.15K_0402_1%
2
1

CSP1

PC511
0.1U_0402_25V6

VIDALERT_N

<15>

VIDSOUT

B

2

CSN1

VIDSCLK

<15>

1

PR515
3.01K_0402_1%
2
1

PR514
20K_0402_1%
2
1

1
2

1
PR529
110_0402_1%

@

2

PR528
75_0402_1%

1
2

2
<15>

PR527
54.9_0402_1%

1

B

PC513
0.068U_0402_16V7K

2

2SKIP#

PR520
0_0402_5%

2

+1.05V_VCCST

1

CSD97374CQ4M_SON8_3P5X4P5

C

PL500
0.15UH_PCME064T-R15MS0R667_36A_20%
4
1

CORE_SW

1
2
PC502
0.068U_0402_16V7K

H_PROCHOT#

+VCC_CORE
4
3
2
1SKIP#1

1

<9,36,46>

PC514

1

1

PR534
0_0402_5%

1

PR526
10_0603_1%

2

2

TI recommend 1nF

PGND2
PWM
BOOT
VSW
PGND1
BOOT_R VDD
VIN
SKIP#

47P_0402_50V8J

PC512
1500P_0402_50V7K

+5V_ALW

2

PC507
0.33U_0603_10V7K

PC510
1U_0603_10V7K

2

VIDSCLK

VR_HOT#

VREF
2

PR535
4.75K_0402_1%

1

1

2

1

1 PR523 2
10K_0402_5%
1

1000P_0402_50V7K
1
2

PU501
9
PC504
8
1
2 CORE_BOOT 7
0.1U_0402_25V6
2
1 CORE_BOOT_R
6
5
PR517
2.2_0603_5%

PH501
10K_0402_1%_TSM0A103F34D1RZ

PR521

4.22K_0402_1%

PC505
1U_0603_10V6K

1

<15>

+3.3V_RUN

+3.3V_RUN

1_0603_5%

H_VR_READY

2

DROP
COMP
VREF
V5A
GND
VR_HOT#
VCLK
ALERT#
GND

@ PR516

2

@EMC@ PR522
4.7_1206_5%
2
1
CORE_SNUB

@ PR513
1
2
75_0402_1%

@EMC@ PC508
680P_0603_50V7K

8
7
6
5
4
3
2
1

TPS51624RSM_QFN32_4X4

25
26
27
28
29
30
31
32
33
@ PC506
1
2
100P_0402_50V8J

+
2

PWM1
VR_ON
SKIP#
PWM1
PWM2
N/C
PGOOD
VDD
VDIO

C

EMC12UwithD@

SKIP#

VIDSOUT

CSP1
CSN1
CSN2
CSP2
PU3
N/C
GFB
VFB

VFB

GFB

17
18
19
20
21
22
23
24

<15>

1

2

PU500
CSN1

+3.3V_RUN
+3.3V_RUN

H_VR_EN

16
15
14
13
12
11
10
9

CSP1

@ PC518
10U_0805_25V6K
2
1

PR536
2
1
0_0402_5%

0.1U_0402_25V6

+VCC_PWR_SRC

@EMC@ PL501
1
2
FBMA-L11-453215800LMA90T_2P

2

10K_0402_5%

2

PAD-OPEN 4x4m

@ PC517
10U_0805_25V6K
2
1

2
PR509
1

20K_0402_1%

2
PR508
1

1

PC516
10U_0805_25V6K
2
1

PR511

EMC12UwithD@

PJP500
PC515
10U_0805_25V6K
2
1

1

EMC12UwithD@

D

+PWR_SRC

CORE_BOOT_C

+VCC_PWR_SRC

680P_0603_50V7K 2200P_0402_50V7K

O-USR
100K_0402_1%

PR507
1

150K_0402_1%

2

F-IMAX

36.5K_0402_1%

2
PR503
1

681K_0402_1%

2
PR502
1

75_0402_1%

PR501
1
2

316K_0402_1%

PC500
1
2

2

B-RAMP

4.7_1206_5%

1

PR510
39K_0402_5%~N

OCP-I

1 PR506

2

SLEWA

@

39K_0402_1%

D

PC501
.1U_0402_16V7K
2
1

PR505
10K_0402_5%
1
2

1

2

@ PR500
75_0402_1%

4700P_0603_50V7K

2

PH500

IMON

<15>

VCCSENSE

from processor
VSSSENSE

2

VFB

PR532
0_0402_5%
1

2

GFB

1

+VCC_PWR_SRC

<17>

PR531
0_0402_5%
1

2

@ PR518
2M_0402_1%

CPU 15W
TDC 10 A
Peak Current 32 A
OCP Current 38.4 A
DC Load line -2.0 mV/A
Icc_Dyn_VID1 27 A
Choke DCR: 0.66m +-7% ohm
PH500 B Value : 4250k 1%
PH501 B Value : 3370k 1%

A

A

1

2

OCP-I

@ PR524
2M_0402_1%
1

DELL CONFIDENTIAL/PROPRIETARY

@ PR525
27K_0402_1%

Compal Electronics, Inc.

2

Title

5

THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
4

3

2

+VCC_CORE
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A901P
Sheet
1

45

of

53

A

B

C

D

EMC@ PL700
1UH_PCMB042T-1R0MS_4.5A_20%
2
1
PR701
0.01_1206_1%

PQ701
NTR4502PT1G_SOT23-3
PQ703A
SI3993CDV-T1-GE3_TSOP6

5

6

<9,36,45>

2

<36,40,47>

CSSN_1

GND

29

NC

1

2

/BATPRES

SRN
/BATDRV

PWPD

BAT

+PWR_SRC

PC708
22U_0805_25V6M
2
1

PC705
10U_0805_25V6K
2
1

3

20
19
PR722
4.02K_0402_1%
1
2

18
17

1

2

PR723
10_0603_1%+PBATT

1

GNDA_CHG

CHARGER_CELL_PIN

PJP701

2

2

PC729
1U_0603_25V6K GNDA_CHG

1

1

7

10K_0402_1%

CMPOUT

CELL

BQ24770_REGN

PAD-OPEN1x1m

D2/S1

2

+VCHGR

PR721
0.01_1206_1%

1

4

1

3

2

PC726
0.1U_0402_25V6
1
2

PC727
0.1U_0402_25V6
1
2

@

@ PC728
0.1U_0402_25V6
1
2

GNDA_CHG
GNDA_CHG

2

GNDA_CHG

PL701
2.2UH_12A_20%

D1

21

S2

CMPIN

BQ24777RUYR_WQFN28_4x4

@ PR729
154K_0402_1%

2

+PWR_SRC

22

1

/PROCHOT

/BATPRES

16

PC707
22U_0805_25V6M
2
1

1

2

PR707
100K_0402_1%
2
1

PR706
100K_0402_1%
1

0_0402_5%

CHG_LGATE

ISYS

SRP
15
<47>

PC706
22U_0805_25V6M
2
1

2

4

1
ACN

CHG_SW

23

G1

13

CMPOUT 14

PR728
0_0402_5%
1
2

PBAT_PRES#

LODRV

PR799
CMPIN

H_PROCHOT#

PR725
1K_0402_1%

CHG_UGATE

27

PQ704
AON6970_DFN5X6D-8-7
@EMC@ PC721
1000P_0603_50V7K
2
1 CHG_SNUB 1
2

GNDA_CHG

26

S2

1 BQ24770_REGN

GNDA_CHG

10

PHASE
IADP

S2

I_SYS

PR712
2.2_0603_5%
25 CHG_BTS 1
2 CHG_BTS_C

G2

I_BATT

HIDRV

ACOK

IDCHG

@

24

3

I_ADP

<36>

0_0402_5%
2

BTST
SDA

4

<36>

<36>

PR717
1

PR788
20K_0402_1%
1
2

2

PR715
154K_0402_1%

9

0_0402_5%
2
0_0402_5%
2
0_0402_5%
2

PC719
100P_0402_50V8J
1
2

PR716
1
PR718
1
PR720
1

8

REGN

ACDET

SCL

@

PC725
10U_0805_25V6K
2
1

7

@

1U_0603_10V6K

PC724
10U_0805_25V6K
2
1

5

<47>

PC723
10U_0805_25V6K
2
1

2
0_0402_5%

CHARGER_SMBCLK
@ PT2 PAD~D

PC718
100P_0402_50V8J
1
2

2

<36>

ACAV_IN

1

<36,47>

DK_CSS_GC

PC710
1
2

@EMC@ PC722
0.1U_0603_25V7K
2
1

1
PR714

2

Near PL701

PC717
22U_0805_25V6M
2
1

12

0.1U_0402_25V6
GNDA_CHG
@ PT1 PAD~D
CHARGER_SMBDAT

PR709
0_0402_5%
2
1

5

<36>

2

6

PR713
100K_0402_1%

1

GNDA_CHG
BQ24770_REGN

CMSRC

<34>

@EMC@ PC732
0.1U_0402_25V6
2
1

6

DOCK_DCIN_IS-

PC712
0.047U_0603_25V7K~D
2
1

3

11

1

VCC

ACP

28

+DCIN

ACDRV

GNDA_CHG
PU700

PC711

2

2

1

PC709
10U_0805_25V6K
2
1

PC702
0.1U_0402_25V6
1
2

4

PC703
0.1U_0402_25V6

2

PR710
294K_0402_1%
2

PC701
1U_0603_25V6K
1
2

1

BQ24770_REGN

PR711
49.9K_0402_1%
2
1

1

CHARGER_SMBCLK
CHARGER_SMBDAT
pull up 10K in HW side (R827 R828)

PR708
10_1206_5%

+SDC_IN

AC Det
Max:16.82V
Typ :16.54V
Min :16.26V

2

G

SDMK0340L-7-F_SOD323-2~D

PQ703B
SI3993CDV-T1-GE3_TSOP6

D

PR703
100_0402_1%
2
1

S

+PBATT

1

PR705
1

1

PD702

2

2

PD704

2

SDMK0340L-7-F_SOD323-2~D

<34>

G

PR704
0_0402_5%
1
CSSP_1

SDMK0340L-7-F_SOD323-2~D

+DC_IN_SS

DOCK_DCIN_IS+

PC704
10U_0805_25V6K
2
1

3

1

S

S

D

PQ702
NTR4502PT1G_SOT23-3

S

+DOCK_PWR_BAR

1

D

2
G
D

2
G

PC714
22U_0805_25V6M
2
1

0_0402_5%
PD705

2

TYP
MAX
H/S Rds(on) 7.4mohm , 8.8mohm
L/S Rds(on) 2.6mohm , 3.1mohm
Choke DCR 5.8mohm , 7.0mohm

PAD-OPEN 1x2m~D

@EMC@ PC713
2200P_0402_50V7K
2
1

2

2

@EMC@ PR726
4.7_1206_5%

2

PR702

1

CSS_GC

1

<47>
<47>

1

1

1
DC_BLOCK_GC

2

PC716
22U_0805_25V6M
2
1

PC700
0.1U_0603_25V7K

2

CHAGER_SRC
PJP700

1

3

@

4

PR700

1
0_0402_5%

1

+PWR_SRC_AC

4

PC715
22U_0805_25V6M
2
1

+SDC_IN

1
2
3

2

V30415-T1-GE3 1P POWERPAK1212-8

5

3

PQ700

+DC_IN_SS

GNDA_CHG

+DC_IN

BATDRV#

<47>

3

1

3

PR737
649K_0402_1%

PC732

2

PC713

PR726

PC721

CMPOUT

PC737
100P_0402_50V8J

0.1U_0402_25V6

EMC12UwithD@

2

PR738
3M_0402_5%

1

CMPIN

1

PR745
100K_0402_1%
2
1

2200P_0402_50V7K4.7_1206_5% 1000P_0603_50V7K
EMC12UwithD@

EMC12UwithD@

EMC12UwithD@

1

2

2

1

ACAV_IN_NB

2

PR743
<36,47>

0_0402_5%

PC741
100P_0402_50V8J

2

1

PR740
10K_0402_1%

+3.3V_ALW

4

4

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
A

B

C

Charger
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A901P
D

Sheet

46

of

53

4

3

2

1

Purpose: Trigger PROCHOT# when
active battery is removed from
system.
Allows EC to re-establish
system performance for battery
next in line.

+3.3V_ALW
1

+PBATT

+3.3V_ALW

PR813
100K_0402_5%

+3.3V_ALW

PR810
100K_0402_5%

2

5

2

PQ800
SI4835DDY-T1-GE3_SO8

2

1

4

PC805
0.1U_0402_10V7K

2

1

2

2

1

4

PD808
PDS5100H-13_POWERDI5-3

3

8
7
6
5

PQ810
FDS6679AZ-G_SO8

2

2

PR812
0_0402_5%
<35>

1

DIS_BAT_PROCHOT#

4

O
A

1

B

P

1

PBAT_PRES#

G

<36,40,46>

3

BATDRV#

STSTART_DCBLOCK_GC

1
2
3

5

4

0.47U_0805_25V6K

6

PC807

1

+3.3V_ALW

PR811
0_0402_5%

PQ806A

8
7
6
5

PU804

DMN65D8LDW-7_SOT363-6

1
2
3

<46>

3

PQ806B

1

@ PR816
0_0402_5%

/BATPRES

2

<46>

DMN65D8LDW-7_SOT363-6

1

3

+VCHGR

1

2

PD800
PDS5100H-13_POWERDI5-3
D

PR815
100K_0402_5%

1

+PWR_SRC_AC

2

5

D

TC7SH08FU_SSOP5~D

2

PR814
330K_0402_5%

2

1

5

+DOCK_PWR_BAR
PQ826
FDMC6679AZ_MLP8-5

4

Purpose: Turn on the PQ817
for primary or module bay
battery to provide power to
dock side without AC exist.

1
2
3

2

ACAV_IN#

+3.3V_ALW2

6

PQ817A

C

2

DOCK_DET#

<34,35,47>

3

PD813

1

SDMK0340L-7-F_SOD323-2~D

PR829

2

+DOCK_PWR_BAR

1

PR827

2

100K_0402_5%

PR853
0_0402_5%

2

3

2

5

+3.3V_ALW2

2

1

PR831
0_0402_5%

1

1

2
1

1

ACAV_IN

3

PQ817B
<36,46,47>
PD817

5
4

2

3

+DC_IN_SS

2

+NBDOCK_DC_IN_SS

DMN65D8LDW-7_SOT363-6

3

1

4

3

DMN65D8LDW-7_SOT363-6

G

100K_0402_5%

+DC_IN_SS

1

2

S

2

PR832
0_0402_5%
B

3

2

ACAV_IN#
PR826

6 2

100K_0402_5%
PQ813B

PQ814
NTR4502PT1G_SOT23-3

2
2

1

1

D PQ832
DMN65D8LW-7_SOT323-3

3

1

10K_0402_5%

+3.3V_ALW2
PR864
100K_0402_5%

PQ813A
DMN65D8LDW-7_SOT363-6

PR828

AC_DIS

Vth=0.5-1.5V

2

PR830
100K_0402_5%

<36,40>

2
G
S

2

2

1

0_0402_5%

D

1

2

1

PR895

3

1

+3.3V_ALW

1

PQ829
DMG2301U-7 1P SOT23-3

PQ816
DMN65D8LW-7_SOT323-3

8
7
6
5

2

1

A

DMN65D8LDW-7_SOT363-6

5

B

O

1

3

1

10K_0402_5%

PR822

1

0.1U_0402_10V7K

P

1
2
3

4
4

PQ815
FDS6679AZ-G_SO8

100K_0402_5%

PC810

2

PR819 2

1

PU806
TC7SH08FU_SSOP5~D

1

2

PR818

1

@
PC809
1500P_0402_50V7K

G

2

C

100K_0402_5%

+3.3V_ALW2

1
B

1

BAT54CW_SOT323-3

1
PC813
0.1U_0603_50V4Z

2

+SDC_IN

1

2
CD3301_SDC_IN

<46>

DC_BLOCK_GC
PR851

<36,46,47>

ACAV_IN

36
35
34
33
32
31
30
29
28

2ACAVDK_SRC

1

1
2
3
ERC1
4
5
6
7
8
ACAVIN
P33ALW2 9

2

DC_IN
SS_GC
ERC1
ACAVDK_SRC
GND
SDC_IN
DC_BLK_GC
ACAV_IN
P33ALW2

0_0402_5%

37
1

2

PR855

0_0402_5%

TP

2

+5V_ALW

BAT54CW_SOT323-3

<34>

PR844

27
26
25
24
23
22
21
20
19

1

2

PR845

0_0402_5%

SLICE_BAT_ON

<35>

PR848
0_0402_5%

DK_AC_OFF
3301_ACAV_IN_NB

1

2

1

DK_AC_OFF_EN
SL_BAT_PRES#
PR850

ACAV_IN_NB

2

1

<35>

PR858

1
PR854
0_0402_5%

<36,46>

DOCK_AC_OFF_EC

0_0402_5%

2

1M_0402_5%

2

SLICE_BAT_PRES#

<34,35,40>

@ PR863
0_0402_5%

1
CD3301BRHHR_QFN36_6X6~D
PR859
0_0402_5%
P33ALW

1

2

2

+NBDOCK_DC_IN_SS
1

+3.3V_ALW

PR857

2

EN_DOCK_PWR_BAR

<35>

0_0402_5%
A

@

1

1

2

2

1

EN_DK_PWRBAR
PC817
0.1U_0402_25V4Z~D

PC816
0.047U_0603_25V7M

ERC3

ERC2

1

<46> CSS_GC
<46> DK_CSS_GC

2

PC815
0.1U_0603_25V7K

A

1

CD_PBATT_OFF

P50ALW
PBATT_OFF
DK_AC_OFF_EN
ACAV_IN_NB
GND
DK_AC_OFF_EN
SL_BAT_PRES#
BLKNG_MOSFET_GC
NBDK_DCINSS

10
11
12
13
14
15
16
17
18

+3.3V_ALW2

DOCK_DET#

DOCK_AC_OFF

10K_0402_5%

NC
CHARGERVR_DCIN
DC_IN_SS
DK_PWRBAR
GND
NC
BLK_MOSFET_GC
DSCHRG_MOSFET_GC
PBatt+

PR842
0_0402_5%

PR847
0_0402_5%

P50ALW

CSS_GC
DK_CSS_GC
ERC3
ERC2
GND
PWR_SRC
SS_DCBLK_GC
EN_DK_PWRBAR
P33ALW

PU800

1

ACAV_DOCK_SRC#

3

PR843
0_0402_5%

PR846
<40>
SOFT_START_GC
1
2
100K_0402_5%

<34>

1

+PBATT

2

+3.3V_ALW2

<34,35,47>

PD815

2

PR838
0_0402_5%

1

1

CD3301_DCIN

47_0805_5%~D

2

2

DC_IN_SS
DK_PWRBAR

PR835

1

+DC_IN

STSTART_DCBLOCK_GC
PR860
0_0402_5%
1
2
3301_PWRSRC

PR874

2

1M_0402_5%

+PWR_SRC_AC

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.

5

4

3

2

Title

Selector
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A901P
1

Sheet

47

of

53

5

4

3

2

1

+VCC_CORE

D

D

1

2

1
PC900
22U_0805_6.3V6M

1

2

+

2
C

1
PC913
22U_0805_6.3V6M

2

2

1
PC902
22U_0805_6.3V6M

1
PC914
22U_0805_6.3V6M

2

2

1
PC903
22U_0805_6.3V6M

1
PC915
2.2U_0805_10V6K

2

2

PC904
22U_0805_6.3V6M

Based on _RF Cheng. Hill
鄭鄭鄭(11257) for PT 20131107

1
PC916
2.2U_0805_10V6K

2

@PC917
@
PC917
22U_0805_6.3V6M

961

PC966
220U 2.5V Y D2 ESR9M H1.9 SX

1

2

1
PC901
22U_0805_6.3V6M

PC105

2200P_0402_50V7K

EMC14UwithD@

PC106

0.1U_0402_25V6

EMC14UwithD@

PC203

PC206
C

2200P_0402_50V7K

EMC14UwithD@

0.1U_0402_25V6

EMC14UwithD@

PC300

2200P_0402_50V7K

EMC14UwithD@

PC311

0.1U_0402_25V6

EMC14UwithD@

PR522

PC508

4.7_1206_5%

680P_0603_50V7K

EMC14UwithD@

EMC14UwithD@

PC520

PC521

B

B

2200P_0402_50V7K

EMC14UwithD@

0.1U_0402_25V6

EMC14UwithD@

PC713

2200P_0402_50V7K

EMC14UwithD@

PC732

0.1U_0402_25V6

EMC14UwithD@

PR726

PC721

4.7_1206_5%

680P_0603_50V7K

EMC14UwithD@

EMC14UwithD@

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
THIS SHEET OF ENGINEERING DRAWING IS THE PROPRIETARY PROPERTY OF COMPAL ELECTRONICS, INC. AND CONTAINS CONFIDENTIAL
AND TRADE SECRET INFORMATION. THIS SHEET MAY NOT BE TRANSFERED FROM THE CUSTODY OF THE COMPETENT DIVISION OF R&D
DEPARTMENT EXCEPT AS AUTHORIZED BY COMPAL ELECTRONICS, INC. NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS
MAY BE USED BY OR DISCLOSED TO ANY THIRD PARTY WITHOUT PRIOR WRITTEN CONSENT OF COMPAL ELECTRONICS, INC.
5

4

3

2

PROCESSOR DECOUPLING
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A901P
Sheet
1

48

of

53

5

4

3

2

1

Version Change List ( P. I. R. List )
Item Page#

Title

Request
Date Owner

Issue Description

Solution Description

D

1

47

Selector

10/8

Compal

Remove slice battery support circuit

2

45

VCC_CORE

10/8

Compal

To prevent acoustic noise issue

Remove PC923, PC924, PC925, PC926, PC927, PC928, PC929, PC930, PC931,
PC940, PC941, PC943, PC946, PC947, PC948
Add PC966

X01

3

42

1.35V_MEN

10/8

RICHTEK

To prevent IC damage

Add PR204

X01

Fine tune divider voltage

Change PR713, PR725 to 100k
Change PR715, PR729 to 154k

X01

Change
Change
Change
Change
Change

X01

46

Charger

10/8

Compal

C

5

B

41,43,44

+1.05V_M
+1.5V_RUN
+3V/+5V

10/22

Compal

To improve the ability of anti-noise

PC811,
PQ807,
PR804,
PR836,

D

Remove
PD821,
PQ831,
PR825,
PU808

4

PC808,
PQ801,
PR802,
PR834,

Rev.

PC812 , PC814, PD806, PD807, PD811, PD814, PD819,
PQ809, PQ811, PQ812, PQ818, PQ821, PQ828, PQ830,
PR808, PR813, PR815, PR816, PR817, PR821, PR823,
PR837, PR839, PR849, PR852, PR861, PU805, PU807,

X01

PR307 to 7.5k
PR310, PR102, PR104, PR403 to 10k
PR100 to 6.49k
PR101 to 15k
PR402 to 8.66k

C

6

46

Charger

10/25

Compal

Change /BATPRES pin control net from /BATPRES
to PBAT_PRES#

Pop PR728
Depop PR816

X01

7

45

VCC_CORE

10/31

Compal

Fine tune IMON

Add PR518, PR524, PR525

X01

8

ALL

ALL

10/31

Compal

RF request

Add PC521, PC206, PC106, PC311, PC732 ( 0.1uF )

X01

9

ALL

ALL

10/31

Compal

RF request

Pop PR111,PC111,PR112,PC114,PR203,PC208,PR305,PC301,PR522,PC508,
(4.7ohm, 680pF)

X01

10

46

Charger

10/31

Compal

To prevent VCP trigger PROCHOT#

PR703 change to 100ohm

X01

B

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

PWR P.I.R (1/1)
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A901P
Sheet
1

49

of

53

5

4

3

2

1

Version Change List ( P. I. R. List )
Item Page#

Title

Date

Request
Owner

Issue Description

Solution Description

Rev.

D

D

1

6

HW

2013/10/8

COMPAL

Follow intel reference circuit.

Add CC100, RC300 on CPU pin AC4, net name is PM_TEST_RST

0.2(X01)

2

27

HW

2013/10/8

COMPAL

Dell drop POA function.

Change JUSH1 from 26 pin to 20 pin, pin define follow E5

0.2(X01)

3

36

HW

2013/10/8

COMPAL

Dell drop POA function.

remove POA_WAKE# off page symbol
remove POA_ON/OFF#,make UE2.B62 to be NC pin

0.2(X01)

IC version changed.

VMM2320 circuit change:
1. UV8 from VMM2320 change to VMM 2330 (SA00007G800)
2. UV8 pin J3, E5 to +1.05V_RUN
3. VMM_SPI_WP# reserved RV517, 2.2K resistor PU to +3.3V_RUN_VMM
4. VMM_GPIO4,reserved RV518, 2.2K resistor PU to +3.3V_RUN_VMM
5. VMM_GPIO5 reserved RV519, 2.2K resistor PU to +3.3V_RUN_VMM
6. UV8 pin B5, B6 change to +3.3V_RUN_VMM
7. LP_CTL reserved RV516, 2.2K resistor PU to +3.3V_RUN_VMM
8. Depop RV73

0.2(X01)

correct HDMI schematic error.

swap HDMI LANE0 & LANE2 BUS

0.2(X01)

0.2(X01)

4

22

HW

2013/10/9

COMPAL

C

5

B

24

HW

2013/10/9

COMPAL

C

6

23

HW

2013/10/9

COMPAL

Follow EMC suggestion

Change LI1,LI2,LI3,LI4,LI5,LI6,LI7,LI8,LI9,LV3,LV6,LV10,LV12,LV27
From SM070003K00 (S COM FI_ CHILISIN CMMI21T-900Y-N)
To
SM070003Y00 (S COM FI_ MURATA DLW21HN900HQ2L)

7

9

HW

2013/10/9

COMPAL

reserved for S3 within 2s , system shutdown
issue debug.

add RC26, reserved RC27.

0.2(X01)

8

36

HW

2013/10/9

COMPAL

board ID change.

RE79 change to 130K

0.2(X01)

9

24

HW

2013/10/9

COMPAL

SATA ciruit issue

Swap mSATA P & N

0.2(X01)

10

36

HW

2013/10/14

COMPAL

follow intel latest design guide.

pop RE56 and change from 8.2K to 10K , it's
resistor

11

7

HW

2013/10/16

COMPAL

RF requirement.

add CC14, CC15 and move CC12, CC13 to behind the

0.2(X01)

RESET_OUT# pull down

resistor

0.2(X01)

(RC72)

B

0.2(X01)

12

20,23,31,32

HW

2013/10/17

COMPAL

follow ESD recommend list.

change all ESD diode CPN
change DI2, DI3, DI5, DV4 from SCA00001100(S ZEN ROW PJDLC05C 3P C/A
SOT23) to SC600001600(S DIO ROW AZC199-02S.R7G C/C SOT23 ESD)
change DI1,DI6,DI4 from SC300002800(S DIO(BR) TVWDF1004AD0 DFN ESD)
to SC300002C00(S DIO(BR) L05ESDL5V0NA-4 SLP2510P8 ESD)
change DA1,DA2,DA3,DA6,DA7 from SCA00001L00(S ZEN ROW L30ESDL5V0C3-2
C/A SOT23 ESD) to SCA00002900(S ZEN ROW L03ESDL5V0CC3-2 C/A SOT-23
ESD)

13

38

HW

2013/10/17

COMPAL

power doesn't split VPRO & NPRO BOM.

add RZ41, RZ42, reserve it for VPRO & NVPRO option.

0.2(X01)

14

39

HW

2013/10/17

COMPAL

SSI design will cause LED behavior error.

QL1 Pin2,5 & QL2 Pin2 change from MASK_BASE_LEDS# to SYS_LED_MASK#

0.2(X01)

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

EE P.I.R (1/3)
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A971P
Sheet
1

60

of

70

5

4

3

2

1

Version Change List ( P. I. R. List )
Item Page#
D

Title

Date

Request
Owner

Issue Description

Solution Description

Rev.

15

20

HW

2013/10/17

COMPAL

To solve Line-on HDD dirty shut down issue.

UZ8 Pin2 change from +3.3V_ALW to 3.3V_RUN

0.2(X01)

16

28, 36, 38

HW

2013/10/17

COMPAL

follow Dell requirement.

Add back SUS_ON, change control pin from SUS_ON to SIO_SLP_S4#
1. UZ8.3 from SIO_SLP_S4# to SUS_ON
2. UE2.B23 → SUS_ON_EC , RPE10.2 → SUS_ON
3. add RE282, RE281, RE280, RE279
4. UE2.B9 → RUN_ON_EC

0.2(X01)

17

12

HW

2013/10/24

COMPAL

add GPIO pin for DIMM quantity detection.

add DIMM_DET on UC1.U4? to replace PCH_GPIO48 ,Reserve RC302 &RC303

0.2(X01)

18

6

HW

2013/10/24

COMPAL

debug usage.

add RC301

0.2(X01)

add RC304, 100K pull down, on PCH_PLTRST#_EC

0.2(X01)

1
2
3
4

0.2(X01)

19

9

HW

2013/10/28

COMPAL

reserve it to prevent PCH_PLTRST# floating
when power on

20

6, 7, 22,
28

HW

2013/10/23

COMPAL

follow xtal vender suggest

C

CC1 &CC2 change from 18PF to 3PF
CC8 & CC11 change from 18PF to 15PF
CL13 & CL14 change from 33PF to 27PF
RV81 change from 0 ohm to 2.2K & CV113 change to 18PF

D

C

21

23

HW

2013/10/29

COMPAL

it's designed for E5 Goliad, E6 GMLK doesn't
remove RZ1
need.

0.2(X01)

22

30

HW

2013/10/29

COMPAL

To solve WWAN can not detec issue.

Add RZ50, 100k pull up for WWAN_PWR_EN

0.2(X01)

23

12

HW

2013/10/29

COMPAL

To solve backdrive issue.

Change TPM_PIRQ# pull up ( RC247) to +3.3V_RUN from +3.3V_ALW_PCH

0.2(X01)

24

30

HW

2013/10/30

COMPAL

Dell doesn't support MODPHY.

add PJP36, depop QZ6, QZ10, RZ16, RZ5, CZ25, CZ38

0.2(X01)

25

7

HW

2013/11/2

COMPAL

SMBUS Pull High

Add RN3&RN4 pull high to +3.3V_RUN for DDR_XDP_WAN_SMBDAT/SMBCLK

0.2(X01)

26

21

HW

2013/11/2

COMPAL

EMC request.

Add RA42, RA43.

0.2(X01)

add CA12, CA13
change DA1, DA2, DA3, DA4 from GNDA to GND

0.2(X01)

B

B

27

21

HW

2013/11/05

COMPAL

follow vender suggestion. It's for 15KV
ESD fail issue.

28

12

HW

2013/11/05

COMPAL

GPIO 14 is sus power well, it has risk to
cause back drive.

move TPM_PIRQ# from PCH_GPIO14 to PCH_GPIO17, add T21 on PCH_GPIO14

0.2(X01)

39

21

HW

2013/12/17

COMPAL

follow vender suggest to solve "Bo" noise

1.UA1 pin22 add RA45 0 ohm PU to +3.3V_RUN_AUDIO
2.UA1 pin21 add RA44 100k ohm to GND

0.3(X01)

40

22

HW

2013/12/17

COMPAL

1.RPC8 change from 2.2k to 10k
2.UC1.F2 &RPC8.3 change name from
3.UC1.F3 &RPC8.4 change name from
4.UC1.G4 &RPC8.1 change name from
5.UC1.F1 &RPC8.2 change name from
6.RPV2.1 connect to I2C1_SDA_VMM
8.RPV2.2 connect to I2C1_SCL_VMM
9.Depop RV516, CV116, CV117

follow vender suggest

A

I2C0_SDA to PCH_GPIO4
I2C0_SCL to PCH_GPIO5
I2C1_SDA_VMM to PCH_GPIO6
I2C1_SCL_VMM to PCH_GPIO7

0.3(X01)

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

EE P.I.R (2/3)
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A971P
Sheet
1

61

of

70

5

4

3

2

1

Version Change List ( P. I. R. List )
Item Page#

Title

Date

Request
Owner

Issue Description

Solution Description

D

C

Rev.
D

29

22

HW

2013/12/17

COMPAL

To solve CRT display jitter issue

1.LV23,LV25 change from BLM15AX102SN1D to BLM15PX181SN1D
2.CV90,CV101 change from 1uF to 10uF

30

22

HW

2013/12/17

COMPAL

Base on Pre-PT RSMRST EA result

1.POP RE88,UZ6,RE51
2. remove QZ12,RZ48,RZ49,RZ50

0.3(X01)

0.3(X01)
0.3(X01)

31

22

HW

2013/12/17

COMPAL

follow vender suggestion

1. change LV22 , LV24
From SM01000N400 S SUPPRE_ MURATA BLM15AX102SN1D 0402
To SM01000NO00 S SUPPRE_ MURATA BLM15PX181SN1D 0402
2. change CV82, CV94 from 1uF to 10uF
3. UV8 pin D3 from +1.05V_VMM_VDDTX to +1.05V_VMM_VDD.
4. UV8 Pin H3, E10, H11 change to NC
5. Change UV8 pin B5, B6 from +3.3V_RUN_VMM to +3.3V_RUN_VDDIO"

32

7

HW

2013/12/26

COMPAL

RF recommend

Change CC12, CC13, CC14, CC15 from 16pF to 33pF

0.3(X01)

33

7

HW

2013/12/27

COMPAL

Intel recommend

Change RC33, RC34 from 1k to 499 ohm

0.3(X01)

C

B

B

A

A

DELL CONFIDENTIAL/PROPRIETARY
Compal Electronics, Inc.
Title
PROPRIETARY NOTE: THIS SHEET OF ENGINEERING DRAWING AND SPECIFICATIONS CONTAINS CONFIDENTIAL
TRADE SECRET AND OTHER PROPRIETARY INFORMATION OF DELL INC. ("DELL") THIS DOCUMENT MAY NOT
BE TRANSFERRED OR COPIED WITHOUT THE EXPRESS WRITTEN AUTHORIZATION OF DELL. IN ADDITION,
NEITHER THIS SHEET NOR THE INFORMATION IT CONTAINS WAY BE USED BY OR DISCLOSED TO ANY THIRD
PARTY WITHOUT DELL'S EXPRESS WRITTEN CONSENT.
5

4

3

2

EE P.I.R (3/3)
Size

Document Number

Date:

Wednesday, March 19, 2014

Rev
0.3

LA-A971P
Sheet
1

62

of

70

www.s-manuals.com



Source Exif Data:
File Type                       : PDF
File Type Extension             : pdf
MIME Type                       : application/pdf
PDF Version                     : 1.4
Linearized                      : No
XMP Toolkit                     : Adobe XMP Core 4.0-c316 44.253921, Sun Oct 01 2006 17:14:39
Producer                        : GPL Ghostscript 9.10
Modify Date                     : 2016:03:02 19:14:13+02:00
Create Date                     : 2014:03:20 17:50:37+08:00
Creator Tool                    : PScript5.dll Version 5.2.2
Metadata Date                   : 2016:03:02 19:14:13+02:00
Document ID                     : uuid:96691742-b270-11e3-0000-1adb9a2dc057
Instance ID                     : uuid:4c4329ca-ae99-4445-b2fd-a60c5e825ea2
Format                          : application/pdf
Title                           : Compal LA-A971P - Schematics. www.s-manuals.com.
Creator                         : 
Subject                         : Compal LA-A971P - Schematics. www.s-manuals.com.
Page Count                      : 53
Keywords                        : Compal, LA-A971P, -, Schematics., www.s-manuals.com.
Warning                         : [Minor] Ignored duplicate Info dictionary
EXIF Metadata provided by EXIF.tools

Navigation menu